blob: 5c64af1747525d7b7b5fd0adbae202845564f9e1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
30#include <linux/ctype.h>
31#include <linux/cache.h>
32#include <linux/init.h>
33#include <linux/signal.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080034#include <linux/lmb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/processor.h>
37#include <asm/pgtable.h>
38#include <asm/mmu.h>
39#include <asm/mmu_context.h>
40#include <asm/page.h>
41#include <asm/types.h>
42#include <asm/system.h>
43#include <asm/uaccess.h>
44#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080045#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/abs_addr.h>
47#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100054#include <asm/spu.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57#ifdef DEBUG
58#define DBG(fmt...) udbg_printf(fmt)
59#else
60#define DBG(fmt...)
61#endif
62
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110063#ifdef DEBUG_LOW
64#define DBG_LOW(fmt...) udbg_printf(fmt)
65#else
66#define DBG_LOW(fmt...)
67#endif
68
69#define KB (1024)
70#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070071#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110072
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/*
74 * Note: pte --> Linux PTE
75 * HPTE --> PowerPC Hashed Page Table Entry
76 *
77 * Execution context:
78 * htab_initialize is called with the MMU off (of course), but
79 * the kernel has been copied down to zero so it can directly
80 * reference global data. At this point it is very difficult
81 * to print debug info.
82 *
83 */
84
85#ifdef CONFIG_U3_DART
86extern unsigned long dart_tablebase;
87#endif /* CONFIG_U3_DART */
88
Paul Mackerras799d6042005-11-10 13:37:51 +110089static unsigned long _SDR1;
90struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
91
David Gibson8e561e72007-06-13 14:52:56 +100092struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110093unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070094unsigned long htab_hash_mask;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110095int mmu_linear_psize = MMU_PAGE_4K;
96int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100097int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100098#ifdef CONFIG_SPARSEMEM_VMEMMAP
99int mmu_vmemmap_psize = MMU_PAGE_4K;
100#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000101int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000102int mmu_kernel_ssize = MMU_SEGSIZE_256M;
103int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100104u16 mmu_slb_size = 64;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100105#ifdef CONFIG_HUGETLB_PAGE
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100106unsigned int HPAGE_SHIFT;
107#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000108#ifdef CONFIG_PPC_64K_PAGES
109int mmu_ci_restrictions;
110#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000111#ifdef CONFIG_DEBUG_PAGEALLOC
112static u8 *linear_map_hash_slots;
113static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000114static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000115#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100117/* There are definitions of page sizes arrays to be used when none
118 * is provided by the firmware.
119 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100121/* Pre-POWER4 CPUs (4k pages only)
122 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000123static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124 [MMU_PAGE_4K] = {
125 .shift = 12,
126 .sllp = 0,
127 .penc = 0,
128 .avpnm = 0,
129 .tlbiel = 0,
130 },
131};
132
133/* POWER4, GPUL, POWER5
134 *
135 * Support for 16Mb large pages
136 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000137static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100138 [MMU_PAGE_4K] = {
139 .shift = 12,
140 .sllp = 0,
141 .penc = 0,
142 .avpnm = 0,
143 .tlbiel = 1,
144 },
145 [MMU_PAGE_16M] = {
146 .shift = 24,
147 .sllp = SLB_VSID_L,
148 .penc = 0,
149 .avpnm = 0x1UL,
150 .tlbiel = 0,
151 },
152};
153
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000154static unsigned long htab_convert_pte_flags(unsigned long pteflags)
155{
156 unsigned long rflags = pteflags & 0x1fa;
157
158 /* _PAGE_EXEC -> NOEXEC */
159 if ((pteflags & _PAGE_EXEC) == 0)
160 rflags |= HPTE_R_N;
161
162 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
163 * need to add in 0x1 if it's a read-only user page
164 */
165 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
166 (pteflags & _PAGE_DIRTY)))
167 rflags |= 1;
168
169 /* Always add C */
170 return rflags | HPTE_R_C;
171}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100172
173int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000174 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000175 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100177 unsigned long vaddr, paddr;
178 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100179 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100181 shift = mmu_psize_defs[psize].shift;
182 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000184 prot = htab_convert_pte_flags(prot);
185
186 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
187 vstart, vend, pstart, prot, psize, ssize);
188
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100189 for (vaddr = vstart, paddr = pstart; vaddr < vend;
190 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000191 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000192 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
193 unsigned long va = hpt_va(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000194 unsigned long tprot = prot;
195
196 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000197 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000198 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Paul Mackerras1189be62007-10-11 20:37:10 +1000200 hash = hpt_hash(va, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
202
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000203 BUG_ON(!ppc_md.hpte_insert);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000204 ret = ppc_md.hpte_insert(hpteg, va, paddr, tprot,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000205 HPTE_V_BOLTED, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000206
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100207 if (ret < 0)
208 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000209#ifdef CONFIG_DEBUG_PAGEALLOC
210 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
211 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
212#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100214 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
Stephen Rothwellae86f002008-03-27 16:08:57 +1100217#ifdef CONFIG_MEMORY_HOTPLUG
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100218static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100219 int psize, int ssize)
220{
221 unsigned long vaddr;
222 unsigned int step, shift;
223
224 shift = mmu_psize_defs[psize].shift;
225 step = 1 << shift;
226
227 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100228 printk(KERN_WARNING "Platform doesn't implement "
229 "hpte_removebolted\n");
230 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100231 }
232
233 for (vaddr = vstart; vaddr < vend; vaddr += step)
234 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100235
236 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100237}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100238#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100239
Paul Mackerras1189be62007-10-11 20:37:10 +1000240static int __init htab_dt_scan_seg_sizes(unsigned long node,
241 const char *uname, int depth,
242 void *data)
243{
244 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
245 u32 *prop;
246 unsigned long size = 0;
247
248 /* We are scanning "cpu" nodes only */
249 if (type == NULL || strcmp(type, "cpu") != 0)
250 return 0;
251
252 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
253 &size);
254 if (prop == NULL)
255 return 0;
256 for (; size >= 4; size -= 4, ++prop) {
257 if (prop[0] == 40) {
258 DBG("1T segment support detected\n");
259 cur_cpu_spec->cpu_features |= CPU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000260 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000261 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000262 }
Olof Johanssonf66bce52007-10-16 00:58:59 +1000263 cur_cpu_spec->cpu_features &= ~CPU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000264 return 0;
265}
266
267static void __init htab_init_seg_sizes(void)
268{
269 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
270}
271
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100272static int __init htab_dt_scan_page_sizes(unsigned long node,
273 const char *uname, int depth,
274 void *data)
275{
276 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
277 u32 *prop;
278 unsigned long size = 0;
279
280 /* We are scanning "cpu" nodes only */
281 if (type == NULL || strcmp(type, "cpu") != 0)
282 return 0;
283
284 prop = (u32 *)of_get_flat_dt_prop(node,
285 "ibm,segment-page-sizes", &size);
286 if (prop != NULL) {
287 DBG("Page sizes from device-tree:\n");
288 size /= 4;
289 cur_cpu_spec->cpu_features &= ~(CPU_FTR_16M_PAGE);
290 while(size > 0) {
291 unsigned int shift = prop[0];
292 unsigned int slbenc = prop[1];
293 unsigned int lpnum = prop[2];
294 unsigned int lpenc = 0;
295 struct mmu_psize_def *def;
296 int idx = -1;
297
298 size -= 3; prop += 3;
299 while(size > 0 && lpnum) {
300 if (prop[0] == shift)
301 lpenc = prop[1];
302 prop += 2; size -= 2;
303 lpnum--;
304 }
305 switch(shift) {
306 case 0xc:
307 idx = MMU_PAGE_4K;
308 break;
309 case 0x10:
310 idx = MMU_PAGE_64K;
311 break;
312 case 0x14:
313 idx = MMU_PAGE_1M;
314 break;
315 case 0x18:
316 idx = MMU_PAGE_16M;
317 cur_cpu_spec->cpu_features |= CPU_FTR_16M_PAGE;
318 break;
319 case 0x22:
320 idx = MMU_PAGE_16G;
321 break;
322 }
323 if (idx < 0)
324 continue;
325 def = &mmu_psize_defs[idx];
326 def->shift = shift;
327 if (shift <= 23)
328 def->avpnm = 0;
329 else
330 def->avpnm = (1 << (shift - 23)) - 1;
331 def->sllp = slbenc;
332 def->penc = lpenc;
333 /* We don't know for sure what's up with tlbiel, so
334 * for now we only set it for 4K and 64K pages
335 */
336 if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
337 def->tlbiel = 1;
338 else
339 def->tlbiel = 0;
340
341 DBG(" %d: shift=%02x, sllp=%04x, avpnm=%08x, "
342 "tlbiel=%d, penc=%d\n",
343 idx, shift, def->sllp, def->avpnm, def->tlbiel,
344 def->penc);
345 }
346 return 1;
347 }
348 return 0;
349}
350
Tony Breedse16a9c02008-07-31 13:51:42 +1000351#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700352/* Scan for 16G memory blocks that have been set aside for huge pages
353 * and reserve those blocks for 16G huge pages.
354 */
355static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
356 const char *uname, int depth,
357 void *data) {
358 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
359 unsigned long *addr_prop;
360 u32 *page_count_prop;
361 unsigned int expected_pages;
362 long unsigned int phys_addr;
363 long unsigned int block_size;
364
365 /* We are scanning "memory" nodes only */
366 if (type == NULL || strcmp(type, "memory") != 0)
367 return 0;
368
369 /* This property is the log base 2 of the number of virtual pages that
370 * will represent this memory block. */
371 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
372 if (page_count_prop == NULL)
373 return 0;
374 expected_pages = (1 << page_count_prop[0]);
375 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
376 if (addr_prop == NULL)
377 return 0;
378 phys_addr = addr_prop[0];
379 block_size = addr_prop[1];
380 if (block_size != (16 * GB))
381 return 0;
382 printk(KERN_INFO "Huge page(16GB) memory: "
383 "addr = 0x%lX size = 0x%lX pages = %d\n",
384 phys_addr, block_size, expected_pages);
385 lmb_reserve(phys_addr, block_size * expected_pages);
386 add_gpage(phys_addr, block_size, expected_pages);
387 return 0;
388}
Tony Breedse16a9c02008-07-31 13:51:42 +1000389#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700390
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100391static void __init htab_init_page_sizes(void)
392{
393 int rc;
394
395 /* Default to 4K pages only */
396 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
397 sizeof(mmu_psize_defaults_old));
398
399 /*
400 * Try to find the available page sizes in the device-tree
401 */
402 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
403 if (rc != 0) /* Found */
404 goto found;
405
406 /*
407 * Not in the device-tree, let's fallback on known size
408 * list for 16M capable GP & GR
409 */
Stephen Rothwell04704662006-11-30 11:46:22 +1100410 if (cpu_has_feature(CPU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100411 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
412 sizeof(mmu_psize_defaults_gp));
413 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000414#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100415 /*
416 * Pick a size for the linear mapping. Currently, we only support
417 * 16M, 1M and 4K which is the default
418 */
419 if (mmu_psize_defs[MMU_PAGE_16M].shift)
420 mmu_linear_psize = MMU_PAGE_16M;
421 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
422 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000423#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100424
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000425#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100426 /*
427 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000428 * 64K for user mappings and vmalloc if supported by the processor.
429 * We only use 64k for ioremap if the processor
430 * (and firmware) support cache-inhibited large pages.
431 * If not, we use 4k and set mmu_ci_restrictions so that
432 * hash_page knows to switch processes that use cache-inhibited
433 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100434 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000435 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100436 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000437 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000438 if (mmu_linear_psize == MMU_PAGE_4K)
439 mmu_linear_psize = MMU_PAGE_64K;
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100440 if (cpu_has_feature(CPU_FTR_CI_LARGE_PAGE)) {
441 /*
442 * Don't use 64k pages for ioremap on pSeries, since
443 * that would stop us accessing the HEA ethernet.
444 */
445 if (!machine_is(pseries))
446 mmu_io_psize = MMU_PAGE_64K;
447 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000448 mmu_ci_restrictions = 1;
449 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000450#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100451
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000452#ifdef CONFIG_SPARSEMEM_VMEMMAP
453 /* We try to use 16M pages for vmemmap if that is supported
454 * and we have at least 1G of RAM at boot
455 */
456 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
457 lmb_phys_mem_size() >= 0x40000000)
458 mmu_vmemmap_psize = MMU_PAGE_16M;
459 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
460 mmu_vmemmap_psize = MMU_PAGE_64K;
461 else
462 mmu_vmemmap_psize = MMU_PAGE_4K;
463#endif /* CONFIG_SPARSEMEM_VMEMMAP */
464
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000465 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000466 "virtual = %d, io = %d"
467#ifdef CONFIG_SPARSEMEM_VMEMMAP
468 ", vmemmap = %d"
469#endif
470 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100471 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000472 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000473 mmu_psize_defs[mmu_io_psize].shift
474#ifdef CONFIG_SPARSEMEM_VMEMMAP
475 ,mmu_psize_defs[mmu_vmemmap_psize].shift
476#endif
477 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100478
479#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700480 /* Reserve 16G huge page memory sections for huge pages */
481 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
482
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700483/* Set default large page size. Currently, we pick 16M or 1M depending
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100484 * on what is available
485 */
486 if (mmu_psize_defs[MMU_PAGE_16M].shift)
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700487 HPAGE_SHIFT = mmu_psize_defs[MMU_PAGE_16M].shift;
David Gibson7d24f0b2005-11-07 00:57:52 -0800488 /* With 4k/4level pagetables, we can't (for now) cope with a
489 * huge page size < PMD_SIZE */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100490 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700491 HPAGE_SHIFT = mmu_psize_defs[MMU_PAGE_1M].shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100492#endif /* CONFIG_HUGETLB_PAGE */
493}
494
495static int __init htab_dt_scan_pftsize(unsigned long node,
496 const char *uname, int depth,
497 void *data)
498{
499 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
500 u32 *prop;
501
502 /* We are scanning "cpu" nodes only */
503 if (type == NULL || strcmp(type, "cpu") != 0)
504 return 0;
505
506 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
507 if (prop != NULL) {
508 /* pft_size[0] is the NUMA CEC cookie */
509 ppc64_pft_size = prop[1];
510 return 1;
511 }
512 return 0;
513}
514
515static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000516{
Paul Mackerras799d6042005-11-10 13:37:51 +1100517 unsigned long mem_size, rnd_mem_size, pteg_count;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000518
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100519 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100520 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100521 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000522 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100523 if (ppc64_pft_size == 0)
524 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000525 if (ppc64_pft_size)
526 return 1UL << ppc64_pft_size;
527
528 /* round mem_size up to next power of 2 */
Paul Mackerras799d6042005-11-10 13:37:51 +1100529 mem_size = lmb_phys_mem_size();
530 rnd_mem_size = 1UL << __ilog2(mem_size);
531 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000532 rnd_mem_size <<= 1;
533
534 /* # pages / 2 */
535 pteg_count = max(rnd_mem_size >> (12 + 1), 1UL << 11);
536
537 return pteg_count << 7;
538}
539
Mike Kravetz54b79242005-11-07 16:25:48 -0800540#ifdef CONFIG_MEMORY_HOTPLUG
541void create_section_mapping(unsigned long start, unsigned long end)
542{
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000543 BUG_ON(htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000544 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000545 mmu_kernel_ssize));
Mike Kravetz54b79242005-11-07 16:25:48 -0800546}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100547
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100548int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100549{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100550 return htab_remove_mapping(start, end, mmu_linear_psize,
551 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100552}
Mike Kravetz54b79242005-11-07 16:25:48 -0800553#endif /* CONFIG_MEMORY_HOTPLUG */
554
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000555static inline void make_bl(unsigned int *insn_addr, void *func)
556{
557 unsigned long funcp = *((unsigned long *)func);
558 int offset = funcp - (unsigned long)insn_addr;
559
560 *insn_addr = (unsigned int)(0x48000001 | (offset & 0x03fffffc));
561 flush_icache_range((unsigned long)insn_addr, 4+
562 (unsigned long)insn_addr);
563}
564
565static void __init htab_finish_init(void)
566{
567 extern unsigned int *htab_call_hpte_insert1;
568 extern unsigned int *htab_call_hpte_insert2;
569 extern unsigned int *htab_call_hpte_remove;
570 extern unsigned int *htab_call_hpte_updatepp;
571
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000572#ifdef CONFIG_PPC_HAS_HASH_64K
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000573 extern unsigned int *ht64_call_hpte_insert1;
574 extern unsigned int *ht64_call_hpte_insert2;
575 extern unsigned int *ht64_call_hpte_remove;
576 extern unsigned int *ht64_call_hpte_updatepp;
577
578 make_bl(ht64_call_hpte_insert1, ppc_md.hpte_insert);
579 make_bl(ht64_call_hpte_insert2, ppc_md.hpte_insert);
580 make_bl(ht64_call_hpte_remove, ppc_md.hpte_remove);
581 make_bl(ht64_call_hpte_updatepp, ppc_md.hpte_updatepp);
Jon Tollefson5b825832007-05-17 04:43:02 +1000582#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000583
584 make_bl(htab_call_hpte_insert1, ppc_md.hpte_insert);
585 make_bl(htab_call_hpte_insert2, ppc_md.hpte_insert);
586 make_bl(htab_call_hpte_remove, ppc_md.hpte_remove);
587 make_bl(htab_call_hpte_updatepp, ppc_md.hpte_updatepp);
588}
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590void __init htab_initialize(void)
591{
Michael Ellerman337a7122006-02-21 17:22:55 +1100592 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000594 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100595 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100596 int i;
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 DBG(" -> htab_initialize()\n");
599
Paul Mackerras1189be62007-10-11 20:37:10 +1000600 /* Initialize segment sizes */
601 htab_init_seg_sizes();
602
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100603 /* Initialize page sizes */
604 htab_init_page_sizes();
605
Paul Mackerras1189be62007-10-11 20:37:10 +1000606 if (cpu_has_feature(CPU_FTR_1T_SEGMENT)) {
607 mmu_kernel_ssize = MMU_SEGSIZE_1T;
608 mmu_highuser_ssize = MMU_SEGSIZE_1T;
609 printk(KERN_INFO "Using 1TB segments\n");
610 }
611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /*
613 * Calculate the required size of the htab. We want the number of
614 * PTEGs to equal one half the number of real pages.
615 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100616 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 pteg_count = htab_size_bytes >> 7;
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 htab_hash_mask = pteg_count - 1;
620
Michael Ellerman57cfb812006-03-21 20:45:59 +1100621 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Using a hypervisor which owns the htab */
623 htab_address = NULL;
624 _SDR1 = 0;
625 } else {
626 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100627 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100628 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100630 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100631 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100632 else
633 limit = 0;
634
635 table = lmb_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637 DBG("Hash table allocated at %lx, size: %lx\n", table,
638 htab_size_bytes);
639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 htab_address = abs_to_virt(table);
641
642 /* htab absolute addr + encoded htabsize */
643 _SDR1 = table + __ilog2(pteg_count) - 11;
644
645 /* Initialize the HPT with no entries */
646 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100647
648 /* Set SDR1 */
649 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
651
David Gibsonf5ea64d2008-10-12 17:54:24 +0000652 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000654#ifdef CONFIG_DEBUG_PAGEALLOC
655 linear_map_hash_count = lmb_end_of_DRAM() >> PAGE_SHIFT;
656 linear_map_hash_slots = __va(lmb_alloc_base(linear_map_hash_count,
657 1, lmb.rmo_size));
658 memset(linear_map_hash_slots, 0, linear_map_hash_count);
659#endif /* CONFIG_DEBUG_PAGEALLOC */
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* On U3 based machines, we need to reserve the DART area and
662 * _NOT_ map it to avoid cache paradoxes as it's remapped non
663 * cacheable later on
664 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /* create bolted the linear mapping in the hash table */
667 for (i=0; i < lmb.memory.cnt; i++) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600668 base = (unsigned long)__va(lmb.memory.region[i].base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 size = lmb.memory.region[i].size;
670
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000671 DBG("creating mapping for region: %lx..%lx (prot: %x)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000672 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674#ifdef CONFIG_U3_DART
675 /* Do not map the DART space. Fortunately, it will be aligned
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100676 * in such a way that it will not cross two lmb regions and
677 * will fit within a single 16Mb page.
678 * The DART space is assumed to be a full 16Mb region even if
679 * we only use 2Mb of that space. We will use more of it later
680 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 */
682 DBG("DART base: %lx\n", dart_tablebase);
683
684 if (dart_tablebase != 0 && dart_tablebase >= base
685 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100686 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100688 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000689 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000690 mmu_linear_psize,
691 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100692 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100693 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100694 base + size,
695 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000696 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000697 mmu_linear_psize,
698 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 continue;
700 }
701#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100702 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000703 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
706 /*
707 * If we have a memory_limit and we've allocated TCEs then we need to
708 * explicitly map the TCE area at the top of RAM. We also cope with the
709 * case that the TCEs start below memory_limit.
710 * tce_alloc_start/end are 16MB aligned so the mapping should work
711 * for either 4K or 16MB pages.
712 */
713 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600714 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
715 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717 if (base + size >= tce_alloc_start)
718 tce_alloc_start = base + size + 1;
719
Michael Ellermancaf80e52006-03-21 20:45:51 +1100720 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000721 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000722 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
724
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000725 htab_finish_init();
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 DBG(" <- htab_initialize()\n");
728}
729#undef KB
730#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Anton Blancharde597cb32005-12-29 10:46:29 +1100732void htab_initialize_secondary(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100733{
Michael Ellerman57cfb812006-03-21 20:45:59 +1100734 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100735 mtspr(SPRN_SDR1, _SDR1);
736}
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738/*
739 * Called by asm hashtable.S for doing lazy icache flush
740 */
741unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
742{
743 struct page *page;
744
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100745 if (!pfn_valid(pte_pfn(pte)))
746 return pp;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 page = pte_page(pte);
749
750 /* page is dirty */
751 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
752 if (trap == 0x400) {
753 __flush_dcache_icache(page_address(page));
754 set_bit(PG_arch_1, &page->flags);
755 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100756 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 }
758 return pp;
759}
760
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000761#ifdef CONFIG_PPC_MM_SLICES
762unsigned int get_paca_psize(unsigned long addr)
763{
764 unsigned long index, slices;
765
766 if (addr < SLICE_LOW_TOP) {
767 slices = get_paca()->context.low_slices_psize;
768 index = GET_LOW_SLICE_INDEX(addr);
769 } else {
770 slices = get_paca()->context.high_slices_psize;
771 index = GET_HIGH_SLICE_INDEX(addr);
772 }
773 return (slices >> (index * 4)) & 0xF;
774}
775
776#else
777unsigned int get_paca_psize(unsigned long addr)
778{
779 return get_paca()->context.user_psize;
780}
781#endif
782
Paul Mackerras721151d2007-04-03 21:24:02 +1000783/*
784 * Demote a segment to using 4k pages.
785 * For now this makes the whole process use 4k pages.
786 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000787#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100788void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000789{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000790 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000791 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000792 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000793#ifdef CONFIG_SPU_BASE
Paul Mackerras721151d2007-04-03 21:24:02 +1000794 spu_flush_all_slbs(mm);
795#endif
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000796 if (get_paca_psize(addr) != MMU_PAGE_4K) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100797 get_paca()->context = mm->context;
798 slb_flush_and_rebolt();
799 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000800}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000801#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000802
Paul Mackerrasfa282372008-01-24 08:35:13 +1100803#ifdef CONFIG_PPC_SUBPAGE_PROT
804/*
805 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
806 * Userspace sets the subpage permissions using the subpage_prot system call.
807 *
808 * Result is 0: full permissions, _PAGE_RW: read-only,
809 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
810 */
811static int subpage_protection(pgd_t *pgdir, unsigned long ea)
812{
813 struct subpage_prot_table *spt = pgd_subpage_prot(pgdir);
814 u32 spp = 0;
815 u32 **sbpm, *sbpp;
816
817 if (ea >= spt->maxaddr)
818 return 0;
819 if (ea < 0x100000000) {
820 /* addresses below 4GB use spt->low_prot */
821 sbpm = spt->low_prot;
822 } else {
823 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
824 if (!sbpm)
825 return 0;
826 }
827 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
828 if (!sbpp)
829 return 0;
830 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
831
832 /* extract 2-bit bitfield for this 4k subpage */
833 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
834
835 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
836 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
837 return spp;
838}
839
840#else /* CONFIG_PPC_SUBPAGE_PROT */
841static inline int subpage_protection(pgd_t *pgdir, unsigned long ea)
842{
843 return 0;
844}
845#endif
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847/* Result code is:
848 * 0 - handled
849 * 1 - normal page fault
850 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100851 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 */
853int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
854{
855 void *pgdir;
856 unsigned long vsid;
857 struct mm_struct *mm;
858 pte_t *ptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 cpumask_t tmp;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100860 int rc, user_region = 0, local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000861 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100863 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
864 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700865
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100866 if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) {
867 DBG_LOW(" out of pgtable range !\n");
868 return 1;
869 }
870
871 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 switch (REGION_ID(ea)) {
873 case USER_REGION_ID:
874 user_region = 1;
875 mm = current->mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100876 if (! mm) {
877 DBG_LOW(" user region with no mm !\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100879 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000880 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +1000881 ssize = user_segment_size(ea);
882 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 case VMALLOC_REGION_ID:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 mm = &init_mm;
Paul Mackerras1189be62007-10-11 20:37:10 +1000886 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000887 if (ea < VMALLOC_END)
888 psize = mmu_vmalloc_psize;
889 else
890 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000891 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 default:
894 /* Not a valid range
895 * Send the problem up to do_page_fault
896 */
897 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100899 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100901 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 pgdir = mm->pgd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 if (pgdir == NULL)
904 return 1;
905
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100906 /* Check CPU locality */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tmp = cpumask_of_cpu(smp_processor_id());
908 if (user_region && cpus_equal(mm->cpu_vm_mask, tmp))
909 local = 1;
910
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000911#ifdef CONFIG_HUGETLB_PAGE
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100912 /* Handle hugepage regions */
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700913 if (HPAGE_SHIFT && mmu_huge_psizes[psize]) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100914 DBG_LOW(" -> huge page !\n");
David Gibsoncbf52af2005-12-09 14:20:52 +1100915 return hash_huge_page(mm, access, ea, vsid, local, trap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 }
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000917#endif /* CONFIG_HUGETLB_PAGE */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000919#ifndef CONFIG_PPC_64K_PAGES
920 /* If we use 4K pages and our psize is not 4K, then we are hitting
921 * a special driver mapping, we need to align the address before
922 * we fetch the PTE
923 */
924 if (psize != MMU_PAGE_4K)
925 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
926#endif /* CONFIG_PPC_64K_PAGES */
927
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100928 /* Get PTE and page size from page tables */
929 ptep = find_linux_pte(pgdir, ea);
930 if (ptep == NULL || !pte_present(*ptep)) {
931 DBG_LOW(" no PTE !\n");
932 return 1;
933 }
934
935#ifndef CONFIG_PPC_64K_PAGES
936 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
937#else
938 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
939 pte_val(*(ptep + PTRS_PER_PTE)));
940#endif
941 /* Pre-check access permissions (will be re-checked atomically
942 * in __hash_page_XX but this pre-check is a fast path
943 */
944 if (access & ~pte_val(*ptep)) {
945 DBG_LOW(" no access !\n");
946 return 1;
947 }
948
949 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000950#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +1000951 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000952 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +1000953 demote_segment_4k(mm, ea);
954 psize = MMU_PAGE_4K;
955 }
956
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000957 /* If this PTE is non-cacheable and we have restrictions on
958 * using non cacheable large pages, then we switch to 4k
959 */
960 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
961 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
962 if (user_region) {
963 demote_segment_4k(mm, ea);
964 psize = MMU_PAGE_4K;
965 } else if (ea < VMALLOC_END) {
966 /*
967 * some driver did a non-cacheable mapping
968 * in vmalloc space, so switch vmalloc
969 * to 4k pages
970 */
971 printk(KERN_ALERT "Reducing vmalloc segment "
972 "to 4kB pages because of "
973 "non-cacheable mapping\n");
974 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000975#ifdef CONFIG_SPU_BASE
Benjamin Herrenschmidt94b2a432007-03-10 00:05:37 +0100976 spu_flush_all_slbs(mm);
977#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000978 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000979 }
980 if (user_region) {
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000981 if (psize != get_paca_psize(ea)) {
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +1100982 get_paca()->context = mm->context;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000983 slb_flush_and_rebolt();
984 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000985 } else if (get_paca()->vmalloc_sllp !=
986 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
987 get_paca()->vmalloc_sllp =
988 mmu_psize_defs[mmu_vmalloc_psize].sllp;
Michael Neuling67439b72007-08-03 11:55:39 +1000989 slb_vmalloc_update();
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000990 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000991#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000992
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000993#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000994 if (psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +1000995 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100996 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000997#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +1100998 {
999 int spp = subpage_protection(pgdir, ea);
1000 if (access & spp)
1001 rc = -2;
1002 else
1003 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1004 local, ssize, spp);
1005 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001006
1007#ifndef CONFIG_PPC_64K_PAGES
1008 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1009#else
1010 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1011 pte_val(*(ptep + PTRS_PER_PTE)));
1012#endif
1013 DBG_LOW(" -> rc=%d\n", rc);
1014 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001016EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001018void hash_preload(struct mm_struct *mm, unsigned long ea,
1019 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001021 unsigned long vsid;
1022 void *pgdir;
1023 pte_t *ptep;
1024 cpumask_t mask;
1025 unsigned long flags;
1026 int local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001027 int ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001029 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1030
1031#ifdef CONFIG_PPC_MM_SLICES
1032 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001033 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001034 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001035#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001036
1037 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1038 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1039
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001040 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001041 pgdir = mm->pgd;
1042 if (pgdir == NULL)
1043 return;
1044 ptep = find_linux_pte(pgdir, ea);
1045 if (!ptep)
1046 return;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001047
1048#ifdef CONFIG_PPC_64K_PAGES
1049 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1050 * a 64K kernel), then we don't preload, hash_page() will take
1051 * care of it once we actually try to access the page.
1052 * That way we don't have to duplicate all of the logic for segment
1053 * page size demotion here
1054 */
1055 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
1056 return;
1057#endif /* CONFIG_PPC_64K_PAGES */
1058
1059 /* Get VSID */
Paul Mackerras1189be62007-10-11 20:37:10 +10001060 ssize = user_segment_size(ea);
1061 vsid = get_vsid(mm->context.id, ea, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001062
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001063 /* Hash doesn't like irqs */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001064 local_irq_save(flags);
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001065
1066 /* Is that local to this CPU ? */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001067 mask = cpumask_of_cpu(smp_processor_id());
1068 if (cpus_equal(mm->cpu_vm_mask, mask))
1069 local = 1;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001070
1071 /* Hash it in */
1072#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001073 if (mm->context.user_psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +10001074 __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 else
Jon Tollefson5b825832007-05-17 04:43:02 +10001076#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001077 __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1078 subpage_protection(pgdir, ea));
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001079
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001080 local_irq_restore(flags);
1081}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001083/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1084 * do not forget to update the assembly call site !
1085 */
Paul Mackerras1189be62007-10-11 20:37:10 +10001086void flush_hash_page(unsigned long va, real_pte_t pte, int psize, int ssize,
1087 int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001088{
1089 unsigned long hash, index, shift, hidx, slot;
1090
1091 DBG_LOW("flush_hash_page(va=%016x)\n", va);
1092 pte_iterate_hashed_subpages(pte, psize, va, index, shift) {
Paul Mackerras1189be62007-10-11 20:37:10 +10001093 hash = hpt_hash(va, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001094 hidx = __rpte_to_hidx(pte, index);
1095 if (hidx & _PTEIDX_SECONDARY)
1096 hash = ~hash;
1097 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1098 slot += hidx & _PTEIDX_GROUP_IX;
1099 DBG_LOW(" sub %d: hash=%x, hidx=%x\n", index, slot, hidx);
Paul Mackerras1189be62007-10-11 20:37:10 +10001100 ppc_md.hpte_invalidate(slot, va, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001101 } pte_iterate_hashed_end();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102}
1103
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001104void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001106 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001107 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001108 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001110 struct ppc64_tlb_batch *batch =
1111 &__get_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 for (i = 0; i < number; i++)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001114 flush_hash_page(batch->vaddr[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001115 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 }
1117}
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119/*
1120 * low_hash_fault is called when we the low level hash code failed
1121 * to instert a PTE due to an hypervisor error
1122 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001123void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
1125 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001126#ifdef CONFIG_PPC_SUBPAGE_PROT
1127 if (rc == -2)
1128 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1129 else
1130#endif
1131 _exception(SIGBUS, regs, BUS_ADRERR, address);
1132 } else
1133 bad_page_fault(regs, address, SIGBUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001135
1136#ifdef CONFIG_DEBUG_PAGEALLOC
1137static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1138{
Paul Mackerras1189be62007-10-11 20:37:10 +10001139 unsigned long hash, hpteg;
1140 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1141 unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +10001142 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001143 int ret;
1144
Paul Mackerras1189be62007-10-11 20:37:10 +10001145 hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001146 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
1147
1148 ret = ppc_md.hpte_insert(hpteg, va, __pa(vaddr),
Paul Mackerras1189be62007-10-11 20:37:10 +10001149 mode, HPTE_V_BOLTED,
1150 mmu_linear_psize, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001151 BUG_ON (ret < 0);
1152 spin_lock(&linear_map_hash_lock);
1153 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1154 linear_map_hash_slots[lmi] = ret | 0x80;
1155 spin_unlock(&linear_map_hash_lock);
1156}
1157
1158static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1159{
Paul Mackerras1189be62007-10-11 20:37:10 +10001160 unsigned long hash, hidx, slot;
1161 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1162 unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001163
Paul Mackerras1189be62007-10-11 20:37:10 +10001164 hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001165 spin_lock(&linear_map_hash_lock);
1166 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1167 hidx = linear_map_hash_slots[lmi] & 0x7f;
1168 linear_map_hash_slots[lmi] = 0;
1169 spin_unlock(&linear_map_hash_lock);
1170 if (hidx & _PTEIDX_SECONDARY)
1171 hash = ~hash;
1172 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1173 slot += hidx & _PTEIDX_GROUP_IX;
Paul Mackerras1189be62007-10-11 20:37:10 +10001174 ppc_md.hpte_invalidate(slot, va, mmu_linear_psize, mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001175}
1176
1177void kernel_map_pages(struct page *page, int numpages, int enable)
1178{
1179 unsigned long flags, vaddr, lmi;
1180 int i;
1181
1182 local_irq_save(flags);
1183 for (i = 0; i < numpages; i++, page++) {
1184 vaddr = (unsigned long)page_address(page);
1185 lmi = __pa(vaddr) >> PAGE_SHIFT;
1186 if (lmi >= linear_map_hash_count)
1187 continue;
1188 if (enable)
1189 kernel_map_linear_page(vaddr, lmi);
1190 else
1191 kernel_unmap_linear_page(vaddr, lmi);
1192 }
1193 local_irq_restore(flags);
1194}
1195#endif /* CONFIG_DEBUG_PAGEALLOC */