blob: 924e8f440c3983b1b8f6c935491d0b3bb818cfc5 [file] [log] [blame]
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Manu Gautamb5067272012-07-02 09:53:41 +053019#include <linux/pm_runtime.h>
Manu Gautam377821c2012-09-28 16:53:24 +053020#include <linux/ratelimit.h>
Manu Gautamb5067272012-07-02 09:53:41 +053021#include <linux/interrupt.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020022#include <linux/ioport.h>
Manu Gautam1742db22012-06-19 13:33:24 +053023#include <linux/clk.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020024#include <linux/io.h>
25#include <linux/module.h>
26#include <linux/types.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020027#include <linux/delay.h>
28#include <linux/of.h>
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +053029#include <linux/of_platform.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030030#include <linux/list.h>
Manu Gautamb5067272012-07-02 09:53:41 +053031#include <linux/debugfs.h>
32#include <linux/uaccess.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
David Keitelad4a0282013-03-19 18:04:27 -070035#include <linux/qpnp-misc.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030036#include <linux/usb/msm_hsusb.h>
Manu Gautam60e01352012-05-29 09:00:34 +053037#include <linux/regulator/consumer.h>
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +053038#include <linux/power_supply.h>
Jack Pham0fc12332012-11-19 13:14:22 -080039#include <linux/qpnp/qpnp-adc.h>
Manu Gautam60e01352012-05-29 09:00:34 +053040
41#include <mach/rpm-regulator.h>
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +053042#include <mach/rpm-regulator-smd.h>
Manu Gautam2617deb2012-08-31 17:50:06 -070043#include <mach/msm_bus.h>
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +053044#include <mach/clk.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030045
Manu Gautam8c642812012-06-07 10:35:10 +053046#include "dwc3_otg.h"
Ido Shayevitz9fb83452012-04-01 17:45:58 +030047#include "core.h"
48#include "gadget.h"
49
Jack Pham0fc12332012-11-19 13:14:22 -080050/* ADC threshold values */
51static int adc_low_threshold = 700;
52module_param(adc_low_threshold, int, S_IRUGO | S_IWUSR);
53MODULE_PARM_DESC(adc_low_threshold, "ADC ID Low voltage threshold");
54
55static int adc_high_threshold = 950;
56module_param(adc_high_threshold, int, S_IRUGO | S_IWUSR);
57MODULE_PARM_DESC(adc_high_threshold, "ADC ID High voltage threshold");
58
59static int adc_meas_interval = ADC_MEAS1_INTERVAL_1S;
60module_param(adc_meas_interval, int, S_IRUGO | S_IWUSR);
61MODULE_PARM_DESC(adc_meas_interval, "ADC ID polling period");
62
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +053063static int override_phy_init;
64module_param(override_phy_init, int, S_IRUGO|S_IWUSR);
65MODULE_PARM_DESC(override_phy_init, "Override HSPHY Init Seq");
66
Jack Pham9b4606b2013-04-02 17:32:25 -070067/* Enable Proprietary charger detection */
68static bool prop_chg_detect;
69module_param(prop_chg_detect, bool, S_IRUGO | S_IWUSR);
70MODULE_PARM_DESC(prop_chg_detect, "Enable Proprietary charger detection");
71
Ido Shayevitz9fb83452012-04-01 17:45:58 +030072/**
73 * USB DBM Hardware registers.
74 *
75 */
Shimrit Malichia00d7322012-08-05 13:56:28 +030076#define DBM_BASE 0x000F8000
77#define DBM_EP_CFG(n) (DBM_BASE + (0x00 + 4 * (n)))
78#define DBM_DATA_FIFO(n) (DBM_BASE + (0x10 + 4 * (n)))
79#define DBM_DATA_FIFO_SIZE(n) (DBM_BASE + (0x20 + 4 * (n)))
80#define DBM_DATA_FIFO_EN (DBM_BASE + (0x30))
81#define DBM_GEVNTADR (DBM_BASE + (0x34))
82#define DBM_GEVNTSIZ (DBM_BASE + (0x38))
83#define DBM_DBG_CNFG (DBM_BASE + (0x3C))
84#define DBM_HW_TRB0_EP(n) (DBM_BASE + (0x40 + 4 * (n)))
85#define DBM_HW_TRB1_EP(n) (DBM_BASE + (0x50 + 4 * (n)))
86#define DBM_HW_TRB2_EP(n) (DBM_BASE + (0x60 + 4 * (n)))
87#define DBM_HW_TRB3_EP(n) (DBM_BASE + (0x70 + 4 * (n)))
88#define DBM_PIPE_CFG (DBM_BASE + (0x80))
89#define DBM_SOFT_RESET (DBM_BASE + (0x84))
90#define DBM_GEN_CFG (DBM_BASE + (0x88))
Ido Shayevitz9fb83452012-04-01 17:45:58 +030091
92/**
93 * USB DBM Hardware registers bitmask.
94 *
95 */
96/* DBM_EP_CFG */
Shimrit Malichia00d7322012-08-05 13:56:28 +030097#define DBM_EN_EP 0x00000001
98#define USB3_EPNUM 0x0000003E
Ido Shayevitz9fb83452012-04-01 17:45:58 +030099#define DBM_BAM_PIPE_NUM 0x000000C0
100#define DBM_PRODUCER 0x00000100
101#define DBM_DISABLE_WB 0x00000200
102#define DBM_INT_RAM_ACC 0x00000400
103
104/* DBM_DATA_FIFO_SIZE */
105#define DBM_DATA_FIFO_SIZE_MASK 0x0000ffff
106
107/* DBM_GEVNTSIZ */
108#define DBM_GEVNTSIZ_MASK 0x0000ffff
109
110/* DBM_DBG_CNFG */
111#define DBM_ENABLE_IOC_MASK 0x0000000f
112
113/* DBM_SOFT_RESET */
114#define DBM_SFT_RST_EP0 0x00000001
115#define DBM_SFT_RST_EP1 0x00000002
116#define DBM_SFT_RST_EP2 0x00000004
117#define DBM_SFT_RST_EP3 0x00000008
Shimrit Malichia00d7322012-08-05 13:56:28 +0300118#define DBM_SFT_RST_EPS_MASK 0x0000000F
119#define DBM_SFT_RST_MASK 0x80000000
120#define DBM_EN_MASK 0x00000002
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200121
122#define DBM_MAX_EPS 4
123
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300124/* DBM TRB configurations */
125#define DBM_TRB_BIT 0x80000000
126#define DBM_TRB_DATA_SRC 0x40000000
127#define DBM_TRB_DMA 0x20000000
128#define DBM_TRB_EP_NUM(ep) (ep<<24)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300129
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530130#define USB3_PORTSC (0x430)
131#define PORT_PE (0x1 << 1)
Manu Gautam8c642812012-06-07 10:35:10 +0530132/**
133 * USB QSCRATCH Hardware registers
134 *
135 */
136#define QSCRATCH_REG_OFFSET (0x000F8800)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300137#define QSCRATCH_GENERAL_CFG (QSCRATCH_REG_OFFSET + 0x08)
Manu Gautambd0e5782012-08-30 10:39:01 -0700138#define HS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x10)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530139#define PARAMETER_OVERRIDE_X_REG (QSCRATCH_REG_OFFSET + 0x14)
Manu Gautam8c642812012-06-07 10:35:10 +0530140#define CHARGING_DET_CTRL_REG (QSCRATCH_REG_OFFSET + 0x18)
141#define CHARGING_DET_OUTPUT_REG (QSCRATCH_REG_OFFSET + 0x1C)
142#define ALT_INTERRUPT_EN_REG (QSCRATCH_REG_OFFSET + 0x20)
143#define HS_PHY_IRQ_STAT_REG (QSCRATCH_REG_OFFSET + 0x24)
Manu Gautamd4108b72012-12-14 17:35:18 +0530144#define CGCTL_REG (QSCRATCH_REG_OFFSET + 0x28)
Manu Gautambd0e5782012-08-30 10:39:01 -0700145#define SS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x30)
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +0530146#define SS_PHY_PARAM_CTRL_1 (QSCRATCH_REG_OFFSET + 0x34)
147#define SS_PHY_PARAM_CTRL_2 (QSCRATCH_REG_OFFSET + 0x38)
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530148#define SS_CR_PROTOCOL_DATA_IN_REG (QSCRATCH_REG_OFFSET + 0x3C)
149#define SS_CR_PROTOCOL_DATA_OUT_REG (QSCRATCH_REG_OFFSET + 0x40)
150#define SS_CR_PROTOCOL_CAP_ADDR_REG (QSCRATCH_REG_OFFSET + 0x44)
151#define SS_CR_PROTOCOL_CAP_DATA_REG (QSCRATCH_REG_OFFSET + 0x48)
152#define SS_CR_PROTOCOL_READ_REG (QSCRATCH_REG_OFFSET + 0x4C)
153#define SS_CR_PROTOCOL_WRITE_REG (QSCRATCH_REG_OFFSET + 0x50)
Manu Gautam8c642812012-06-07 10:35:10 +0530154
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300155struct dwc3_msm_req_complete {
156 struct list_head list_item;
157 struct usb_request *req;
158 void (*orig_complete)(struct usb_ep *ep,
159 struct usb_request *req);
160};
161
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200162struct dwc3_msm {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200163 struct device *dev;
164 void __iomem *base;
165 u32 resource_size;
166 int dbm_num_eps;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300167 u8 ep_num_mapping[DBM_MAX_EPS];
168 const struct usb_ep_ops *original_ep_ops[DWC3_ENDPOINTS_NUM];
169 struct list_head req_complete_list;
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530170 struct clk *xo_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700171 struct clk *ref_clk;
Manu Gautam1742db22012-06-19 13:33:24 +0530172 struct clk *core_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700173 struct clk *iface_clk;
174 struct clk *sleep_clk;
175 struct clk *hsphy_sleep_clk;
Jack Pham22698b82013-02-13 17:45:06 -0800176 struct clk *utmi_clk;
Manu Gautam60e01352012-05-29 09:00:34 +0530177 struct regulator *hsusb_3p3;
178 struct regulator *hsusb_1p8;
179 struct regulator *hsusb_vddcx;
180 struct regulator *ssusb_1p8;
181 struct regulator *ssusb_vddcx;
Manu Gautambb825d72013-03-12 16:25:42 +0530182
183 /* VBUS regulator if no OTG and running in host only mode */
184 struct regulator *vbus_otg;
Manu Gautamb5067272012-07-02 09:53:41 +0530185 struct dwc3_ext_xceiv ext_xceiv;
186 bool resume_pending;
187 atomic_t pm_suspended;
188 atomic_t in_lpm;
Manu Gautam377821c2012-09-28 16:53:24 +0530189 int hs_phy_irq;
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530190 int hsphy_init_seq;
Manu Gautam377821c2012-09-28 16:53:24 +0530191 bool lpm_irq_seen;
Manu Gautamb5067272012-07-02 09:53:41 +0530192 struct delayed_work resume_work;
Manu Gautam6eb13e32013-02-01 15:19:15 +0530193 struct work_struct restart_usb_work;
Manu Gautamb5067272012-07-02 09:53:41 +0530194 struct wake_lock wlock;
Manu Gautam8c642812012-06-07 10:35:10 +0530195 struct dwc3_charger charger;
196 struct usb_phy *otg_xceiv;
197 struct delayed_work chg_work;
198 enum usb_chg_state chg_state;
Jack Pham0cca9412013-03-08 13:22:42 -0800199 int pmic_id_irq;
200 struct work_struct id_work;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -0800201 struct qpnp_adc_tm_btm_param adc_param;
Jack Pham0fc12332012-11-19 13:14:22 -0800202 struct delayed_work init_adc_work;
203 bool id_adc_detect;
Manu Gautam8c642812012-06-07 10:35:10 +0530204 u8 dcd_retries;
Manu Gautam2617deb2012-08-31 17:50:06 -0700205 u32 bus_perf_client;
206 struct msm_bus_scale_pdata *bus_scale_table;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530207 struct power_supply usb_psy;
Jack Pham9354c6a2012-12-20 19:19:32 -0800208 struct power_supply *ext_vbus_psy;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530209 unsigned int online;
210 unsigned int host_mode;
211 unsigned int current_max;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +0530212 unsigned int vdd_no_vol_level;
213 unsigned int vdd_low_vol_level;
214 unsigned int vdd_high_vol_level;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530215 bool vbus_active;
Jack Phamfadd6432012-12-07 19:03:41 -0800216 bool ext_inuse;
Jack Phamf12b7e12012-12-28 14:27:26 -0800217 enum dwc3_id_state id_state;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530218 unsigned long lpm_flags;
219#define MDWC3_CORECLK_OFF BIT(0)
220#define MDWC3_TCXO_SHUTDOWN BIT(1)
Manu Gautam60e01352012-05-29 09:00:34 +0530221};
222
223#define USB_HSPHY_3P3_VOL_MIN 3050000 /* uV */
224#define USB_HSPHY_3P3_VOL_MAX 3300000 /* uV */
225#define USB_HSPHY_3P3_HPM_LOAD 16000 /* uA */
226
227#define USB_HSPHY_1P8_VOL_MIN 1800000 /* uV */
228#define USB_HSPHY_1P8_VOL_MAX 1800000 /* uV */
229#define USB_HSPHY_1P8_HPM_LOAD 19000 /* uA */
230
231#define USB_SSPHY_1P8_VOL_MIN 1800000 /* uV */
232#define USB_SSPHY_1P8_VOL_MAX 1800000 /* uV */
233#define USB_SSPHY_1P8_HPM_LOAD 23000 /* uA */
234
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300235static struct dwc3_msm *context;
236
Jack Phamfadd6432012-12-07 19:03:41 -0800237static struct usb_ext_notification *usb_ext;
238
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300239/**
240 *
241 * Read register with debug info.
242 *
243 * @base - DWC3 base virtual address.
244 * @offset - register offset.
245 *
246 * @return u32
247 */
248static inline u32 dwc3_msm_read_reg(void *base, u32 offset)
249{
250 u32 val = ioread32(base + offset);
251 return val;
252}
253
254/**
255 * Read register masked field with debug info.
256 *
257 * @base - DWC3 base virtual address.
258 * @offset - register offset.
259 * @mask - register bitmask.
260 *
261 * @return u32
262 */
263static inline u32 dwc3_msm_read_reg_field(void *base,
264 u32 offset,
265 const u32 mask)
266{
267 u32 shift = find_first_bit((void *)&mask, 32);
268 u32 val = ioread32(base + offset);
269 val &= mask; /* clear other bits */
270 val >>= shift;
271 return val;
272}
273
274/**
275 *
276 * Write register with debug info.
277 *
278 * @base - DWC3 base virtual address.
279 * @offset - register offset.
280 * @val - value to write.
281 *
282 */
283static inline void dwc3_msm_write_reg(void *base, u32 offset, u32 val)
284{
285 iowrite32(val, base + offset);
286}
287
288/**
289 * Write register masked field with debug info.
290 *
291 * @base - DWC3 base virtual address.
292 * @offset - register offset.
293 * @mask - register bitmask.
294 * @val - value to write.
295 *
296 */
297static inline void dwc3_msm_write_reg_field(void *base, u32 offset,
298 const u32 mask, u32 val)
299{
300 u32 shift = find_first_bit((void *)&mask, 32);
301 u32 tmp = ioread32(base + offset);
302
303 tmp &= ~mask; /* clear written bits */
304 val = tmp | (val << shift);
305 iowrite32(val, base + offset);
306}
307
308/**
Manu Gautam8c642812012-06-07 10:35:10 +0530309 * Write register and read back masked value to confirm it is written
310 *
311 * @base - DWC3 base virtual address.
312 * @offset - register offset.
313 * @mask - register bitmask specifying what should be updated
314 * @val - value to write.
315 *
316 */
317static inline void dwc3_msm_write_readback(void *base, u32 offset,
318 const u32 mask, u32 val)
319{
320 u32 write_val, tmp = ioread32(base + offset);
321
322 tmp &= ~mask; /* retain other bits */
323 write_val = tmp | val;
324
325 iowrite32(write_val, base + offset);
326
327 /* Read back to see if val was written */
328 tmp = ioread32(base + offset);
329 tmp &= mask; /* clear other bits */
330
331 if (tmp != val)
332 dev_err(context->dev, "%s: write: %x to QSCRATCH: %x FAILED\n",
333 __func__, val, offset);
334}
335
336/**
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530337 *
338 * Write SSPHY register with debug info.
339 *
340 * @base - DWC3 base virtual address.
341 * @addr - SSPHY address to write.
342 * @val - value to write.
343 *
344 */
345static void dwc3_msm_ssusb_write_phycreg(void *base, u32 addr, u32 val)
346{
347 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
348 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
349 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
350 cpu_relax();
351
352 iowrite32(val, base + SS_CR_PROTOCOL_DATA_IN_REG);
353 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_DATA_REG);
354 while (ioread32(base + SS_CR_PROTOCOL_CAP_DATA_REG))
355 cpu_relax();
356
357 iowrite32(0x1, base + SS_CR_PROTOCOL_WRITE_REG);
358 while (ioread32(base + SS_CR_PROTOCOL_WRITE_REG))
359 cpu_relax();
360}
361
362/**
363 *
364 * Read SSPHY register with debug info.
365 *
366 * @base - DWC3 base virtual address.
367 * @addr - SSPHY address to read.
368 *
369 */
370static u32 dwc3_msm_ssusb_read_phycreg(void *base, u32 addr)
371{
372 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
373 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
374 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
375 cpu_relax();
376
377 iowrite32(0x1, base + SS_CR_PROTOCOL_READ_REG);
378 while (ioread32(base + SS_CR_PROTOCOL_READ_REG))
379 cpu_relax();
380
381 return ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
382}
383
384/**
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300385 * Return DBM EP number according to usb endpoint number.
386 *
387 */
388static int dwc3_msm_find_matching_dbm_ep(u8 usb_ep)
389{
390 int i;
391
392 for (i = 0; i < context->dbm_num_eps; i++)
393 if (context->ep_num_mapping[i] == usb_ep)
394 return i;
395
396 return -ENODEV; /* Not found */
397}
398
399/**
400 * Return number of configured DBM endpoints.
401 *
402 */
403static int dwc3_msm_configured_dbm_ep_num(void)
404{
405 int i;
406 int count = 0;
407
408 for (i = 0; i < context->dbm_num_eps; i++)
409 if (context->ep_num_mapping[i])
410 count++;
411
412 return count;
413}
414
415/**
416 * Configure the DBM with the USB3 core event buffer.
417 * This function is called by the SNPS UDC upon initialization.
418 *
419 * @addr - address of the event buffer.
420 * @size - size of the event buffer.
421 *
422 */
423static int dwc3_msm_event_buffer_config(u32 addr, u16 size)
424{
425 dev_dbg(context->dev, "%s\n", __func__);
426
427 dwc3_msm_write_reg(context->base, DBM_GEVNTADR, addr);
428 dwc3_msm_write_reg_field(context->base, DBM_GEVNTSIZ,
429 DBM_GEVNTSIZ_MASK, size);
430
431 return 0;
432}
433
434/**
435 * Reset the DBM registers upon initialization.
436 *
437 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300438static int dwc3_msm_dbm_soft_reset(int enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300439{
440 dev_dbg(context->dev, "%s\n", __func__);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300441 if (enter_reset) {
442 dev_dbg(context->dev, "enter DBM reset\n");
443 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
444 DBM_SFT_RST_MASK, 1);
445 } else {
446 dev_dbg(context->dev, "exit DBM reset\n");
447 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
448 DBM_SFT_RST_MASK, 0);
449 /*enable DBM*/
450 dwc3_msm_write_reg_field(context->base, QSCRATCH_GENERAL_CFG,
451 DBM_EN_MASK, 0x1);
452 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300453
454 return 0;
455}
456
457/**
458 * Soft reset specific DBM ep.
459 * This function is called by the function driver upon events
460 * such as transfer aborting, USB re-enumeration and USB
461 * disconnection.
462 *
463 * @dbm_ep - DBM ep number.
464 * @enter_reset - should we enter a reset state or get out of it.
465 *
466 */
467static int dwc3_msm_dbm_ep_soft_reset(u8 dbm_ep, bool enter_reset)
468{
469 dev_dbg(context->dev, "%s\n", __func__);
470
471 if (dbm_ep >= context->dbm_num_eps) {
472 dev_err(context->dev,
473 "%s: Invalid DBM ep index\n", __func__);
474 return -ENODEV;
475 }
476
477 if (enter_reset) {
478 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300479 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300480 } else {
481 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300482 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300483 }
484
485 return 0;
486}
487
488/**
489 * Configure a USB DBM ep to work in BAM mode.
490 *
491 *
492 * @usb_ep - USB physical EP number.
493 * @producer - producer/consumer.
494 * @disable_wb - disable write back to system memory.
495 * @internal_mem - use internal USB memory for data fifo.
496 * @ioc - enable interrupt on completion.
497 *
498 * @return int - DBM ep number.
499 */
500static int dwc3_msm_dbm_ep_config(u8 usb_ep, u8 bam_pipe,
501 bool producer, bool disable_wb,
502 bool internal_mem, bool ioc)
503{
504 u8 dbm_ep;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300505 u32 ep_cfg;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300506
507 dev_dbg(context->dev, "%s\n", __func__);
508
Shimrit Malichia00d7322012-08-05 13:56:28 +0300509 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
510
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300511 if (dbm_ep < 0) {
Shimrit Malichia00d7322012-08-05 13:56:28 +0300512 dev_err(context->dev,
513 "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300514 return -ENODEV;
515 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300516 /* First, reset the dbm endpoint */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300517 dwc3_msm_dbm_ep_soft_reset(dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300518
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300519 /* Set ioc bit for dbm_ep if needed */
520 dwc3_msm_write_reg_field(context->base, DBM_DBG_CNFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300521 DBM_ENABLE_IOC_MASK & 1 << dbm_ep, ioc ? 1 : 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300522
Shimrit Malichia00d7322012-08-05 13:56:28 +0300523 ep_cfg = (producer ? DBM_PRODUCER : 0) |
524 (disable_wb ? DBM_DISABLE_WB : 0) |
525 (internal_mem ? DBM_INT_RAM_ACC : 0);
526
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300527 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
Shimrit Malichia00d7322012-08-05 13:56:28 +0300528 DBM_PRODUCER | DBM_DISABLE_WB | DBM_INT_RAM_ACC, ep_cfg >> 8);
529
530 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), USB3_EPNUM,
531 usb_ep);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300532 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
533 DBM_BAM_PIPE_NUM, bam_pipe);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300534 dwc3_msm_write_reg_field(context->base, DBM_PIPE_CFG, 0x000000ff,
535 0xe4);
536 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), DBM_EN_EP,
537 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300538
539 return dbm_ep;
540}
541
542/**
543 * Configure a USB DBM ep to work in normal mode.
544 *
545 * @usb_ep - USB ep number.
546 *
547 */
548static int dwc3_msm_dbm_ep_unconfig(u8 usb_ep)
549{
550 u8 dbm_ep;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530551 u32 data;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300552
553 dev_dbg(context->dev, "%s\n", __func__);
554
555 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
556
557 if (dbm_ep < 0) {
558 dev_err(context->dev,
559 "%s: Invalid usb ep index\n", __func__);
560 return -ENODEV;
561 }
562
563 context->ep_num_mapping[dbm_ep] = 0;
564
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530565 data = dwc3_msm_read_reg(context->base, DBM_EP_CFG(dbm_ep));
566 data &= (~0x1);
567 dwc3_msm_write_reg(context->base, DBM_EP_CFG(dbm_ep), data);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300568
569 /* Reset the dbm endpoint */
570 dwc3_msm_dbm_ep_soft_reset(dbm_ep, true);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530571 /*
572 * 10 usec delay is required before deasserting DBM endpoint reset
573 * according to hardware programming guide.
574 */
575 udelay(10);
576 dwc3_msm_dbm_ep_soft_reset(dbm_ep, false);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300577
578 return 0;
579}
580
581/**
582 * Configure the DBM with the BAM's data fifo.
583 * This function is called by the USB BAM Driver
584 * upon initialization.
585 *
586 * @ep - pointer to usb endpoint.
587 * @addr - address of data fifo.
588 * @size - size of data fifo.
589 *
590 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300591int msm_data_fifo_config(struct usb_ep *ep, u32 addr, u32 size, u8 dst_pipe_idx)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300592{
593 u8 dbm_ep;
594 struct dwc3_ep *dep = to_dwc3_ep(ep);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300595 u8 bam_pipe = dst_pipe_idx;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300596
597 dev_dbg(context->dev, "%s\n", __func__);
598
Shimrit Malichia00d7322012-08-05 13:56:28 +0300599 dbm_ep = bam_pipe;
600 context->ep_num_mapping[dbm_ep] = dep->number;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300601
602 dwc3_msm_write_reg(context->base, DBM_DATA_FIFO(dbm_ep), addr);
603 dwc3_msm_write_reg_field(context->base, DBM_DATA_FIFO_SIZE(dbm_ep),
604 DBM_DATA_FIFO_SIZE_MASK, size);
605
606 return 0;
607}
608
609/**
610* Cleanups for msm endpoint on request complete.
611*
612* Also call original request complete.
613*
614* @usb_ep - pointer to usb_ep instance.
615* @request - pointer to usb_request instance.
616*
617* @return int - 0 on success, negetive on error.
618*/
619static void dwc3_msm_req_complete_func(struct usb_ep *ep,
620 struct usb_request *request)
621{
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300622 struct dwc3_ep *dep = to_dwc3_ep(ep);
623 struct dwc3_msm_req_complete *req_complete = NULL;
624
625 /* Find original request complete function and remove it from list */
626 list_for_each_entry(req_complete,
627 &context->req_complete_list,
628 list_item) {
629 if (req_complete->req == request)
630 break;
631 }
632 if (!req_complete || req_complete->req != request) {
633 dev_err(dep->dwc->dev, "%s: could not find the request\n",
634 __func__);
635 return;
636 }
637 list_del(&req_complete->list_item);
638
639 /*
640 * Release another one TRB to the pool since DBM queue took 2 TRBs
641 * (normal and link), and the dwc3/gadget.c :: dwc3_gadget_giveback
642 * released only one.
643 */
Manu Gautam55d34222012-12-19 16:49:47 +0530644 dep->busy_slot++;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300645
646 /* Unconfigure dbm ep */
647 dwc3_msm_dbm_ep_unconfig(dep->number);
648
649 /*
650 * If this is the last endpoint we unconfigured, than reset also
651 * the event buffers.
652 */
653 if (0 == dwc3_msm_configured_dbm_ep_num())
654 dwc3_msm_event_buffer_config(0, 0);
655
656 /*
657 * Call original complete function, notice that dwc->lock is already
658 * taken by the caller of this function (dwc3_gadget_giveback()).
659 */
660 request->complete = req_complete->orig_complete;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300661 if (request->complete)
662 request->complete(ep, request);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300663
664 kfree(req_complete);
665}
666
667/**
668* Helper function.
669* See the header of the dwc3_msm_ep_queue function.
670*
671* @dwc3_ep - pointer to dwc3_ep instance.
672* @req - pointer to dwc3_request instance.
673*
674* @return int - 0 on success, negetive on error.
675*/
676static int __dwc3_msm_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
677{
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300678 struct dwc3_trb *trb;
679 struct dwc3_trb *trb_link;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300680 struct dwc3_gadget_ep_cmd_params params;
681 u32 cmd;
682 int ret = 0;
683
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300684 /* We push the request to the dep->req_queued list to indicate that
685 * this request is issued with start transfer. The request will be out
686 * from this list in 2 cases. The first is that the transfer will be
687 * completed (not if the transfer is endless using a circular TRBs with
688 * with link TRB). The second case is an option to do stop stransfer,
689 * this can be initiated by the function driver when calling dequeue.
690 */
691 req->queued = true;
692 list_add_tail(&req->list, &dep->req_queued);
693
694 /* First, prepare a normal TRB, point to the fake buffer */
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300695 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300696 dep->free_slot++;
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300697 memset(trb, 0, sizeof(*trb));
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300698
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300699 req->trb = trb;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300700 trb->bph = DBM_TRB_BIT | DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300701 trb->size = DWC3_TRB_SIZE_LENGTH(req->request.length);
702 trb->ctrl = DWC3_TRBCTL_NORMAL | DWC3_TRB_CTRL_HWO | DWC3_TRB_CTRL_CHN;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300703 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300704
705 /* Second, prepare a Link TRB that points to the first TRB*/
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300706 trb_link = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300707 dep->free_slot++;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300708 memset(trb_link, 0, sizeof *trb_link);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300709
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300710 trb_link->bpl = lower_32_bits(req->trb_dma);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300711 trb_link->bph = DBM_TRB_BIT |
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300712 DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
713 trb_link->size = 0;
714 trb_link->ctrl = DWC3_TRBCTL_LINK_TRB | DWC3_TRB_CTRL_HWO;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300715
716 /*
717 * Now start the transfer
718 */
719 memset(&params, 0, sizeof(params));
Shimrit Malichia00d7322012-08-05 13:56:28 +0300720 params.param0 = 0; /* TDAddr High */
721 params.param1 = lower_32_bits(req->trb_dma); /* DAddr Low */
722
Manu Gautam5b2bf9a2012-10-18 10:52:50 +0530723 /* DBM requires IOC to be set */
724 cmd = DWC3_DEPCMD_STARTTRANSFER | DWC3_DEPCMD_CMDIOC;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300725 ret = dwc3_send_gadget_ep_cmd(dep->dwc, dep->number, cmd, &params);
726 if (ret < 0) {
727 dev_dbg(dep->dwc->dev,
728 "%s: failed to send STARTTRANSFER command\n",
729 __func__);
730
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300731 list_del(&req->list);
732 return ret;
733 }
Manu Gautam4a51a062012-12-07 11:24:39 +0530734 dep->flags |= DWC3_EP_BUSY;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300735
736 return ret;
737}
738
739/**
740* Queue a usb request to the DBM endpoint.
741* This function should be called after the endpoint
742* was enabled by the ep_enable.
743*
744* This function prepares special structure of TRBs which
745* is familier with the DBM HW, so it will possible to use
746* this endpoint in DBM mode.
747*
748* The TRBs prepared by this function, is one normal TRB
749* which point to a fake buffer, followed by a link TRB
750* that points to the first TRB.
751*
752* The API of this function follow the regular API of
753* usb_ep_queue (see usb_ep_ops in include/linuk/usb/gadget.h).
754*
755* @usb_ep - pointer to usb_ep instance.
756* @request - pointer to usb_request instance.
757* @gfp_flags - possible flags.
758*
759* @return int - 0 on success, negetive on error.
760*/
761static int dwc3_msm_ep_queue(struct usb_ep *ep,
762 struct usb_request *request, gfp_t gfp_flags)
763{
764 struct dwc3_request *req = to_dwc3_request(request);
765 struct dwc3_ep *dep = to_dwc3_ep(ep);
766 struct dwc3 *dwc = dep->dwc;
767 struct dwc3_msm_req_complete *req_complete;
768 unsigned long flags;
769 int ret = 0;
770 u8 bam_pipe;
771 bool producer;
772 bool disable_wb;
773 bool internal_mem;
774 bool ioc;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300775 u8 speed;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300776
777 if (!(request->udc_priv & MSM_SPS_MODE)) {
778 /* Not SPS mode, call original queue */
779 dev_vdbg(dwc->dev, "%s: not sps mode, use regular queue\n",
780 __func__);
781
782 return (context->original_ep_ops[dep->number])->queue(ep,
783 request,
784 gfp_flags);
785 }
786
787 if (!dep->endpoint.desc) {
788 dev_err(dwc->dev,
789 "%s: trying to queue request %p to disabled ep %s\n",
790 __func__, request, ep->name);
791 return -EPERM;
792 }
793
794 if (dep->number == 0 || dep->number == 1) {
795 dev_err(dwc->dev,
796 "%s: trying to queue dbm request %p to control ep %s\n",
797 __func__, request, ep->name);
798 return -EPERM;
799 }
800
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300801
Manu Gautam4a51a062012-12-07 11:24:39 +0530802 if (dep->busy_slot != dep->free_slot || !list_empty(&dep->request_list)
803 || !list_empty(&dep->req_queued)) {
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300804 dev_err(dwc->dev,
805 "%s: trying to queue dbm request %p tp ep %s\n",
806 __func__, request, ep->name);
807 return -EPERM;
Manu Gautam4a51a062012-12-07 11:24:39 +0530808 } else {
809 dep->busy_slot = 0;
810 dep->free_slot = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300811 }
812
813 /*
814 * Override req->complete function, but before doing that,
815 * store it's original pointer in the req_complete_list.
816 */
817 req_complete = kzalloc(sizeof(*req_complete), GFP_KERNEL);
818 if (!req_complete) {
819 dev_err(dep->dwc->dev, "%s: not enough memory\n", __func__);
820 return -ENOMEM;
821 }
822 req_complete->req = request;
823 req_complete->orig_complete = request->complete;
824 list_add_tail(&req_complete->list_item, &context->req_complete_list);
825 request->complete = dwc3_msm_req_complete_func;
826
827 /*
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300828 * Configure the DBM endpoint
829 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300830 bam_pipe = request->udc_priv & MSM_PIPE_ID_MASK;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300831 producer = ((request->udc_priv & MSM_PRODUCER) ? true : false);
832 disable_wb = ((request->udc_priv & MSM_DISABLE_WB) ? true : false);
833 internal_mem = ((request->udc_priv & MSM_INTERNAL_MEM) ? true : false);
834 ioc = ((request->udc_priv & MSM_ETD_IOC) ? true : false);
835
836 ret = dwc3_msm_dbm_ep_config(dep->number,
837 bam_pipe, producer,
838 disable_wb, internal_mem, ioc);
839 if (ret < 0) {
840 dev_err(context->dev,
841 "error %d after calling dwc3_msm_dbm_ep_config\n",
842 ret);
843 return ret;
844 }
845
846 dev_vdbg(dwc->dev, "%s: queing request %p to ep %s length %d\n",
847 __func__, request, ep->name, request->length);
848
849 /*
850 * We must obtain the lock of the dwc3 core driver,
851 * including disabling interrupts, so we will be sure
852 * that we are the only ones that configure the HW device
853 * core and ensure that we queuing the request will finish
854 * as soon as possible so we will release back the lock.
855 */
856 spin_lock_irqsave(&dwc->lock, flags);
857 ret = __dwc3_msm_ep_queue(dep, req);
858 spin_unlock_irqrestore(&dwc->lock, flags);
859 if (ret < 0) {
860 dev_err(context->dev,
861 "error %d after calling __dwc3_msm_ep_queue\n", ret);
862 return ret;
863 }
864
Shimrit Malichia00d7322012-08-05 13:56:28 +0300865 speed = dwc3_readl(dwc->regs, DWC3_DSTS) & DWC3_DSTS_CONNECTSPD;
866 dwc3_msm_write_reg(context->base, DBM_GEN_CFG, speed >> 2);
867
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300868 return 0;
869}
870
871/**
872 * Configure MSM endpoint.
873 * This function do specific configurations
874 * to an endpoint which need specific implementaion
875 * in the MSM architecture.
876 *
877 * This function should be called by usb function/class
878 * layer which need a support from the specific MSM HW
879 * which wrap the USB3 core. (like DBM specific endpoints)
880 *
881 * @ep - a pointer to some usb_ep instance
882 *
883 * @return int - 0 on success, negetive on error.
884 */
885int msm_ep_config(struct usb_ep *ep)
886{
887 struct dwc3_ep *dep = to_dwc3_ep(ep);
888 struct usb_ep_ops *new_ep_ops;
889
Manu Gautama302f612012-12-18 17:33:06 +0530890 dwc3_msm_event_buffer_config(dwc3_msm_read_reg(context->base,
891 DWC3_GEVNTADRLO(0)),
892 dwc3_msm_read_reg(context->base, DWC3_GEVNTSIZ(0)));
893
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300894 /* Save original ep ops for future restore*/
895 if (context->original_ep_ops[dep->number]) {
896 dev_err(context->dev,
897 "ep [%s,%d] already configured as msm endpoint\n",
898 ep->name, dep->number);
899 return -EPERM;
900 }
901 context->original_ep_ops[dep->number] = ep->ops;
902
903 /* Set new usb ops as we like */
904 new_ep_ops = kzalloc(sizeof(struct usb_ep_ops), GFP_KERNEL);
905 if (!new_ep_ops) {
906 dev_err(context->dev,
907 "%s: unable to allocate mem for new usb ep ops\n",
908 __func__);
909 return -ENOMEM;
910 }
911 (*new_ep_ops) = (*ep->ops);
912 new_ep_ops->queue = dwc3_msm_ep_queue;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530913 new_ep_ops->disable = ep->ops->disable;
914
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300915 ep->ops = new_ep_ops;
916
917 /*
918 * Do HERE more usb endpoint configurations
919 * which are specific to MSM.
920 */
921
922 return 0;
923}
924EXPORT_SYMBOL(msm_ep_config);
925
926/**
927 * Un-configure MSM endpoint.
928 * Tear down configurations done in the
929 * dwc3_msm_ep_config function.
930 *
931 * @ep - a pointer to some usb_ep instance
932 *
933 * @return int - 0 on success, negetive on error.
934 */
935int msm_ep_unconfig(struct usb_ep *ep)
936{
937 struct dwc3_ep *dep = to_dwc3_ep(ep);
938 struct usb_ep_ops *old_ep_ops;
939
940 /* Restore original ep ops */
941 if (!context->original_ep_ops[dep->number]) {
942 dev_err(context->dev,
943 "ep [%s,%d] was not configured as msm endpoint\n",
944 ep->name, dep->number);
945 return -EINVAL;
946 }
947 old_ep_ops = (struct usb_ep_ops *)ep->ops;
948 ep->ops = context->original_ep_ops[dep->number];
949 context->original_ep_ops[dep->number] = NULL;
950 kfree(old_ep_ops);
951
952 /*
953 * Do HERE more usb endpoint un-configurations
954 * which are specific to MSM.
955 */
956
957 return 0;
958}
959EXPORT_SYMBOL(msm_ep_unconfig);
960
Manu Gautam6eb13e32013-02-01 15:19:15 +0530961static void dwc3_restart_usb_work(struct work_struct *w)
962{
963 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
964 restart_usb_work);
965
966 dev_dbg(mdwc->dev, "%s\n", __func__);
967
968 if (atomic_read(&mdwc->in_lpm) || !mdwc->otg_xceiv) {
969 dev_err(mdwc->dev, "%s failed!!!\n", __func__);
970 return;
971 }
972
973 if (!mdwc->ext_xceiv.bsv) {
974 dev_dbg(mdwc->dev, "%s bailing out in disconnect\n", __func__);
975 return;
976 }
977
978 /* Reset active USB connection */
979 mdwc->ext_xceiv.bsv = false;
980 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
981 /* Make sure disconnect is processed before sending connect */
982 flush_delayed_work(&mdwc->resume_work);
983
984 mdwc->ext_xceiv.bsv = true;
985 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
986}
987
988/**
989 * Reset USB peripheral connection
990 * Inform OTG for Vbus LOW followed by Vbus HIGH notification.
991 * This performs full hardware reset and re-initialization which
992 * might be required by some DBM client driver during uninit/cleanup.
993 */
994void msm_dwc3_restart_usb_session(void)
995{
996 struct dwc3_msm *mdwc = context;
997
998 dev_dbg(mdwc->dev, "%s\n", __func__);
999 queue_work(system_nrt_wq, &mdwc->restart_usb_work);
1000
1001 return;
1002}
1003EXPORT_SYMBOL(msm_dwc3_restart_usb_session);
1004
Jack Phamfadd6432012-12-07 19:03:41 -08001005/**
1006 * msm_register_usb_ext_notification: register for event notification
1007 * @info: pointer to client usb_ext_notification structure. May be NULL.
1008 *
1009 * @return int - 0 on success, negative on error
1010 */
1011int msm_register_usb_ext_notification(struct usb_ext_notification *info)
1012{
1013 pr_debug("%s usb_ext: %p\n", __func__, info);
1014
1015 if (info) {
1016 if (usb_ext) {
1017 pr_err("%s: already registered\n", __func__);
1018 return -EEXIST;
1019 }
1020
1021 if (!info->notify) {
1022 pr_err("%s: notify is NULL\n", __func__);
1023 return -EINVAL;
1024 }
1025 }
1026
1027 usb_ext = info;
1028 return 0;
1029}
1030EXPORT_SYMBOL(msm_register_usb_ext_notification);
1031
Manu Gautam60e01352012-05-29 09:00:34 +05301032/* HSPHY */
1033static int dwc3_hsusb_config_vddcx(int high)
1034{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301035 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301036 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301037
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301038 max_vol = dwc->vdd_high_vol_level;
1039 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301040 ret = regulator_set_voltage(dwc->hsusb_vddcx, min_vol, max_vol);
1041 if (ret) {
1042 dev_err(dwc->dev, "unable to set voltage for HSUSB_VDDCX\n");
1043 return ret;
1044 }
1045
1046 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1047 min_vol, max_vol);
1048
1049 return ret;
1050}
1051
1052static int dwc3_hsusb_ldo_init(int init)
1053{
1054 int rc = 0;
1055 struct dwc3_msm *dwc = context;
1056
1057 if (!init) {
1058 regulator_set_voltage(dwc->hsusb_1p8, 0, USB_HSPHY_1P8_VOL_MAX);
1059 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1060 return 0;
1061 }
1062
1063 dwc->hsusb_3p3 = devm_regulator_get(dwc->dev, "HSUSB_3p3");
1064 if (IS_ERR(dwc->hsusb_3p3)) {
1065 dev_err(dwc->dev, "unable to get hsusb 3p3\n");
1066 return PTR_ERR(dwc->hsusb_3p3);
1067 }
1068
1069 rc = regulator_set_voltage(dwc->hsusb_3p3,
1070 USB_HSPHY_3P3_VOL_MIN, USB_HSPHY_3P3_VOL_MAX);
1071 if (rc) {
1072 dev_err(dwc->dev, "unable to set voltage for hsusb 3p3\n");
1073 return rc;
1074 }
1075 dwc->hsusb_1p8 = devm_regulator_get(dwc->dev, "HSUSB_1p8");
1076 if (IS_ERR(dwc->hsusb_1p8)) {
1077 dev_err(dwc->dev, "unable to get hsusb 1p8\n");
1078 rc = PTR_ERR(dwc->hsusb_1p8);
1079 goto devote_3p3;
1080 }
1081 rc = regulator_set_voltage(dwc->hsusb_1p8,
1082 USB_HSPHY_1P8_VOL_MIN, USB_HSPHY_1P8_VOL_MAX);
1083 if (rc) {
1084 dev_err(dwc->dev, "unable to set voltage for hsusb 1p8\n");
1085 goto devote_3p3;
1086 }
1087
1088 return 0;
1089
1090devote_3p3:
1091 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1092
1093 return rc;
1094}
1095
1096static int dwc3_hsusb_ldo_enable(int on)
1097{
1098 int rc = 0;
1099 struct dwc3_msm *dwc = context;
1100
1101 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1102
1103 if (!on)
1104 goto disable_regulators;
1105
1106
1107 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, USB_HSPHY_1P8_HPM_LOAD);
1108 if (rc < 0) {
1109 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_1p8\n");
1110 return rc;
1111 }
1112
1113 rc = regulator_enable(dwc->hsusb_1p8);
1114 if (rc) {
1115 dev_err(dwc->dev, "Unable to enable HSUSB_1p8\n");
1116 goto put_1p8_lpm;
1117 }
1118
1119 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, USB_HSPHY_3P3_HPM_LOAD);
1120 if (rc < 0) {
1121 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_3p3\n");
1122 goto disable_1p8;
1123 }
1124
1125 rc = regulator_enable(dwc->hsusb_3p3);
1126 if (rc) {
1127 dev_err(dwc->dev, "Unable to enable HSUSB_3p3\n");
1128 goto put_3p3_lpm;
1129 }
1130
1131 return 0;
1132
1133disable_regulators:
1134 rc = regulator_disable(dwc->hsusb_3p3);
1135 if (rc)
1136 dev_err(dwc->dev, "Unable to disable HSUSB_3p3\n");
1137
1138put_3p3_lpm:
1139 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, 0);
1140 if (rc < 0)
1141 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_3p3\n");
1142
1143disable_1p8:
1144 rc = regulator_disable(dwc->hsusb_1p8);
1145 if (rc)
1146 dev_err(dwc->dev, "Unable to disable HSUSB_1p8\n");
1147
1148put_1p8_lpm:
1149 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, 0);
1150 if (rc < 0)
1151 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_1p8\n");
1152
1153 return rc < 0 ? rc : 0;
1154}
1155
1156/* SSPHY */
1157static int dwc3_ssusb_config_vddcx(int high)
1158{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301159 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301160 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301161
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301162 max_vol = dwc->vdd_high_vol_level;
1163 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301164 ret = regulator_set_voltage(dwc->ssusb_vddcx, min_vol, max_vol);
1165 if (ret) {
1166 dev_err(dwc->dev, "unable to set voltage for SSUSB_VDDCX\n");
1167 return ret;
1168 }
1169
1170 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1171 min_vol, max_vol);
1172 return ret;
1173}
1174
1175/* 3.3v supply not needed for SS PHY */
1176static int dwc3_ssusb_ldo_init(int init)
1177{
1178 int rc = 0;
1179 struct dwc3_msm *dwc = context;
1180
1181 if (!init) {
1182 regulator_set_voltage(dwc->ssusb_1p8, 0, USB_SSPHY_1P8_VOL_MAX);
1183 return 0;
1184 }
1185
1186 dwc->ssusb_1p8 = devm_regulator_get(dwc->dev, "SSUSB_1p8");
1187 if (IS_ERR(dwc->ssusb_1p8)) {
1188 dev_err(dwc->dev, "unable to get ssusb 1p8\n");
1189 return PTR_ERR(dwc->ssusb_1p8);
1190 }
1191 rc = regulator_set_voltage(dwc->ssusb_1p8,
1192 USB_SSPHY_1P8_VOL_MIN, USB_SSPHY_1P8_VOL_MAX);
1193 if (rc)
1194 dev_err(dwc->dev, "unable to set voltage for ssusb 1p8\n");
1195
1196 return rc;
1197}
1198
1199static int dwc3_ssusb_ldo_enable(int on)
1200{
1201 int rc = 0;
1202 struct dwc3_msm *dwc = context;
1203
1204 dev_dbg(context->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1205
1206 if (!on)
1207 goto disable_regulators;
1208
1209
1210 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, USB_SSPHY_1P8_HPM_LOAD);
1211 if (rc < 0) {
1212 dev_err(dwc->dev, "Unable to set HPM of SSUSB_1p8\n");
1213 return rc;
1214 }
1215
1216 rc = regulator_enable(dwc->ssusb_1p8);
1217 if (rc) {
1218 dev_err(dwc->dev, "Unable to enable SSUSB_1p8\n");
1219 goto put_1p8_lpm;
1220 }
1221
1222 return 0;
1223
1224disable_regulators:
1225 rc = regulator_disable(dwc->ssusb_1p8);
1226 if (rc)
1227 dev_err(dwc->dev, "Unable to disable SSUSB_1p8\n");
1228
1229put_1p8_lpm:
1230 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, 0);
1231 if (rc < 0)
1232 dev_err(dwc->dev, "Unable to set LPM of SSUSB_1p8\n");
1233
1234 return rc < 0 ? rc : 0;
1235}
1236
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301237static int dwc3_msm_link_clk_reset(bool assert)
1238{
1239 int ret = 0;
1240 struct dwc3_msm *mdwc = context;
1241
1242 if (assert) {
1243 /* Using asynchronous block reset to the hardware */
1244 dev_dbg(mdwc->dev, "block_reset ASSERT\n");
1245 clk_disable_unprepare(mdwc->ref_clk);
1246 clk_disable_unprepare(mdwc->iface_clk);
1247 clk_disable_unprepare(mdwc->core_clk);
1248 ret = clk_reset(mdwc->core_clk, CLK_RESET_ASSERT);
1249 if (ret)
1250 dev_err(mdwc->dev, "dwc3 core_clk assert failed\n");
1251 } else {
1252 dev_dbg(mdwc->dev, "block_reset DEASSERT\n");
1253 ret = clk_reset(mdwc->core_clk, CLK_RESET_DEASSERT);
1254 ndelay(200);
1255 clk_prepare_enable(mdwc->core_clk);
1256 clk_prepare_enable(mdwc->ref_clk);
1257 clk_prepare_enable(mdwc->iface_clk);
1258 if (ret)
1259 dev_err(mdwc->dev, "dwc3 core_clk deassert failed\n");
1260 }
1261
1262 return ret;
1263}
1264
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301265/* Reinitialize SSPHY parameters by overriding using QSCRATCH CR interface */
1266static void dwc3_msm_ss_phy_reg_init(struct dwc3_msm *msm)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301267{
1268 u32 data = 0;
1269
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301270 /*
1271 * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
1272 * in HS mode instead of SS mode. Workaround it by asserting
1273 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
1274 */
1275 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x102D);
1276 data |= (1 << 7);
1277 dwc3_msm_ssusb_write_phycreg(msm->base, 0x102D, data);
1278
1279 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1010);
1280 data &= ~0xFF0;
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301281 data |= 0x20;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301282 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1010, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301283
1284 /*
1285 * Fix RX Equalization setting as follows
1286 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
1287 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
1288 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
1289 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
1290 */
1291 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1006);
1292 data &= ~(1 << 6);
1293 data |= (1 << 7);
1294 data &= ~(0x7 << 8);
1295 data |= (0x3 << 8);
1296 data |= (0x1 << 11);
1297 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1006, data);
1298
1299 /*
1300 * Set EQ and TX launch amplitudes as follows
1301 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
1302 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
1303 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
1304 */
1305 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1002);
1306 data &= ~0x3F80;
1307 data |= (0x16 << 7);
1308 data &= ~0x7F;
1309 data |= (0x7F | (1 << 14));
1310 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1002, data);
1311
1312 /* Set LOS_BIAS to 0x5 */
1313 dwc3_msm_write_readback(msm->base, SS_PHY_PARAM_CTRL_1, 0x07, 0x5);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301314}
1315
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301316/* Initialize QSCRATCH registers for HSPHY and SSPHY operation */
1317static void dwc3_msm_qscratch_reg_init(struct dwc3_msm *msm)
1318{
1319 /* SSPHY Initialization: Use ref_clk from pads and set its parameters */
1320 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1321 msleep(30);
1322 /* Assert SSPHY reset */
1323 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210082);
1324 usleep_range(2000, 2200);
1325 /* De-assert SSPHY reset - power and ref_clock must be ON */
1326 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1327 usleep_range(2000, 2200);
1328 /* Ref clock must be stable now, enable ref clock for HS mode */
1329 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210102);
1330 usleep_range(2000, 2200);
1331 /*
1332 * HSPHY Initialization: Enable UTMI clock and clamp enable HVINTs,
1333 * and disable RETENTION (power-on default is ENABLED)
1334 */
1335 dwc3_msm_write_reg(msm->base, HS_PHY_CTRL_REG, 0x5220bb2);
1336 usleep_range(2000, 2200);
1337 /* Disable (bypass) VBUS and ID filters */
1338 dwc3_msm_write_reg(msm->base, QSCRATCH_GENERAL_CFG, 0x78);
1339 /*
1340 * write HSPHY init value to QSCRATCH reg to set HSPHY parameters like
1341 * VBUS valid threshold, disconnect valid threshold, DC voltage level,
1342 * preempasis and rise/fall time.
1343 */
1344 if (override_phy_init)
1345 msm->hsphy_init_seq = override_phy_init;
1346 if (msm->hsphy_init_seq)
1347 dwc3_msm_write_readback(msm->base,
1348 PARAMETER_OVERRIDE_X_REG, 0x03FFFFFF,
1349 msm->hsphy_init_seq & 0x03FFFFFF);
1350
1351 /* Enable master clock for RAMs to allow BAM to access RAMs when
1352 * RAM clock gating is enabled via DWC3's GCTL. Otherwise, issues
1353 * are seen where RAM clocks get turned OFF in SS mode
1354 */
1355 dwc3_msm_write_reg(msm->base, CGCTL_REG,
1356 dwc3_msm_read_reg(msm->base, CGCTL_REG) | 0x18);
1357
1358 dwc3_msm_ss_phy_reg_init(msm);
1359}
1360
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301361static void dwc3_msm_block_reset(bool core_reset)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301362{
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301363
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301364 struct dwc3_msm *mdwc = context;
1365 int ret = 0;
1366
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301367 if (core_reset) {
1368 ret = dwc3_msm_link_clk_reset(1);
1369 if (ret)
1370 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301371
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301372 usleep_range(1000, 1200);
1373 ret = dwc3_msm_link_clk_reset(0);
1374 if (ret)
1375 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301376
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301377 usleep_range(10000, 12000);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301378
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301379 /* Reinitialize QSCRATCH registers after block reset */
1380 dwc3_msm_qscratch_reg_init(mdwc);
1381 }
Manu Gautama302f612012-12-18 17:33:06 +05301382
1383 /* Reset the DBM */
1384 dwc3_msm_dbm_soft_reset(1);
1385 usleep_range(1000, 1200);
1386 dwc3_msm_dbm_soft_reset(0);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301387}
1388
Manu Gautam8c642812012-06-07 10:35:10 +05301389static void dwc3_chg_enable_secondary_det(struct dwc3_msm *mdwc)
1390{
1391 u32 chg_ctrl;
1392
1393 /* Turn off VDP_SRC */
1394 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1395 msleep(20);
1396
1397 /* Before proceeding make sure VDP_SRC is OFF */
1398 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1399 if (chg_ctrl & 0x3F)
1400 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1401 __func__, chg_ctrl);
1402 /*
1403 * Configure DM as current source, DP as current sink
1404 * and enable battery charging comparators.
1405 */
1406 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x34);
1407}
1408
Manu Gautama1e331d2013-02-07 14:55:05 +05301409static bool dwc3_chg_det_check_linestate(struct dwc3_msm *mdwc)
1410{
1411 u32 chg_det;
Jack Pham9b4606b2013-04-02 17:32:25 -07001412
1413 if (!prop_chg_detect)
1414 return false;
Manu Gautama1e331d2013-02-07 14:55:05 +05301415
1416 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
Jack Pham9b4606b2013-04-02 17:32:25 -07001417 return chg_det & (3 << 8);
Manu Gautama1e331d2013-02-07 14:55:05 +05301418}
1419
Manu Gautam8c642812012-06-07 10:35:10 +05301420static bool dwc3_chg_det_check_output(struct dwc3_msm *mdwc)
1421{
1422 u32 chg_det;
1423 bool ret = false;
1424
1425 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1426 ret = chg_det & 1;
1427
1428 return ret;
1429}
1430
1431static void dwc3_chg_enable_primary_det(struct dwc3_msm *mdwc)
1432{
1433 /*
1434 * Configure DP as current source, DM as current sink
1435 * and enable battery charging comparators.
1436 */
1437 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x30);
1438}
1439
1440static inline bool dwc3_chg_check_dcd(struct dwc3_msm *mdwc)
1441{
1442 u32 chg_state;
1443 bool ret = false;
1444
1445 chg_state = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1446 ret = chg_state & 2;
1447
1448 return ret;
1449}
1450
1451static inline void dwc3_chg_disable_dcd(struct dwc3_msm *mdwc)
1452{
1453 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x0);
1454}
1455
1456static inline void dwc3_chg_enable_dcd(struct dwc3_msm *mdwc)
1457{
1458 /* Data contact detection enable, DCDENB */
1459 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x2);
1460}
1461
1462static void dwc3_chg_block_reset(struct dwc3_msm *mdwc)
1463{
1464 u32 chg_ctrl;
1465
1466 /* Clear charger detecting control bits */
1467 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1468
1469 /* Clear alt interrupt latch and enable bits */
1470 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1471 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x0);
1472
1473 udelay(100);
1474
1475 /* Before proceeding make sure charger block is RESET */
1476 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1477 if (chg_ctrl & 0x3F)
1478 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1479 __func__, chg_ctrl);
1480}
1481
1482static const char *chg_to_string(enum dwc3_chg_type chg_type)
1483{
1484 switch (chg_type) {
Manu Gautama1e331d2013-02-07 14:55:05 +05301485 case DWC3_SDP_CHARGER: return "USB_SDP_CHARGER";
1486 case DWC3_DCP_CHARGER: return "USB_DCP_CHARGER";
1487 case DWC3_CDP_CHARGER: return "USB_CDP_CHARGER";
1488 case DWC3_PROPRIETARY_CHARGER: return "USB_PROPRIETARY_CHARGER";
Manu Gautam8c642812012-06-07 10:35:10 +05301489 default: return "INVALID_CHARGER";
1490 }
1491}
1492
1493#define DWC3_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1494#define DWC3_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1495#define DWC3_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1496#define DWC3_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
1497
1498static void dwc3_chg_detect_work(struct work_struct *w)
1499{
1500 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, chg_work.work);
1501 bool is_dcd = false, tmout, vout;
1502 unsigned long delay;
1503
1504 dev_dbg(mdwc->dev, "chg detection work\n");
1505 switch (mdwc->chg_state) {
1506 case USB_CHG_STATE_UNDEFINED:
1507 dwc3_chg_block_reset(mdwc);
1508 dwc3_chg_enable_dcd(mdwc);
1509 mdwc->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1510 mdwc->dcd_retries = 0;
1511 delay = DWC3_CHG_DCD_POLL_TIME;
1512 break;
1513 case USB_CHG_STATE_WAIT_FOR_DCD:
1514 is_dcd = dwc3_chg_check_dcd(mdwc);
1515 tmout = ++mdwc->dcd_retries == DWC3_CHG_DCD_MAX_RETRIES;
1516 if (is_dcd || tmout) {
1517 dwc3_chg_disable_dcd(mdwc);
Manu Gautama1e331d2013-02-07 14:55:05 +05301518 if (dwc3_chg_det_check_linestate(mdwc)) {
1519 dev_dbg(mdwc->dev, "proprietary charger\n");
1520 mdwc->charger.chg_type =
1521 DWC3_PROPRIETARY_CHARGER;
1522 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1523 delay = 0;
1524 break;
1525 }
Manu Gautam8c642812012-06-07 10:35:10 +05301526 dwc3_chg_enable_primary_det(mdwc);
1527 delay = DWC3_CHG_PRIMARY_DET_TIME;
1528 mdwc->chg_state = USB_CHG_STATE_DCD_DONE;
1529 } else {
1530 delay = DWC3_CHG_DCD_POLL_TIME;
1531 }
1532 break;
1533 case USB_CHG_STATE_DCD_DONE:
1534 vout = dwc3_chg_det_check_output(mdwc);
1535 if (vout) {
1536 dwc3_chg_enable_secondary_det(mdwc);
1537 delay = DWC3_CHG_SECONDARY_DET_TIME;
1538 mdwc->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1539 } else {
Manu Gautama1e331d2013-02-07 14:55:05 +05301540 mdwc->charger.chg_type = DWC3_SDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301541 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1542 delay = 0;
1543 }
1544 break;
1545 case USB_CHG_STATE_PRIMARY_DONE:
1546 vout = dwc3_chg_det_check_output(mdwc);
1547 if (vout)
Manu Gautama1e331d2013-02-07 14:55:05 +05301548 mdwc->charger.chg_type = DWC3_DCP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301549 else
Manu Gautama1e331d2013-02-07 14:55:05 +05301550 mdwc->charger.chg_type = DWC3_CDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301551 mdwc->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1552 /* fall through */
1553 case USB_CHG_STATE_SECONDARY_DONE:
1554 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1555 /* fall through */
1556 case USB_CHG_STATE_DETECTED:
1557 dwc3_chg_block_reset(mdwc);
Manu Gautama48296e2012-12-05 17:37:56 +05301558 /* Enable VDP_SRC */
1559 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER)
1560 dwc3_msm_write_readback(mdwc->base,
1561 CHARGING_DET_CTRL_REG, 0x1F, 0x10);
Manu Gautam8c642812012-06-07 10:35:10 +05301562 dev_dbg(mdwc->dev, "chg_type = %s\n",
1563 chg_to_string(mdwc->charger.chg_type));
1564 mdwc->charger.notify_detection_complete(mdwc->otg_xceiv->otg,
1565 &mdwc->charger);
1566 return;
1567 default:
1568 return;
1569 }
1570
1571 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, delay);
1572}
1573
1574static void dwc3_start_chg_det(struct dwc3_charger *charger, bool start)
1575{
1576 struct dwc3_msm *mdwc = context;
1577
1578 if (start == false) {
Jack Pham9354c6a2012-12-20 19:19:32 -08001579 dev_dbg(mdwc->dev, "canceling charging detection work\n");
Manu Gautam8c642812012-06-07 10:35:10 +05301580 cancel_delayed_work_sync(&mdwc->chg_work);
1581 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1582 charger->chg_type = DWC3_INVALID_CHARGER;
1583 return;
1584 }
1585
1586 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1587 charger->chg_type = DWC3_INVALID_CHARGER;
1588 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, 0);
1589}
1590
Manu Gautamb5067272012-07-02 09:53:41 +05301591static int dwc3_msm_suspend(struct dwc3_msm *mdwc)
1592{
Manu Gautam2617deb2012-08-31 17:50:06 -07001593 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301594 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301595 bool host_bus_suspend;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301596 bool host_ss_active;
Manu Gautam2617deb2012-08-31 17:50:06 -07001597
Manu Gautamb5067272012-07-02 09:53:41 +05301598 dev_dbg(mdwc->dev, "%s: entering lpm\n", __func__);
1599
1600 if (atomic_read(&mdwc->in_lpm)) {
1601 dev_dbg(mdwc->dev, "%s: Already suspended\n", __func__);
1602 return 0;
1603 }
1604
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301605 host_ss_active = dwc3_msm_read_reg(mdwc->base, USB3_PORTSC) & PORT_PE;
Manu Gautama48296e2012-12-05 17:37:56 +05301606 if (mdwc->hs_phy_irq)
1607 disable_irq(mdwc->hs_phy_irq);
1608
Manu Gautam98013c22012-11-20 17:42:42 +05301609 if (cancel_delayed_work_sync(&mdwc->chg_work))
1610 dev_dbg(mdwc->dev, "%s: chg_work was pending\n", __func__);
1611 if (mdwc->chg_state != USB_CHG_STATE_DETECTED) {
1612 /* charger detection wasn't complete; re-init flags */
1613 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1614 mdwc->charger.chg_type = DWC3_INVALID_CHARGER;
Manu Gautama48296e2012-12-05 17:37:56 +05301615 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG,
1616 0x37, 0x0);
Manu Gautam98013c22012-11-20 17:42:42 +05301617 }
1618
Manu Gautam840f4fe2013-04-16 16:50:30 +05301619 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1620 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301621 host_bus_suspend = mdwc->host_mode == 1;
Manu Gautam377821c2012-09-28 16:53:24 +05301622
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301623 /* Sequence to put SSPHY in low power state:
1624 * 1. Clear REF_SS_PHY_EN in SS_PHY_CTRL_REG
1625 * 2. Clear REF_USE_PAD in SS_PHY_CTRL_REG
1626 * 3. Set TEST_POWERED_DOWN in SS_PHY_CTRL_REG to enable PHY retention
1627 * 4. Disable SSPHY ref clk
1628 */
1629 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8), 0x0);
1630 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28), 0x0);
1631 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26),
1632 (1 << 26));
1633
Manu Gautam377821c2012-09-28 16:53:24 +05301634 usleep_range(1000, 1200);
Manu Gautam3e9ad352012-08-16 14:44:47 -07001635 clk_disable_unprepare(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301636
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301637 if (host_bus_suspend) {
1638 /* Sequence for host bus suspend case:
1639 * 1. Set suspend and sleep bits in GUSB2PHYCONFIG reg
1640 * 2. Clear interrupt latch register and enable BSV, ID HV intr
1641 * 3. Enable DP and DM HV interrupts in ALT_INTERRUPT_EN_REG
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301642 */
1643 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1644 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1645 0x00000140);
1646 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1647 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1648 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1649 0x18000, 0x18000);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301650 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0xFC0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301651 udelay(5);
1652 } else {
1653 /* Sequence to put hardware in low power state:
1654 * 1. Set OTGDISABLE to disable OTG block in HSPHY (saves power)
1655 * 2. Clear charger detection control fields (performed above)
1656 * 3. SUSPEND PHY and turn OFF core clock after some delay
1657 * 4. Clear interrupt latch register and enable BSV, ID HV intr
1658 * 5. Enable PHY retention
1659 */
1660 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x1000,
1661 0x1000);
1662 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1663 0xC00000, 0x800000);
1664 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1665 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1666 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1667 0x18000, 0x18000);
1668 if (!dcp)
1669 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1670 0x2, 0x0);
1671 }
Manu Gautam377821c2012-09-28 16:53:24 +05301672
1673 /* make sure above writes are completed before turning off clocks */
1674 wmb();
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301675 if (!host_bus_suspend || !host_ss_active) {
1676 clk_disable_unprepare(mdwc->core_clk);
1677 mdwc->lpm_flags |= MDWC3_CORECLK_OFF;
1678 }
Manu Gautam377821c2012-09-28 16:53:24 +05301679 clk_disable_unprepare(mdwc->iface_clk);
1680
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301681 if (!host_bus_suspend)
Jack Pham22698b82013-02-13 17:45:06 -08001682 clk_disable_unprepare(mdwc->utmi_clk);
1683
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301684 if (!host_bus_suspend) {
Jack Pham22698b82013-02-13 17:45:06 -08001685 /* USB PHY no more requires TCXO */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301686 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301687 mdwc->lpm_flags |= MDWC3_TCXO_SHUTDOWN;
Jack Pham22698b82013-02-13 17:45:06 -08001688 }
Manu Gautamb5067272012-07-02 09:53:41 +05301689
Manu Gautam2617deb2012-08-31 17:50:06 -07001690 if (mdwc->bus_perf_client) {
1691 ret = msm_bus_scale_client_update_request(
1692 mdwc->bus_perf_client, 0);
1693 if (ret)
1694 dev_err(mdwc->dev, "Failed to reset bus bw vote\n");
1695 }
1696
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301697 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1698 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301699 dwc3_hsusb_ldo_enable(0);
1700
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301701 dwc3_ssusb_ldo_enable(0);
1702 dwc3_ssusb_config_vddcx(0);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301703 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301704 dwc3_hsusb_config_vddcx(0);
Manu Gautam377821c2012-09-28 16:53:24 +05301705 wake_unlock(&mdwc->wlock);
Manu Gautamb5067272012-07-02 09:53:41 +05301706 atomic_set(&mdwc->in_lpm, 1);
Manu Gautam377821c2012-09-28 16:53:24 +05301707
Manu Gautamb5067272012-07-02 09:53:41 +05301708 dev_info(mdwc->dev, "DWC3 in low power mode\n");
1709
Manu Gautam840f4fe2013-04-16 16:50:30 +05301710 if (mdwc->hs_phy_irq) {
Manu Gautama48296e2012-12-05 17:37:56 +05301711 enable_irq(mdwc->hs_phy_irq);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301712 /* with DCP we dont require wakeup using HS_PHY_IRQ */
1713 if (dcp)
1714 disable_irq_wake(mdwc->hs_phy_irq);
1715 }
Manu Gautama48296e2012-12-05 17:37:56 +05301716
Manu Gautamb5067272012-07-02 09:53:41 +05301717 return 0;
1718}
1719
1720static int dwc3_msm_resume(struct dwc3_msm *mdwc)
1721{
Manu Gautam2617deb2012-08-31 17:50:06 -07001722 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301723 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301724 bool host_bus_suspend;
Manu Gautam2617deb2012-08-31 17:50:06 -07001725
Manu Gautamb5067272012-07-02 09:53:41 +05301726 dev_dbg(mdwc->dev, "%s: exiting lpm\n", __func__);
1727
1728 if (!atomic_read(&mdwc->in_lpm)) {
1729 dev_dbg(mdwc->dev, "%s: Already resumed\n", __func__);
1730 return 0;
1731 }
1732
Manu Gautam377821c2012-09-28 16:53:24 +05301733 wake_lock(&mdwc->wlock);
1734
Manu Gautam2617deb2012-08-31 17:50:06 -07001735 if (mdwc->bus_perf_client) {
1736 ret = msm_bus_scale_client_update_request(
1737 mdwc->bus_perf_client, 1);
1738 if (ret)
1739 dev_err(mdwc->dev, "Failed to vote for bus scaling\n");
1740 }
1741
Manu Gautam840f4fe2013-04-16 16:50:30 +05301742 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1743 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301744 host_bus_suspend = mdwc->host_mode == 1;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301745
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301746 if (mdwc->lpm_flags & MDWC3_TCXO_SHUTDOWN) {
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301747 /* Vote for TCXO while waking up USB HSPHY */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301748 ret = clk_prepare_enable(mdwc->xo_clk);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301749 if (ret)
1750 dev_err(mdwc->dev, "%s failed to vote TCXO buffer%d\n",
1751 __func__, ret);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301752 mdwc->lpm_flags &= ~MDWC3_TCXO_SHUTDOWN;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301753 }
1754
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301755 if (!host_bus_suspend)
1756 clk_prepare_enable(mdwc->utmi_clk);
1757
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301758 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1759 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301760 dwc3_hsusb_ldo_enable(1);
1761
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301762 dwc3_ssusb_ldo_enable(1);
1763 dwc3_ssusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001764
Manu Gautam840f4fe2013-04-16 16:50:30 +05301765 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301766 dwc3_hsusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001767
Manu Gautam3e9ad352012-08-16 14:44:47 -07001768 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301769 usleep_range(1000, 1200);
1770
Manu Gautam3e9ad352012-08-16 14:44:47 -07001771 clk_prepare_enable(mdwc->iface_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301772 if (mdwc->lpm_flags & MDWC3_CORECLK_OFF) {
1773 clk_prepare_enable(mdwc->core_clk);
1774 mdwc->lpm_flags &= ~MDWC3_CORECLK_OFF;
1775 }
Manu Gautam377821c2012-09-28 16:53:24 +05301776
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301777 if (host_bus_suspend) {
1778 /* Disable HV interrupt */
1779 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1780 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1781 0x18000, 0x0);
1782 /* Clear interrupt latch register */
1783 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301784
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301785 /* Disable DP and DM HV interrupt */
1786 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301787
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301788 /* Clear suspend bit in GUSB2PHYCONFIG register */
1789 dwc3_msm_write_readback(mdwc->base, DWC3_GUSB2PHYCFG(0),
1790 0x40, 0x0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301791 } else {
1792 /* Disable HV interrupt */
1793 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1794 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1795 0x18000, 0x0);
1796 /* Disable Retention */
1797 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x2, 0x2);
1798
1799 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1800 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1801 0xF0000000);
1802 /* 10usec delay required before de-asserting PHY RESET */
1803 udelay(10);
1804 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1805 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) &
1806 0x7FFFFFFF);
1807
1808 /* Bring PHY out of suspend */
1809 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0xC00000,
1810 0x0);
1811
1812 }
Manu Gautamb5067272012-07-02 09:53:41 +05301813
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301814 /* Assert SS PHY RESET */
1815 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7),
1816 (1 << 7));
1817 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28),
1818 (1 << 28));
1819 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8),
1820 (1 << 8));
1821 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26), 0x0);
1822 /* 10usec delay required before de-asserting SS PHY RESET */
1823 udelay(10);
1824 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7), 0x0);
1825
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301826 /*
1827 * Reinitilize SSPHY parameters as SS_PHY RESET will reset
1828 * the internal registers to default values.
1829 */
1830 dwc3_msm_ss_phy_reg_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301831 atomic_set(&mdwc->in_lpm, 0);
Manu Gautam377821c2012-09-28 16:53:24 +05301832
1833 /* match disable_irq call from isr */
1834 if (mdwc->lpm_irq_seen && mdwc->hs_phy_irq) {
1835 enable_irq(mdwc->hs_phy_irq);
1836 mdwc->lpm_irq_seen = false;
1837 }
Manu Gautam840f4fe2013-04-16 16:50:30 +05301838 /* it must DCP disconnect, re-enable HS_PHY wakeup IRQ */
1839 if (mdwc->hs_phy_irq && dcp)
1840 enable_irq_wake(mdwc->hs_phy_irq);
Manu Gautam377821c2012-09-28 16:53:24 +05301841
Manu Gautamb5067272012-07-02 09:53:41 +05301842 dev_info(mdwc->dev, "DWC3 exited from low power mode\n");
1843
1844 return 0;
1845}
1846
1847static void dwc3_resume_work(struct work_struct *w)
1848{
1849 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
1850 resume_work.work);
1851
1852 dev_dbg(mdwc->dev, "%s: dwc3 resume work\n", __func__);
1853 /* handle any event that was queued while work was already running */
1854 if (!atomic_read(&mdwc->in_lpm)) {
1855 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
1856 if (mdwc->otg_xceiv)
1857 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1858 DWC3_EVENT_XCEIV_STATE);
1859 return;
1860 }
1861
1862 /* bail out if system resume in process, else initiate RESUME */
1863 if (atomic_read(&mdwc->pm_suspended)) {
1864 mdwc->resume_pending = true;
1865 } else {
1866 pm_runtime_get_sync(mdwc->dev);
1867 if (mdwc->otg_xceiv)
1868 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1869 DWC3_EVENT_PHY_RESUME);
Manu Gautambb825d72013-03-12 16:25:42 +05301870 pm_runtime_put_noidle(mdwc->dev);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301871 if (mdwc->otg_xceiv && (mdwc->ext_xceiv.otg_capability))
1872 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1873 DWC3_EVENT_XCEIV_STATE);
Manu Gautamb5067272012-07-02 09:53:41 +05301874 }
1875}
1876
Jack Pham0fc12332012-11-19 13:14:22 -08001877static u32 debug_id = true, debug_bsv, debug_connect;
Manu Gautamb5067272012-07-02 09:53:41 +05301878
1879static int dwc3_connect_show(struct seq_file *s, void *unused)
1880{
1881 if (debug_connect)
1882 seq_printf(s, "true\n");
1883 else
1884 seq_printf(s, "false\n");
1885
1886 return 0;
1887}
1888
1889static int dwc3_connect_open(struct inode *inode, struct file *file)
1890{
1891 return single_open(file, dwc3_connect_show, inode->i_private);
1892}
1893
1894static ssize_t dwc3_connect_write(struct file *file, const char __user *ubuf,
1895 size_t count, loff_t *ppos)
1896{
1897 struct seq_file *s = file->private_data;
1898 struct dwc3_msm *mdwc = s->private;
1899 char buf[8];
1900
1901 memset(buf, 0x00, sizeof(buf));
1902
1903 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
1904 return -EFAULT;
1905
1906 if (!strncmp(buf, "enable", 6) || !strncmp(buf, "true", 4)) {
1907 debug_connect = true;
1908 } else {
1909 debug_connect = debug_bsv = false;
1910 debug_id = true;
1911 }
1912
1913 mdwc->ext_xceiv.bsv = debug_bsv;
1914 mdwc->ext_xceiv.id = debug_id ? DWC3_ID_FLOAT : DWC3_ID_GROUND;
1915
1916 if (atomic_read(&mdwc->in_lpm)) {
1917 dev_dbg(mdwc->dev, "%s: calling resume_work\n", __func__);
1918 dwc3_resume_work(&mdwc->resume_work.work);
1919 } else {
1920 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
1921 if (mdwc->otg_xceiv)
1922 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1923 DWC3_EVENT_XCEIV_STATE);
1924 }
1925
1926 return count;
1927}
1928
1929const struct file_operations dwc3_connect_fops = {
1930 .open = dwc3_connect_open,
1931 .read = seq_read,
1932 .write = dwc3_connect_write,
1933 .llseek = seq_lseek,
1934 .release = single_release,
1935};
1936
1937static struct dentry *dwc3_debugfs_root;
1938
1939static void dwc3_debugfs_init(struct dwc3_msm *mdwc)
1940{
1941 dwc3_debugfs_root = debugfs_create_dir("msm_dwc3", NULL);
1942
1943 if (!dwc3_debugfs_root || IS_ERR(dwc3_debugfs_root))
1944 return;
1945
1946 if (!debugfs_create_bool("id", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05301947 &debug_id))
Manu Gautamb5067272012-07-02 09:53:41 +05301948 goto error;
1949
1950 if (!debugfs_create_bool("bsv", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05301951 &debug_bsv))
Manu Gautamb5067272012-07-02 09:53:41 +05301952 goto error;
1953
1954 if (!debugfs_create_file("connect", S_IRUGO | S_IWUSR,
1955 dwc3_debugfs_root, mdwc, &dwc3_connect_fops))
1956 goto error;
1957
1958 return;
1959
1960error:
1961 debugfs_remove_recursive(dwc3_debugfs_root);
1962}
Manu Gautam8c642812012-06-07 10:35:10 +05301963
Manu Gautam377821c2012-09-28 16:53:24 +05301964static irqreturn_t msm_dwc3_irq(int irq, void *data)
1965{
1966 struct dwc3_msm *mdwc = data;
1967
1968 if (atomic_read(&mdwc->in_lpm)) {
1969 dev_dbg(mdwc->dev, "%s received in LPM\n", __func__);
1970 mdwc->lpm_irq_seen = true;
1971 disable_irq_nosync(irq);
1972 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
1973 } else {
1974 pr_info_ratelimited("%s: IRQ outside LPM\n", __func__);
1975 }
1976
1977 return IRQ_HANDLED;
1978}
1979
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301980static int dwc3_msm_power_get_property_usb(struct power_supply *psy,
1981 enum power_supply_property psp,
1982 union power_supply_propval *val)
1983{
1984 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
1985 usb_psy);
1986 switch (psp) {
1987 case POWER_SUPPLY_PROP_SCOPE:
1988 val->intval = mdwc->host_mode;
1989 break;
1990 case POWER_SUPPLY_PROP_CURRENT_MAX:
1991 val->intval = mdwc->current_max;
1992 break;
1993 case POWER_SUPPLY_PROP_PRESENT:
1994 val->intval = mdwc->vbus_active;
1995 break;
1996 case POWER_SUPPLY_PROP_ONLINE:
1997 val->intval = mdwc->online;
1998 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05301999 case POWER_SUPPLY_PROP_TYPE:
2000 val->intval = psy->type;
2001 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302002 default:
2003 return -EINVAL;
2004 }
2005 return 0;
2006}
2007
2008static int dwc3_msm_power_set_property_usb(struct power_supply *psy,
2009 enum power_supply_property psp,
2010 const union power_supply_propval *val)
2011{
2012 static bool init;
2013 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2014 usb_psy);
2015
2016 switch (psp) {
2017 case POWER_SUPPLY_PROP_SCOPE:
2018 mdwc->host_mode = val->intval;
2019 break;
2020 /* Process PMIC notification in PRESENT prop */
2021 case POWER_SUPPLY_PROP_PRESENT:
2022 dev_dbg(mdwc->dev, "%s: notify xceiv event\n", __func__);
Jack Pham9354c6a2012-12-20 19:19:32 -08002023 if (mdwc->otg_xceiv && !mdwc->ext_inuse &&
2024 (mdwc->ext_xceiv.otg_capability || !init)) {
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302025 mdwc->ext_xceiv.bsv = val->intval;
Manu Gautamf71d9cb2013-02-07 13:52:12 +05302026 queue_delayed_work(system_nrt_wq,
Jack Pham4d91aab2013-03-08 10:02:16 -08002027 &mdwc->resume_work, 20);
Jack Pham9354c6a2012-12-20 19:19:32 -08002028
2029 if (!init)
2030 init = true;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302031 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302032 mdwc->vbus_active = val->intval;
2033 break;
2034 case POWER_SUPPLY_PROP_ONLINE:
2035 mdwc->online = val->intval;
2036 break;
2037 case POWER_SUPPLY_PROP_CURRENT_MAX:
2038 mdwc->current_max = val->intval;
2039 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302040 case POWER_SUPPLY_PROP_TYPE:
2041 psy->type = val->intval;
2042 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302043 default:
2044 return -EINVAL;
2045 }
2046
2047 power_supply_changed(&mdwc->usb_psy);
2048 return 0;
2049}
2050
Jack Pham9354c6a2012-12-20 19:19:32 -08002051static void dwc3_msm_external_power_changed(struct power_supply *psy)
2052{
2053 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm, usb_psy);
2054 union power_supply_propval ret = {0,};
2055
2056 if (!mdwc->ext_vbus_psy)
2057 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2058
2059 if (!mdwc->ext_vbus_psy) {
2060 pr_err("%s: Unable to get ext_vbus power_supply\n", __func__);
2061 return;
2062 }
2063
2064 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2065 POWER_SUPPLY_PROP_ONLINE, &ret);
2066 if (ret.intval) {
2067 dwc3_start_chg_det(&mdwc->charger, false);
2068 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2069 POWER_SUPPLY_PROP_CURRENT_MAX, &ret);
2070 power_supply_set_current_limit(&mdwc->usb_psy, ret.intval);
2071 }
2072
2073 power_supply_set_online(&mdwc->usb_psy, ret.intval);
2074 power_supply_changed(&mdwc->usb_psy);
2075}
2076
2077
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302078static char *dwc3_msm_pm_power_supplied_to[] = {
2079 "battery",
2080};
2081
2082static enum power_supply_property dwc3_msm_pm_power_props_usb[] = {
2083 POWER_SUPPLY_PROP_PRESENT,
2084 POWER_SUPPLY_PROP_ONLINE,
2085 POWER_SUPPLY_PROP_CURRENT_MAX,
2086 POWER_SUPPLY_PROP_SCOPE,
2087};
2088
Jack Phamfadd6432012-12-07 19:03:41 -08002089static void dwc3_init_adc_work(struct work_struct *w);
2090
2091static void dwc3_ext_notify_online(int on)
2092{
2093 struct dwc3_msm *mdwc = context;
Jack Phamf12b7e12012-12-28 14:27:26 -08002094 bool notify_otg = false;
Jack Phamfadd6432012-12-07 19:03:41 -08002095
2096 if (!mdwc) {
2097 pr_err("%s: DWC3 driver already removed\n", __func__);
2098 return;
2099 }
2100
2101 dev_dbg(mdwc->dev, "notify %s%s\n", on ? "" : "dis", "connected");
2102
Jack Pham9354c6a2012-12-20 19:19:32 -08002103 if (!mdwc->ext_vbus_psy)
2104 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2105
2106 mdwc->ext_inuse = on;
Jack Phamf12b7e12012-12-28 14:27:26 -08002107 if (on) {
2108 /* force OTG to exit B-peripheral state */
2109 mdwc->ext_xceiv.bsv = false;
2110 notify_otg = true;
Jack Pham9354c6a2012-12-20 19:19:32 -08002111 dwc3_start_chg_det(&mdwc->charger, false);
Jack Phamf12b7e12012-12-28 14:27:26 -08002112 } else {
2113 /* external client offline; tell OTG about cached ID/BSV */
2114 if (mdwc->ext_xceiv.id != mdwc->id_state) {
2115 mdwc->ext_xceiv.id = mdwc->id_state;
2116 notify_otg = true;
2117 }
2118
2119 mdwc->ext_xceiv.bsv = mdwc->vbus_active;
2120 notify_otg |= mdwc->vbus_active;
2121 }
Jack Pham9354c6a2012-12-20 19:19:32 -08002122
2123 if (mdwc->ext_vbus_psy)
2124 power_supply_set_present(mdwc->ext_vbus_psy, on);
Jack Phamf12b7e12012-12-28 14:27:26 -08002125
2126 if (notify_otg)
2127 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
Jack Phamfadd6432012-12-07 19:03:41 -08002128}
2129
Jack Pham0cca9412013-03-08 13:22:42 -08002130static void dwc3_id_work(struct work_struct *w)
Jack Phamfadd6432012-12-07 19:03:41 -08002131{
Jack Pham0cca9412013-03-08 13:22:42 -08002132 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, id_work);
Jack Pham5c585062013-03-25 18:39:12 -07002133 int ret;
Jack Phamfadd6432012-12-07 19:03:41 -08002134
Jack Pham0cca9412013-03-08 13:22:42 -08002135 /* Give external client a chance to handle */
Jack Pham5c585062013-03-25 18:39:12 -07002136 if (!mdwc->ext_inuse && usb_ext) {
2137 if (mdwc->pmic_id_irq)
2138 disable_irq(mdwc->pmic_id_irq);
2139
2140 ret = usb_ext->notify(usb_ext->ctxt, mdwc->id_state,
2141 dwc3_ext_notify_online);
2142 dev_dbg(mdwc->dev, "%s: external handler returned %d\n",
2143 __func__, ret);
2144
2145 if (mdwc->pmic_id_irq) {
2146 /* ID may have changed while IRQ disabled; update it */
2147 mdwc->id_state = !!irq_read_line(mdwc->pmic_id_irq);
2148 enable_irq(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002149 }
Jack Pham5c585062013-03-25 18:39:12 -07002150
2151 mdwc->ext_inuse = (ret == 0);
Jack Pham0cca9412013-03-08 13:22:42 -08002152 }
Jack Phamfadd6432012-12-07 19:03:41 -08002153
Jack Pham0cca9412013-03-08 13:22:42 -08002154 if (!mdwc->ext_inuse) { /* notify OTG */
2155 mdwc->ext_xceiv.id = mdwc->id_state;
2156 dwc3_resume_work(&mdwc->resume_work.work);
2157 }
2158}
2159
2160static irqreturn_t dwc3_pmic_id_irq(int irq, void *data)
2161{
2162 struct dwc3_msm *mdwc = data;
Jack Pham5c585062013-03-25 18:39:12 -07002163 enum dwc3_id_state id;
Jack Pham0cca9412013-03-08 13:22:42 -08002164
2165 /* If we can't read ID line state for some reason, treat it as float */
Jack Pham5c585062013-03-25 18:39:12 -07002166 id = !!irq_read_line(irq);
2167 if (mdwc->id_state != id) {
2168 mdwc->id_state = id;
2169 queue_work(system_nrt_wq, &mdwc->id_work);
2170 }
Jack Pham0cca9412013-03-08 13:22:42 -08002171
2172 return IRQ_HANDLED;
Jack Phamfadd6432012-12-07 19:03:41 -08002173}
2174
Jack Pham0fc12332012-11-19 13:14:22 -08002175static void dwc3_adc_notification(enum qpnp_tm_state state, void *ctx)
2176{
2177 struct dwc3_msm *mdwc = ctx;
2178
2179 if (state >= ADC_TM_STATE_NUM) {
2180 pr_err("%s: invalid notification %d\n", __func__, state);
2181 return;
2182 }
2183
2184 dev_dbg(mdwc->dev, "%s: state = %s\n", __func__,
2185 state == ADC_TM_HIGH_STATE ? "high" : "low");
2186
Jack Phamf12b7e12012-12-28 14:27:26 -08002187 /* save ID state, but don't necessarily notify OTG */
Jack Pham0fc12332012-11-19 13:14:22 -08002188 if (state == ADC_TM_HIGH_STATE) {
Jack Phamf12b7e12012-12-28 14:27:26 -08002189 mdwc->id_state = DWC3_ID_FLOAT;
Jack Pham0fc12332012-11-19 13:14:22 -08002190 mdwc->adc_param.state_request = ADC_TM_LOW_THR_ENABLE;
2191 } else {
Jack Phamf12b7e12012-12-28 14:27:26 -08002192 mdwc->id_state = DWC3_ID_GROUND;
Jack Pham0fc12332012-11-19 13:14:22 -08002193 mdwc->adc_param.state_request = ADC_TM_HIGH_THR_ENABLE;
2194 }
2195
Jack Pham0cca9412013-03-08 13:22:42 -08002196 dwc3_id_work(&mdwc->id_work);
2197
Jack Phamfadd6432012-12-07 19:03:41 -08002198 /* re-arm ADC interrupt */
Jack Pham0fc12332012-11-19 13:14:22 -08002199 qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2200}
2201
2202static void dwc3_init_adc_work(struct work_struct *w)
2203{
2204 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
2205 init_adc_work.work);
2206 int ret;
2207
2208 ret = qpnp_adc_tm_is_ready();
2209 if (ret == -EPROBE_DEFER) {
Jack Pham90b4d122012-12-13 11:46:22 -08002210 queue_delayed_work(system_nrt_wq, to_delayed_work(w),
2211 msecs_to_jiffies(100));
Jack Pham0fc12332012-11-19 13:14:22 -08002212 return;
2213 }
2214
2215 mdwc->adc_param.low_thr = adc_low_threshold;
2216 mdwc->adc_param.high_thr = adc_high_threshold;
2217 mdwc->adc_param.timer_interval = adc_meas_interval;
2218 mdwc->adc_param.state_request = ADC_TM_HIGH_LOW_THR_ENABLE;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -08002219 mdwc->adc_param.btm_ctx = mdwc;
Jack Pham0fc12332012-11-19 13:14:22 -08002220 mdwc->adc_param.threshold_notification = dwc3_adc_notification;
2221
2222 ret = qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2223 if (ret) {
2224 dev_err(mdwc->dev, "%s: request ADC error %d\n", __func__, ret);
2225 return;
2226 }
2227
2228 mdwc->id_adc_detect = true;
2229}
2230
2231static ssize_t adc_enable_show(struct device *dev,
2232 struct device_attribute *attr, char *buf)
2233{
2234 return snprintf(buf, PAGE_SIZE, "%s\n", context->id_adc_detect ?
2235 "enabled" : "disabled");
2236}
2237
2238static ssize_t adc_enable_store(struct device *dev,
2239 struct device_attribute *attr, const char
2240 *buf, size_t size)
2241{
2242 if (!strnicmp(buf, "enable", 6)) {
2243 if (!context->id_adc_detect)
2244 dwc3_init_adc_work(&context->init_adc_work.work);
2245 return size;
2246 } else if (!strnicmp(buf, "disable", 7)) {
2247 qpnp_adc_tm_usbid_end();
2248 context->id_adc_detect = false;
2249 return size;
2250 }
2251
2252 return -EINVAL;
2253}
2254
2255static DEVICE_ATTR(adc_enable, S_IRUGO | S_IWUSR, adc_enable_show,
2256 adc_enable_store);
2257
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002258static int __devinit dwc3_msm_probe(struct platform_device *pdev)
2259{
2260 struct device_node *node = pdev->dev.of_node;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002261 struct dwc3_msm *msm;
2262 struct resource *res;
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002263 void __iomem *tcsr;
Manu Gautamf08f7b62013-04-02 16:09:42 +05302264 unsigned long flags;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002265 int ret = 0;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302266 int len = 0;
2267 u32 tmp[3];
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002268
2269 msm = devm_kzalloc(&pdev->dev, sizeof(*msm), GFP_KERNEL);
2270 if (!msm) {
2271 dev_err(&pdev->dev, "not enough memory\n");
2272 return -ENOMEM;
2273 }
2274
2275 platform_set_drvdata(pdev, msm);
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002276 context = msm;
Manu Gautam60e01352012-05-29 09:00:34 +05302277 msm->dev = &pdev->dev;
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002278
2279 INIT_LIST_HEAD(&msm->req_complete_list);
Manu Gautam8c642812012-06-07 10:35:10 +05302280 INIT_DELAYED_WORK(&msm->chg_work, dwc3_chg_detect_work);
Manu Gautamb5067272012-07-02 09:53:41 +05302281 INIT_DELAYED_WORK(&msm->resume_work, dwc3_resume_work);
Manu Gautam6eb13e32013-02-01 15:19:15 +05302282 INIT_WORK(&msm->restart_usb_work, dwc3_restart_usb_work);
Jack Pham0cca9412013-03-08 13:22:42 -08002283 INIT_WORK(&msm->id_work, dwc3_id_work);
Jack Pham0fc12332012-11-19 13:14:22 -08002284 INIT_DELAYED_WORK(&msm->init_adc_work, dwc3_init_adc_work);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002285
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302286 msm->xo_clk = clk_get(&pdev->dev, "xo");
2287 if (IS_ERR(msm->xo_clk)) {
Manu Gautam377821c2012-09-28 16:53:24 +05302288 dev_err(&pdev->dev, "%s unable to get TCXO buffer handle\n",
2289 __func__);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302290 return PTR_ERR(msm->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302291 }
2292
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302293 ret = clk_prepare_enable(msm->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302294 if (ret) {
2295 dev_err(&pdev->dev, "%s failed to vote for TCXO buffer%d\n",
2296 __func__, ret);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302297 goto put_xo;
Manu Gautam377821c2012-09-28 16:53:24 +05302298 }
2299
Manu Gautam1742db22012-06-19 13:33:24 +05302300 /*
2301 * DWC3 Core requires its CORE CLK (aka master / bus clk) to
2302 * run at 125Mhz in SSUSB mode and >60MHZ for HSUSB mode.
2303 */
2304 msm->core_clk = devm_clk_get(&pdev->dev, "core_clk");
2305 if (IS_ERR(msm->core_clk)) {
2306 dev_err(&pdev->dev, "failed to get core_clk\n");
Manu Gautam377821c2012-09-28 16:53:24 +05302307 ret = PTR_ERR(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302308 goto disable_xo;
Manu Gautam1742db22012-06-19 13:33:24 +05302309 }
2310 clk_set_rate(msm->core_clk, 125000000);
2311 clk_prepare_enable(msm->core_clk);
2312
Manu Gautam3e9ad352012-08-16 14:44:47 -07002313 msm->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
2314 if (IS_ERR(msm->iface_clk)) {
2315 dev_err(&pdev->dev, "failed to get iface_clk\n");
2316 ret = PTR_ERR(msm->iface_clk);
2317 goto disable_core_clk;
2318 }
2319 clk_prepare_enable(msm->iface_clk);
2320
2321 msm->sleep_clk = devm_clk_get(&pdev->dev, "sleep_clk");
2322 if (IS_ERR(msm->sleep_clk)) {
2323 dev_err(&pdev->dev, "failed to get sleep_clk\n");
2324 ret = PTR_ERR(msm->sleep_clk);
2325 goto disable_iface_clk;
2326 }
2327 clk_prepare_enable(msm->sleep_clk);
2328
2329 msm->hsphy_sleep_clk = devm_clk_get(&pdev->dev, "sleep_a_clk");
2330 if (IS_ERR(msm->hsphy_sleep_clk)) {
2331 dev_err(&pdev->dev, "failed to get sleep_a_clk\n");
2332 ret = PTR_ERR(msm->hsphy_sleep_clk);
2333 goto disable_sleep_clk;
2334 }
2335 clk_prepare_enable(msm->hsphy_sleep_clk);
2336
Jack Pham22698b82013-02-13 17:45:06 -08002337 msm->utmi_clk = devm_clk_get(&pdev->dev, "utmi_clk");
2338 if (IS_ERR(msm->utmi_clk)) {
2339 dev_err(&pdev->dev, "failed to get utmi_clk\n");
2340 ret = PTR_ERR(msm->utmi_clk);
2341 goto disable_sleep_a_clk;
2342 }
2343 clk_prepare_enable(msm->utmi_clk);
2344
Manu Gautam3e9ad352012-08-16 14:44:47 -07002345 msm->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
2346 if (IS_ERR(msm->ref_clk)) {
2347 dev_err(&pdev->dev, "failed to get ref_clk\n");
2348 ret = PTR_ERR(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002349 goto disable_utmi_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -07002350 }
2351 clk_prepare_enable(msm->ref_clk);
2352
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302353 of_get_property(node, "qcom,vdd-voltage-level", &len);
2354 if (len == sizeof(tmp)) {
2355 of_property_read_u32_array(node, "qcom,vdd-voltage-level",
2356 tmp, len/sizeof(*tmp));
2357 msm->vdd_no_vol_level = tmp[0];
2358 msm->vdd_low_vol_level = tmp[1];
2359 msm->vdd_high_vol_level = tmp[2];
2360 } else {
2361 dev_err(&pdev->dev, "no qcom,vdd-voltage-level property\n");
2362 ret = -EINVAL;
2363 goto disable_ref_clk;
2364 }
2365
Manu Gautam60e01352012-05-29 09:00:34 +05302366 /* SS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302367 msm->ssusb_vddcx = devm_regulator_get(&pdev->dev, "ssusb_vdd_dig");
2368 if (IS_ERR(msm->ssusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302369 dev_err(&pdev->dev, "unable to get ssusb vddcx\n");
2370 ret = PTR_ERR(msm->ssusb_vddcx);
2371 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302372 }
2373
2374 ret = dwc3_ssusb_config_vddcx(1);
2375 if (ret) {
2376 dev_err(&pdev->dev, "ssusb vddcx configuration failed\n");
Manu Gautam3e9ad352012-08-16 14:44:47 -07002377 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302378 }
2379
2380 ret = regulator_enable(context->ssusb_vddcx);
2381 if (ret) {
2382 dev_err(&pdev->dev, "unable to enable the ssusb vddcx\n");
2383 goto unconfig_ss_vddcx;
2384 }
2385
2386 ret = dwc3_ssusb_ldo_init(1);
2387 if (ret) {
2388 dev_err(&pdev->dev, "ssusb vreg configuration failed\n");
2389 goto disable_ss_vddcx;
2390 }
2391
2392 ret = dwc3_ssusb_ldo_enable(1);
2393 if (ret) {
2394 dev_err(&pdev->dev, "ssusb vreg enable failed\n");
2395 goto free_ss_ldo_init;
2396 }
2397
2398 /* HS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302399 msm->hsusb_vddcx = devm_regulator_get(&pdev->dev, "hsusb_vdd_dig");
2400 if (IS_ERR(msm->hsusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302401 dev_err(&pdev->dev, "unable to get hsusb vddcx\n");
2402 ret = PTR_ERR(msm->hsusb_vddcx);
2403 goto disable_ss_ldo;
Manu Gautam60e01352012-05-29 09:00:34 +05302404 }
2405
2406 ret = dwc3_hsusb_config_vddcx(1);
2407 if (ret) {
2408 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2409 goto disable_ss_ldo;
2410 }
2411
2412 ret = regulator_enable(context->hsusb_vddcx);
2413 if (ret) {
2414 dev_err(&pdev->dev, "unable to enable the hsusb vddcx\n");
2415 goto unconfig_hs_vddcx;
2416 }
2417
2418 ret = dwc3_hsusb_ldo_init(1);
2419 if (ret) {
2420 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
2421 goto disable_hs_vddcx;
2422 }
2423
2424 ret = dwc3_hsusb_ldo_enable(1);
2425 if (ret) {
2426 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
2427 goto free_hs_ldo_init;
2428 }
2429
Jack Pham5c585062013-03-25 18:39:12 -07002430 msm->id_state = msm->ext_xceiv.id = DWC3_ID_FLOAT;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302431 msm->ext_xceiv.otg_capability = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302432 "qcom,otg-capability");
2433 msm->charger.charging_disabled = of_property_read_bool(node,
2434 "qcom,charging-disabled");
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302435
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302436 /*
2437 * DWC3 has separate IRQ line for OTG events (ID/BSV) and for
2438 * DP and DM linestate transitions during low power mode.
2439 */
2440 msm->hs_phy_irq = platform_get_irq_byname(pdev, "hs_phy_irq");
2441 if (msm->hs_phy_irq < 0) {
2442 dev_dbg(&pdev->dev, "pget_irq for hs_phy_irq failed\n");
2443 msm->hs_phy_irq = 0;
Jack Pham0fc12332012-11-19 13:14:22 -08002444 } else {
Jack Pham56a0a632013-03-08 13:18:42 -08002445 ret = devm_request_irq(&pdev->dev, msm->hs_phy_irq,
2446 msm_dwc3_irq, IRQF_TRIGGER_RISING,
2447 "msm_dwc3", msm);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302448 if (ret) {
2449 dev_err(&pdev->dev, "irqreq HSPHYINT failed\n");
2450 goto disable_hs_ldo;
2451 }
2452 enable_irq_wake(msm->hs_phy_irq);
2453 }
Jack Pham0cca9412013-03-08 13:22:42 -08002454
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302455 if (msm->ext_xceiv.otg_capability) {
Jack Pham0cca9412013-03-08 13:22:42 -08002456 msm->pmic_id_irq = platform_get_irq_byname(pdev, "pmic_id_irq");
2457 if (msm->pmic_id_irq > 0) {
David Keitelad4a0282013-03-19 18:04:27 -07002458 /* check if PMIC ID IRQ is supported */
2459 ret = qpnp_misc_irqs_available(&pdev->dev);
2460
2461 if (ret == -EPROBE_DEFER) {
2462 /* qpnp hasn't probed yet; defer dwc probe */
Jack Pham0cca9412013-03-08 13:22:42 -08002463 goto disable_hs_ldo;
David Keitelad4a0282013-03-19 18:04:27 -07002464 } else if (ret == 0) {
2465 msm->pmic_id_irq = 0;
2466 } else {
2467 ret = devm_request_irq(&pdev->dev,
2468 msm->pmic_id_irq,
2469 dwc3_pmic_id_irq,
2470 IRQF_TRIGGER_RISING |
2471 IRQF_TRIGGER_FALLING,
2472 "dwc3_msm_pmic_id", msm);
2473 if (ret) {
2474 dev_err(&pdev->dev, "irqreq IDINT failed\n");
2475 goto disable_hs_ldo;
2476 }
Jack Pham9198d9f2013-04-09 17:54:54 -07002477
Manu Gautamf08f7b62013-04-02 16:09:42 +05302478 local_irq_save(flags);
2479 /* Update initial ID state */
Jack Pham9198d9f2013-04-09 17:54:54 -07002480 msm->id_state =
Manu Gautamf08f7b62013-04-02 16:09:42 +05302481 !!irq_read_line(msm->pmic_id_irq);
Jack Pham9198d9f2013-04-09 17:54:54 -07002482 if (msm->id_state == DWC3_ID_GROUND)
2483 queue_work(system_nrt_wq,
2484 &msm->id_work);
Manu Gautamf08f7b62013-04-02 16:09:42 +05302485 local_irq_restore(flags);
David Keitelad4a0282013-03-19 18:04:27 -07002486 enable_irq_wake(msm->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002487 }
David Keitelad4a0282013-03-19 18:04:27 -07002488 }
2489
2490 if (msm->pmic_id_irq <= 0) {
Jack Pham0cca9412013-03-08 13:22:42 -08002491 /* If no PMIC ID IRQ, use ADC for ID pin detection */
2492 queue_work(system_nrt_wq, &msm->init_adc_work.work);
2493 device_create_file(&pdev->dev, &dev_attr_adc_enable);
2494 msm->pmic_id_irq = 0;
2495 }
Manu Gautam377821c2012-09-28 16:53:24 +05302496 }
2497
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002498 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2499 if (!res) {
2500 dev_dbg(&pdev->dev, "missing TCSR memory resource\n");
2501 } else {
2502 tcsr = devm_ioremap_nocache(&pdev->dev, res->start,
2503 resource_size(res));
2504 if (!tcsr) {
2505 dev_dbg(&pdev->dev, "tcsr ioremap failed\n");
2506 } else {
2507 /* Enable USB3 on the primary USB port. */
2508 writel_relaxed(0x1, tcsr);
2509 /*
2510 * Ensure that TCSR write is completed before
2511 * USB registers initialization.
2512 */
2513 mb();
2514 }
2515 }
2516
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002517 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2518 if (!res) {
2519 dev_err(&pdev->dev, "missing memory base resource\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302520 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002521 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002522 }
2523
2524 msm->base = devm_ioremap_nocache(&pdev->dev, res->start,
2525 resource_size(res));
2526 if (!msm->base) {
2527 dev_err(&pdev->dev, "ioremap failed\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302528 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002529 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002530 }
2531
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002532 msm->resource_size = resource_size(res);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002533
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302534 if (of_property_read_u32(node, "qcom,dwc-hsphy-init",
2535 &msm->hsphy_init_seq))
2536 dev_dbg(&pdev->dev, "unable to read hsphy init seq\n");
2537 else if (!msm->hsphy_init_seq)
2538 dev_warn(&pdev->dev, "incorrect hsphyinitseq.Using PORvalue\n");
2539
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302540 dwc3_msm_qscratch_reg_init(msm);
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +05302541
Manu Gautamb5067272012-07-02 09:53:41 +05302542 pm_runtime_set_active(msm->dev);
Manu Gautam377821c2012-09-28 16:53:24 +05302543 pm_runtime_enable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302544
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002545 if (of_property_read_u32(node, "qcom,dwc-usb3-msm-dbm-eps",
2546 &msm->dbm_num_eps)) {
2547 dev_err(&pdev->dev,
2548 "unable to read platform data num of dbm eps\n");
2549 msm->dbm_num_eps = DBM_MAX_EPS;
2550 }
2551
2552 if (msm->dbm_num_eps > DBM_MAX_EPS) {
2553 dev_err(&pdev->dev,
2554 "Driver doesn't support number of DBM EPs. "
2555 "max: %d, dbm_num_eps: %d\n",
2556 DBM_MAX_EPS, msm->dbm_num_eps);
2557 ret = -ENODEV;
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302558 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002559 }
2560
Manu Gautambb825d72013-03-12 16:25:42 +05302561 /* usb_psy required only for vbus_notifications or charging support */
2562 if (msm->ext_xceiv.otg_capability || !msm->charger.charging_disabled) {
2563 msm->usb_psy.name = "usb";
2564 msm->usb_psy.type = POWER_SUPPLY_TYPE_USB;
2565 msm->usb_psy.supplied_to = dwc3_msm_pm_power_supplied_to;
2566 msm->usb_psy.num_supplicants = ARRAY_SIZE(
2567 dwc3_msm_pm_power_supplied_to);
2568 msm->usb_psy.properties = dwc3_msm_pm_power_props_usb;
2569 msm->usb_psy.num_properties =
2570 ARRAY_SIZE(dwc3_msm_pm_power_props_usb);
2571 msm->usb_psy.get_property = dwc3_msm_power_get_property_usb;
2572 msm->usb_psy.set_property = dwc3_msm_power_set_property_usb;
2573 msm->usb_psy.external_power_changed =
2574 dwc3_msm_external_power_changed;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302575
Manu Gautambb825d72013-03-12 16:25:42 +05302576 ret = power_supply_register(&pdev->dev, &msm->usb_psy);
2577 if (ret < 0) {
2578 dev_err(&pdev->dev,
2579 "%s:power_supply_register usb failed\n",
2580 __func__);
2581 goto disable_hs_ldo;
2582 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302583 }
2584
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302585 if (node) {
2586 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2587 if (ret) {
2588 dev_err(&pdev->dev,
2589 "failed to add create dwc3 core\n");
2590 goto put_psupply;
2591 }
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002592 }
2593
Manu Gautam2617deb2012-08-31 17:50:06 -07002594 msm->bus_scale_table = msm_bus_cl_get_pdata(pdev);
2595 if (!msm->bus_scale_table) {
2596 dev_err(&pdev->dev, "bus scaling is disabled\n");
2597 } else {
2598 msm->bus_perf_client =
2599 msm_bus_scale_register_client(msm->bus_scale_table);
2600 ret = msm_bus_scale_client_update_request(
2601 msm->bus_perf_client, 1);
2602 if (ret)
2603 dev_err(&pdev->dev, "Failed to vote for bus scaling\n");
2604 }
2605
Manu Gautam8c642812012-06-07 10:35:10 +05302606 msm->otg_xceiv = usb_get_transceiver();
Manu Gautambb825d72013-03-12 16:25:42 +05302607 /* Register with OTG if present, ignore USB2 OTG using other PHY */
2608 if (msm->otg_xceiv && !(msm->otg_xceiv->flags & ENABLE_SECONDARY_PHY)) {
Manu Gautam8c642812012-06-07 10:35:10 +05302609 msm->charger.start_detection = dwc3_start_chg_det;
2610 ret = dwc3_set_charger(msm->otg_xceiv->otg, &msm->charger);
2611 if (ret || !msm->charger.notify_detection_complete) {
2612 dev_err(&pdev->dev, "failed to register charger: %d\n",
2613 ret);
2614 goto put_xcvr;
2615 }
Manu Gautamb5067272012-07-02 09:53:41 +05302616
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302617 if (msm->ext_xceiv.otg_capability)
2618 msm->ext_xceiv.ext_block_reset = dwc3_msm_block_reset;
Manu Gautamb5067272012-07-02 09:53:41 +05302619 ret = dwc3_set_ext_xceiv(msm->otg_xceiv->otg, &msm->ext_xceiv);
2620 if (ret || !msm->ext_xceiv.notify_ext_events) {
2621 dev_err(&pdev->dev, "failed to register xceiver: %d\n",
2622 ret);
2623 goto put_xcvr;
2624 }
Manu Gautam8c642812012-06-07 10:35:10 +05302625 } else {
Manu Gautambb825d72013-03-12 16:25:42 +05302626 dev_dbg(&pdev->dev, "No OTG, DWC3 running in host only mode\n");
2627 msm->host_mode = 1;
2628 msm->vbus_otg = devm_regulator_get(&pdev->dev, "vbus_dwc3");
2629 if (IS_ERR(msm->vbus_otg)) {
2630 dev_dbg(&pdev->dev, "Failed to get vbus regulator\n");
2631 msm->vbus_otg = 0;
2632 } else {
2633 ret = regulator_enable(msm->vbus_otg);
2634 if (ret) {
2635 msm->vbus_otg = 0;
2636 dev_err(&pdev->dev, "Failed to enable vbus_otg\n");
2637 }
2638 }
2639 msm->otg_xceiv = NULL;
Manu Gautam8c642812012-06-07 10:35:10 +05302640 }
2641
Manu Gautamb5067272012-07-02 09:53:41 +05302642 wake_lock_init(&msm->wlock, WAKE_LOCK_SUSPEND, "msm_dwc3");
2643 wake_lock(&msm->wlock);
2644 dwc3_debugfs_init(msm);
2645
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002646 return 0;
2647
Manu Gautam8c642812012-06-07 10:35:10 +05302648put_xcvr:
2649 usb_put_transceiver(msm->otg_xceiv);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302650put_psupply:
Manu Gautambb825d72013-03-12 16:25:42 +05302651 if (msm->usb_psy.dev)
2652 power_supply_unregister(&msm->usb_psy);
Manu Gautam60e01352012-05-29 09:00:34 +05302653disable_hs_ldo:
2654 dwc3_hsusb_ldo_enable(0);
2655free_hs_ldo_init:
2656 dwc3_hsusb_ldo_init(0);
2657disable_hs_vddcx:
2658 regulator_disable(context->hsusb_vddcx);
2659unconfig_hs_vddcx:
2660 dwc3_hsusb_config_vddcx(0);
2661disable_ss_ldo:
2662 dwc3_ssusb_ldo_enable(0);
2663free_ss_ldo_init:
2664 dwc3_ssusb_ldo_init(0);
2665disable_ss_vddcx:
2666 regulator_disable(context->ssusb_vddcx);
2667unconfig_ss_vddcx:
2668 dwc3_ssusb_config_vddcx(0);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002669disable_ref_clk:
2670 clk_disable_unprepare(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002671disable_utmi_clk:
2672 clk_disable_unprepare(msm->utmi_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002673disable_sleep_a_clk:
2674 clk_disable_unprepare(msm->hsphy_sleep_clk);
2675disable_sleep_clk:
2676 clk_disable_unprepare(msm->sleep_clk);
2677disable_iface_clk:
2678 clk_disable_unprepare(msm->iface_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302679disable_core_clk:
2680 clk_disable_unprepare(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302681disable_xo:
2682 clk_disable_unprepare(msm->xo_clk);
2683put_xo:
2684 clk_put(msm->xo_clk);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002685
2686 return ret;
2687}
2688
2689static int __devexit dwc3_msm_remove(struct platform_device *pdev)
2690{
2691 struct dwc3_msm *msm = platform_get_drvdata(pdev);
2692
Jack Pham0fc12332012-11-19 13:14:22 -08002693 if (msm->id_adc_detect)
2694 qpnp_adc_tm_usbid_end();
Manu Gautamb5067272012-07-02 09:53:41 +05302695 if (dwc3_debugfs_root)
2696 debugfs_remove_recursive(dwc3_debugfs_root);
Manu Gautam8c642812012-06-07 10:35:10 +05302697 if (msm->otg_xceiv) {
2698 dwc3_start_chg_det(&msm->charger, false);
2699 usb_put_transceiver(msm->otg_xceiv);
2700 }
Manu Gautambb825d72013-03-12 16:25:42 +05302701 if (msm->usb_psy.dev)
2702 power_supply_unregister(&msm->usb_psy);
2703 if (msm->vbus_otg)
2704 regulator_disable(msm->vbus_otg);
Jack Pham0fc12332012-11-19 13:14:22 -08002705
Manu Gautamb5067272012-07-02 09:53:41 +05302706 pm_runtime_disable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302707 wake_lock_destroy(&msm->wlock);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002708
Manu Gautam60e01352012-05-29 09:00:34 +05302709 dwc3_hsusb_ldo_enable(0);
2710 dwc3_hsusb_ldo_init(0);
2711 regulator_disable(msm->hsusb_vddcx);
2712 dwc3_hsusb_config_vddcx(0);
2713 dwc3_ssusb_ldo_enable(0);
2714 dwc3_ssusb_ldo_init(0);
2715 regulator_disable(msm->ssusb_vddcx);
2716 dwc3_ssusb_config_vddcx(0);
Manu Gautam1742db22012-06-19 13:33:24 +05302717 clk_disable_unprepare(msm->core_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002718 clk_disable_unprepare(msm->iface_clk);
2719 clk_disable_unprepare(msm->sleep_clk);
2720 clk_disable_unprepare(msm->hsphy_sleep_clk);
2721 clk_disable_unprepare(msm->ref_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302722 clk_disable_unprepare(msm->xo_clk);
2723 clk_put(msm->xo_clk);
Manu Gautam60e01352012-05-29 09:00:34 +05302724
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002725 return 0;
2726}
2727
Manu Gautamb5067272012-07-02 09:53:41 +05302728static int dwc3_msm_pm_suspend(struct device *dev)
2729{
2730 int ret = 0;
2731 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2732
2733 dev_dbg(dev, "dwc3-msm PM suspend\n");
2734
Manu Gautam8d98a572013-01-21 16:34:50 +05302735 flush_delayed_work_sync(&mdwc->resume_work);
2736 if (!atomic_read(&mdwc->in_lpm)) {
2737 dev_err(mdwc->dev, "Abort PM suspend!! (USB is outside LPM)\n");
2738 return -EBUSY;
2739 }
2740
Manu Gautamb5067272012-07-02 09:53:41 +05302741 ret = dwc3_msm_suspend(mdwc);
2742 if (!ret)
2743 atomic_set(&mdwc->pm_suspended, 1);
2744
2745 return ret;
2746}
2747
2748static int dwc3_msm_pm_resume(struct device *dev)
2749{
2750 int ret = 0;
2751 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2752
2753 dev_dbg(dev, "dwc3-msm PM resume\n");
2754
2755 atomic_set(&mdwc->pm_suspended, 0);
2756 if (mdwc->resume_pending) {
2757 mdwc->resume_pending = false;
2758
2759 ret = dwc3_msm_resume(mdwc);
2760 /* Update runtime PM status */
2761 pm_runtime_disable(dev);
2762 pm_runtime_set_active(dev);
2763 pm_runtime_enable(dev);
2764
2765 /* Let OTG know about resume event and update pm_count */
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302766 if (mdwc->otg_xceiv) {
Manu Gautamb5067272012-07-02 09:53:41 +05302767 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2768 DWC3_EVENT_PHY_RESUME);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302769 if (mdwc->ext_xceiv.otg_capability)
2770 mdwc->ext_xceiv.notify_ext_events(
2771 mdwc->otg_xceiv->otg,
2772 DWC3_EVENT_XCEIV_STATE);
2773 }
Manu Gautamb5067272012-07-02 09:53:41 +05302774 }
2775
2776 return ret;
2777}
2778
2779static int dwc3_msm_runtime_idle(struct device *dev)
2780{
2781 dev_dbg(dev, "DWC3-msm runtime idle\n");
2782
2783 return 0;
2784}
2785
2786static int dwc3_msm_runtime_suspend(struct device *dev)
2787{
2788 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2789
2790 dev_dbg(dev, "DWC3-msm runtime suspend\n");
2791
2792 return dwc3_msm_suspend(mdwc);
2793}
2794
2795static int dwc3_msm_runtime_resume(struct device *dev)
2796{
2797 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2798
2799 dev_dbg(dev, "DWC3-msm runtime resume\n");
2800
2801 return dwc3_msm_resume(mdwc);
2802}
2803
2804static const struct dev_pm_ops dwc3_msm_dev_pm_ops = {
2805 SET_SYSTEM_SLEEP_PM_OPS(dwc3_msm_pm_suspend, dwc3_msm_pm_resume)
2806 SET_RUNTIME_PM_OPS(dwc3_msm_runtime_suspend, dwc3_msm_runtime_resume,
2807 dwc3_msm_runtime_idle)
2808};
2809
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002810static const struct of_device_id of_dwc3_matach[] = {
2811 {
2812 .compatible = "qcom,dwc-usb3-msm",
2813 },
2814 { },
2815};
2816MODULE_DEVICE_TABLE(of, of_dwc3_matach);
2817
2818static struct platform_driver dwc3_msm_driver = {
2819 .probe = dwc3_msm_probe,
2820 .remove = __devexit_p(dwc3_msm_remove),
2821 .driver = {
2822 .name = "msm-dwc3",
Manu Gautamb5067272012-07-02 09:53:41 +05302823 .pm = &dwc3_msm_dev_pm_ops,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002824 .of_match_table = of_dwc3_matach,
2825 },
2826};
2827
Manu Gautam377821c2012-09-28 16:53:24 +05302828MODULE_LICENSE("GPL v2");
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002829MODULE_DESCRIPTION("DesignWare USB3 MSM Glue Layer");
2830
2831static int __devinit dwc3_msm_init(void)
2832{
2833 return platform_driver_register(&dwc3_msm_driver);
2834}
2835module_init(dwc3_msm_init);
2836
2837static void __exit dwc3_msm_exit(void)
2838{
2839 platform_driver_unregister(&dwc3_msm_driver);
2840}
2841module_exit(dwc3_msm_exit);