blob: 00be2be4b1c8460bdd3d3a4474eb820b38769bbe [file] [log] [blame]
buzbee67bf8852011-08-17 17:51:35 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/*
18 * This file contains codegen for the Thumb2 ISA and is intended to be
19 * includes by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 */
24
buzbeece302932011-10-04 14:32:18 -070025#define SLOW_FIELD_PATH (cUnit->enableDebug & (1 << kDebugSlowFieldPath))
26#define SLOW_INVOKE_PATH (cUnit->enableDebug & (1 << kDebugSlowInvokePath))
27#define SLOW_STRING_PATH (cUnit->enableDebug & (1 << kDebugSlowStringPath))
28#define SLOW_TYPE_PATH (cUnit->enableDebug & (1 << kDebugSlowTypePath))
29#define EXERCISE_SLOWEST_FIELD_PATH (cUnit->enableDebug & \
30 (1 << kDebugSlowestFieldPath))
31#define EXERCISE_SLOWEST_STRING_PATH (cUnit->enableDebug & \
32 (1 << kDebugSlowestStringPath))
33
34STATIC RegLocation getRetLoc(CompilationUnit* cUnit);
buzbee34cd9e52011-09-08 14:31:52 -070035
36std::string fieldNameFromIndex(const Method* method, uint32_t fieldIdx)
37{
38 art::ClassLinker* class_linker = art::Runtime::Current()->GetClassLinker();
39 const art::DexFile& dex_file = class_linker->FindDexFile(
40 method->GetDeclaringClass()->GetDexCache());
41 const art::DexFile::FieldId& field_id = dex_file.GetFieldId(fieldIdx);
Elliott Hughes2bb97f92011-09-11 15:43:37 -070042 std::string class_name = dex_file.dexStringByTypeIdx(field_id.class_idx_);
buzbee34cd9e52011-09-08 14:31:52 -070043 std::string field_name = dex_file.dexStringById(field_id.name_idx_);
44 return class_name + "." + field_name;
45}
46
Elliott Hughes81bc5092011-09-30 17:25:59 -070047void warnIfUnresolved(CompilationUnit* cUnit, int fieldIdx, Field* field) {
48 if (field == NULL) {
49 LOG(INFO) << "Field " << fieldNameFromIndex(cUnit->method, fieldIdx)
50 << " unresolved at compile time";
51 } else {
52 // We also use the slow path for wide volatile fields.
53 }
54}
55
buzbee67bf8852011-08-17 17:51:35 -070056/*
57 * Construct an s4 from two consecutive half-words of switch data.
58 * This needs to check endianness because the DEX optimizer only swaps
59 * half-words in instruction stream.
60 *
61 * "switchData" must be 32-bit aligned.
62 */
63#if __BYTE_ORDER == __LITTLE_ENDIAN
buzbeeed3e9302011-09-23 17:34:19 -070064STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070065 return *(s4*) switchData;
66}
67#else
buzbeeed3e9302011-09-23 17:34:19 -070068STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070069 u2* data = switchData;
70 return data[0] | (((s4) data[1]) << 16);
71}
72#endif
73
buzbeeed3e9302011-09-23 17:34:19 -070074STATIC ArmLIR* callRuntimeHelper(CompilationUnit* cUnit, int reg)
buzbeeec5adf32011-09-11 15:25:43 -070075{
buzbee6181f792011-09-29 11:14:04 -070076 oatClobberCalleeSave(cUnit);
buzbeeec5adf32011-09-11 15:25:43 -070077 return opReg(cUnit, kOpBlx, reg);
78}
79
buzbee1b4c8592011-08-31 10:43:51 -070080/* Generate unconditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -070081STATIC ArmLIR* genUnconditionalBranch(CompilationUnit* cUnit, ArmLIR* target)
buzbee1b4c8592011-08-31 10:43:51 -070082{
83 ArmLIR* branch = opNone(cUnit, kOpUncondBr);
84 branch->generic.target = (LIR*) target;
85 return branch;
86}
87
buzbee67bf8852011-08-17 17:51:35 -070088/*
89 * Generate a Thumb2 IT instruction, which can nullify up to
90 * four subsequent instructions based on a condition and its
91 * inverse. The condition applies to the first instruction, which
92 * is executed if the condition is met. The string "guide" consists
93 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
94 * A "T" means the instruction is executed if the condition is
95 * met, and an "E" means the instruction is executed if the condition
96 * is not met.
97 */
buzbeeed3e9302011-09-23 17:34:19 -070098STATIC ArmLIR* genIT(CompilationUnit* cUnit, ArmConditionCode code,
buzbee67bf8852011-08-17 17:51:35 -070099 const char* guide)
100{
101 int mask;
102 int condBit = code & 1;
103 int altBit = condBit ^ 1;
104 int mask3 = 0;
105 int mask2 = 0;
106 int mask1 = 0;
107
108 //Note: case fallthroughs intentional
109 switch(strlen(guide)) {
110 case 3:
111 mask1 = (guide[2] == 'T') ? condBit : altBit;
112 case 2:
113 mask2 = (guide[1] == 'T') ? condBit : altBit;
114 case 1:
115 mask3 = (guide[0] == 'T') ? condBit : altBit;
116 break;
117 case 0:
118 break;
119 default:
120 LOG(FATAL) << "OAT: bad case in genIT";
121 }
122 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
123 (1 << (3 - strlen(guide)));
124 return newLIR2(cUnit, kThumb2It, code, mask);
125}
126
127/*
128 * Insert a kArmPseudoCaseLabel at the beginning of the Dalvik
129 * offset vaddr. This label will be used to fix up the case
130 * branch table during the assembly phase. Be sure to set
131 * all resource flags on this to prevent code motion across
132 * target boundaries. KeyVal is just there for debugging.
133 */
buzbeeed3e9302011-09-23 17:34:19 -0700134STATIC ArmLIR* insertCaseLabel(CompilationUnit* cUnit, int vaddr, int keyVal)
buzbee67bf8852011-08-17 17:51:35 -0700135{
136 ArmLIR* lir;
137 for (lir = (ArmLIR*)cUnit->firstLIRInsn; lir; lir = NEXT_LIR(lir)) {
138 if ((lir->opcode == kArmPseudoDalvikByteCodeBoundary) &&
139 (lir->generic.dalvikOffset == vaddr)) {
140 ArmLIR* newLabel = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
141 newLabel->generic.dalvikOffset = vaddr;
142 newLabel->opcode = kArmPseudoCaseLabel;
143 newLabel->operands[0] = keyVal;
144 oatInsertLIRAfter((LIR*)lir, (LIR*)newLabel);
145 return newLabel;
146 }
147 }
148 oatCodegenDump(cUnit);
149 LOG(FATAL) << "Error: didn't find vaddr 0x" << std::hex << vaddr;
150 return NULL; // Quiet gcc
151}
152
buzbeeed3e9302011-09-23 17:34:19 -0700153STATIC void markPackedCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700154{
155 const u2* table = tabRec->table;
156 int baseVaddr = tabRec->vaddr;
157 int *targets = (int*)&table[4];
158 int entries = table[1];
159 int lowKey = s4FromSwitchData(&table[2]);
160 for (int i = 0; i < entries; i++) {
161 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
162 i + lowKey);
163 }
164}
165
buzbeeed3e9302011-09-23 17:34:19 -0700166STATIC void markSparseCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700167{
168 const u2* table = tabRec->table;
169 int baseVaddr = tabRec->vaddr;
170 int entries = table[1];
171 int* keys = (int*)&table[2];
172 int* targets = &keys[entries];
173 for (int i = 0; i < entries; i++) {
174 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
175 keys[i]);
176 }
177}
178
179void oatProcessSwitchTables(CompilationUnit* cUnit)
180{
181 GrowableListIterator iterator;
182 oatGrowableListIteratorInit(&cUnit->switchTables, &iterator);
183 while (true) {
184 SwitchTable *tabRec = (SwitchTable *) oatGrowableListIteratorNext(
185 &iterator);
186 if (tabRec == NULL) break;
187 if (tabRec->table[0] == kPackedSwitchSignature)
188 markPackedCaseLabels(cUnit, tabRec);
189 else if (tabRec->table[0] == kSparseSwitchSignature)
190 markSparseCaseLabels(cUnit, tabRec);
191 else {
192 LOG(FATAL) << "Invalid switch table";
193 }
194 }
195}
196
buzbeeed3e9302011-09-23 17:34:19 -0700197STATIC void dumpSparseSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700198 /*
199 * Sparse switch data format:
200 * ushort ident = 0x0200 magic value
201 * ushort size number of entries in the table; > 0
202 * int keys[size] keys, sorted low-to-high; 32-bit aligned
203 * int targets[size] branch targets, relative to switch opcode
204 *
205 * Total size is (2+size*4) 16-bit code units.
206 */
207{
208 u2 ident = table[0];
209 int entries = table[1];
210 int* keys = (int*)&table[2];
211 int* targets = &keys[entries];
212 LOG(INFO) << "Sparse switch table - ident:0x" << std::hex << ident <<
213 ", entries: " << std::dec << entries;
214 for (int i = 0; i < entries; i++) {
215 LOG(INFO) << " Key[" << keys[i] << "] -> 0x" << std::hex <<
216 targets[i];
217 }
218}
219
buzbeeed3e9302011-09-23 17:34:19 -0700220STATIC void dumpPackedSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700221 /*
222 * Packed switch data format:
223 * ushort ident = 0x0100 magic value
224 * ushort size number of entries in the table
225 * int first_key first (and lowest) switch case value
226 * int targets[size] branch targets, relative to switch opcode
227 *
228 * Total size is (4+size*2) 16-bit code units.
229 */
230{
231 u2 ident = table[0];
232 int* targets = (int*)&table[4];
233 int entries = table[1];
234 int lowKey = s4FromSwitchData(&table[2]);
235 LOG(INFO) << "Packed switch table - ident:0x" << std::hex << ident <<
236 ", entries: " << std::dec << entries << ", lowKey: " << lowKey;
237 for (int i = 0; i < entries; i++) {
238 LOG(INFO) << " Key[" << (i + lowKey) << "] -> 0x" << std::hex <<
239 targets[i];
240 }
241}
242
243/*
244 * The sparse table in the literal pool is an array of <key,displacement>
245 * pairs. For each set, we'll load them as a pair using ldmia.
246 * This means that the register number of the temp we use for the key
247 * must be lower than the reg for the displacement.
248 *
249 * The test loop will look something like:
250 *
251 * adr rBase, <table>
252 * ldr rVal, [rSP, vRegOff]
253 * mov rIdx, #tableSize
254 * lp:
255 * ldmia rBase!, {rKey, rDisp}
256 * sub rIdx, #1
257 * cmp rVal, rKey
258 * ifeq
259 * add rPC, rDisp ; This is the branch from which we compute displacement
260 * cbnz rIdx, lp
261 */
buzbeeed3e9302011-09-23 17:34:19 -0700262STATIC void genSparseSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700263 RegLocation rlSrc)
264{
265 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
266 if (cUnit->printMe) {
267 dumpSparseSwitchTable(table);
268 }
269 // Add the table to the list - we'll process it later
270 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
271 true);
272 tabRec->table = table;
273 tabRec->vaddr = mir->offset;
274 int size = table[1];
275 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
276 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
277
278 // Get the switch value
279 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
280 int rBase = oatAllocTemp(cUnit);
281 /* Allocate key and disp temps */
282 int rKey = oatAllocTemp(cUnit);
283 int rDisp = oatAllocTemp(cUnit);
284 // Make sure rKey's register number is less than rDisp's number for ldmia
285 if (rKey > rDisp) {
286 int tmp = rDisp;
287 rDisp = rKey;
288 rKey = tmp;
289 }
290 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700291 newLIR3(cUnit, kThumb2Adr, rBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700292 // Set up rIdx
293 int rIdx = oatAllocTemp(cUnit);
294 loadConstant(cUnit, rIdx, size);
295 // Establish loop branch target
296 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
297 target->defMask = ENCODE_ALL;
298 // Load next key/disp
299 newLIR2(cUnit, kThumb2LdmiaWB, rBase, (1 << rKey) | (1 << rDisp));
300 opRegReg(cUnit, kOpCmp, rKey, rlSrc.lowReg);
301 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
302 genIT(cUnit, kArmCondEq, "");
303 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, rDisp);
304 tabRec->bxInst = switchBranch;
305 // Needs to use setflags encoding here
306 newLIR3(cUnit, kThumb2SubsRRI12, rIdx, rIdx, 1);
307 ArmLIR* branch = opCondBranch(cUnit, kArmCondNe);
308 branch->generic.target = (LIR*)target;
309}
310
311
buzbeeed3e9302011-09-23 17:34:19 -0700312STATIC void genPackedSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700313 RegLocation rlSrc)
314{
315 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
316 if (cUnit->printMe) {
317 dumpPackedSwitchTable(table);
318 }
319 // Add the table to the list - we'll process it later
320 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
321 true);
322 tabRec->table = table;
323 tabRec->vaddr = mir->offset;
324 int size = table[1];
325 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
326 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
327
328 // Get the switch value
329 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
330 int tableBase = oatAllocTemp(cUnit);
331 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700332 newLIR3(cUnit, kThumb2Adr, tableBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700333 int lowKey = s4FromSwitchData(&table[2]);
334 int keyReg;
335 // Remove the bias, if necessary
336 if (lowKey == 0) {
337 keyReg = rlSrc.lowReg;
338 } else {
339 keyReg = oatAllocTemp(cUnit);
340 opRegRegImm(cUnit, kOpSub, keyReg, rlSrc.lowReg, lowKey);
341 }
342 // Bounds check - if < 0 or >= size continue following switch
343 opRegImm(cUnit, kOpCmp, keyReg, size-1);
344 ArmLIR* branchOver = opCondBranch(cUnit, kArmCondHi);
345
346 // Load the displacement from the switch table
347 int dispReg = oatAllocTemp(cUnit);
348 loadBaseIndexed(cUnit, tableBase, keyReg, dispReg, 2, kWord);
349
350 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
351 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, dispReg);
352 tabRec->bxInst = switchBranch;
353
354 /* branchOver target here */
355 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
356 target->defMask = ENCODE_ALL;
357 branchOver->generic.target = (LIR*)target;
358}
359
360/*
361 * Array data table format:
362 * ushort ident = 0x0300 magic value
363 * ushort width width of each element in the table
364 * uint size number of elements in the table
365 * ubyte data[size*width] table of data values (may contain a single-byte
366 * padding at the end)
367 *
368 * Total size is 4+(width * size + 1)/2 16-bit code units.
369 */
buzbeeed3e9302011-09-23 17:34:19 -0700370STATIC void genFillArrayData(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700371 RegLocation rlSrc)
372{
373 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
374 // Add the table to the list - we'll process it later
375 FillArrayData *tabRec = (FillArrayData *)
376 oatNew(sizeof(FillArrayData), true);
377 tabRec->table = table;
378 tabRec->vaddr = mir->offset;
379 u2 width = tabRec->table[1];
380 u4 size = tabRec->table[2] | (((u4)tabRec->table[3]) << 16);
381 tabRec->size = (size * width) + 8;
382
383 oatInsertGrowableList(&cUnit->fillArrayData, (intptr_t)tabRec);
384
385 // Making a call - use explicit registers
386 oatFlushAllRegs(cUnit); /* Everything to home location */
387 loadValueDirectFixed(cUnit, rlSrc, r0);
388 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700389 OFFSETOF_MEMBER(Thread, pHandleFillArrayDataFromCode), rLR);
buzbeee6d61962011-08-27 11:58:19 -0700390 // Materialize a pointer to the fill data image
buzbee03fa2632011-09-20 17:10:57 -0700391 newLIR3(cUnit, kThumb2Adr, r1, 0, (intptr_t)tabRec);
Ian Rogersff1ed472011-09-20 13:46:24 -0700392 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700393}
394
395/*
396 * Mark garbage collection card. Skip if the value we're storing is null.
397 */
buzbeeed3e9302011-09-23 17:34:19 -0700398STATIC void markGCCard(CompilationUnit* cUnit, int valReg, int tgtAddrReg)
buzbee67bf8852011-08-17 17:51:35 -0700399{
Elliott Hughes5ee7a8b2011-09-13 16:40:07 -0700400#ifdef CONCURRENT_GARBAGE_COLLECTOR
buzbee0d966cf2011-09-08 17:34:58 -0700401 // TODO: re-enable when concurrent collector is active
buzbee67bf8852011-08-17 17:51:35 -0700402 int regCardBase = oatAllocTemp(cUnit);
403 int regCardNo = oatAllocTemp(cUnit);
404 ArmLIR* branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbeec143c552011-08-20 17:38:58 -0700405 loadWordDisp(cUnit, rSELF, Thread::CardTableOffset().Int32Value(),
buzbee67bf8852011-08-17 17:51:35 -0700406 regCardBase);
407 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
408 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
409 kUnsignedByte);
410 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
411 target->defMask = ENCODE_ALL;
412 branchOver->generic.target = (LIR*)target;
413 oatFreeTemp(cUnit, regCardBase);
414 oatFreeTemp(cUnit, regCardNo);
Elliott Hughes0f4c41d2011-09-04 14:58:03 -0700415#endif
buzbee67bf8852011-08-17 17:51:35 -0700416}
417
buzbee34cd9e52011-09-08 14:31:52 -0700418/*
419 * Helper function for Iget/put when field not resolved at compile time.
420 * Will trash call temps and return with the field offset in r0.
421 */
Elliott Hughes81bc5092011-09-30 17:25:59 -0700422STATIC void getFieldOffset(CompilationUnit* cUnit, MIR* mir, Field* fieldPtr)
buzbee34cd9e52011-09-08 14:31:52 -0700423{
424 int fieldIdx = mir->dalvikInsn.vC;
buzbee6181f792011-09-29 11:14:04 -0700425 oatFlushAllRegs(cUnit);
Elliott Hughes81bc5092011-09-30 17:25:59 -0700426 warnIfUnresolved(cUnit, fieldIdx, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700427 oatLockCallTemps(cUnit); // Explicit register usage
428 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
429 loadWordDisp(cUnit, r1,
430 Method::DexCacheResolvedFieldsOffset().Int32Value(), r0);
431 loadWordDisp(cUnit, r0, art::Array::DataOffset().Int32Value() +
432 sizeof(int32_t*)* fieldIdx, r0);
433 /*
434 * For testing, omit the test for run-time resolution. This will
435 * force all accesses to go through the runtime resolution path.
436 */
buzbeece302932011-10-04 14:32:18 -0700437 ArmLIR* branchOver = NULL;
438 if (!EXERCISE_SLOWEST_FIELD_PATH) {
439 branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
440 }
buzbee34cd9e52011-09-08 14:31:52 -0700441 // Resolve
442 loadWordDisp(cUnit, rSELF,
Brian Carlstrom845490b2011-09-19 15:56:53 -0700443 OFFSETOF_MEMBER(Thread, pFindInstanceFieldFromCode), rLR);
buzbee34cd9e52011-09-08 14:31:52 -0700444 loadConstant(cUnit, r0, fieldIdx);
Ian Rogersff1ed472011-09-20 13:46:24 -0700445 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee34cd9e52011-09-08 14:31:52 -0700446 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
447 target->defMask = ENCODE_ALL;
buzbeece302932011-10-04 14:32:18 -0700448 if (!EXERCISE_SLOWEST_FIELD_PATH) {
449 branchOver->generic.target = (LIR*)target;
450 }
buzbee34cd9e52011-09-08 14:31:52 -0700451 // Free temps (except for r0)
452 oatFreeTemp(cUnit, r1);
453 oatFreeTemp(cUnit, r2);
454 oatFreeTemp(cUnit, r3);
455 loadWordDisp(cUnit, r0, art::Field::OffsetOffset().Int32Value(), r0);
456}
457
buzbeeed3e9302011-09-23 17:34:19 -0700458STATIC void genIGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700459 RegLocation rlDest, RegLocation rlObj)
460{
buzbeec143c552011-08-20 17:38:58 -0700461 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
462 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700463 RegLocation rlResult;
464 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700465 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700466 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700467 // Field offset in r0
468 rlObj = loadValue(cUnit, rlObj, kCoreReg);
469 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700470 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee58f92742011-10-01 11:22:17 -0700471 loadBaseIndexed(cUnit, rlObj.lowReg, r0, rlResult.lowReg, 0, kWord);
buzbee67bf8852011-08-17 17:51:35 -0700472 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700473 storeValue(cUnit, rlDest, rlResult);
474 } else {
475#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700476 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700477#else
478 bool isVolatile = false;
479#endif
480 int fieldOffset = fieldPtr->GetOffset().Int32Value();
481 rlObj = loadValue(cUnit, rlObj, kCoreReg);
482 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700483 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee34cd9e52011-09-08 14:31:52 -0700484 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
buzbee58f92742011-10-01 11:22:17 -0700485 kWord, rlObj.sRegLow);
buzbee34cd9e52011-09-08 14:31:52 -0700486 if (isVolatile) {
487 oatGenMemBarrier(cUnit, kSY);
488 }
489 storeValue(cUnit, rlDest, rlResult);
buzbee67bf8852011-08-17 17:51:35 -0700490 }
buzbee67bf8852011-08-17 17:51:35 -0700491}
492
buzbeeed3e9302011-09-23 17:34:19 -0700493STATIC void genIPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700494 RegLocation rlSrc, RegLocation rlObj, bool isObject)
495{
buzbeec143c552011-08-20 17:38:58 -0700496 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
497 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700498 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700499 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700500 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700501 // Field offset in r0
502 rlObj = loadValue(cUnit, rlObj, kCoreReg);
503 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700504 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee67bf8852011-08-17 17:51:35 -0700505 oatGenMemBarrier(cUnit, kSY);
buzbee58f92742011-10-01 11:22:17 -0700506 storeBaseIndexed(cUnit, rlObj.lowReg, r0, rlSrc.lowReg, 0, kWord);
buzbee34cd9e52011-09-08 14:31:52 -0700507 } else {
508#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700509 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700510#else
511 bool isVolatile = false;
512#endif
513 int fieldOffset = fieldPtr->GetOffset().Int32Value();
514 rlObj = loadValue(cUnit, rlObj, kCoreReg);
515 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700516 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700517
518 if (isVolatile) {
buzbee12246b82011-09-29 14:15:05 -0700519 oatGenMemBarrier(cUnit, kST);
buzbee34cd9e52011-09-08 14:31:52 -0700520 }
buzbee58f92742011-10-01 11:22:17 -0700521 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, kWord);
buzbee12246b82011-09-29 14:15:05 -0700522 if (isVolatile) {
523 oatGenMemBarrier(cUnit, kSY);
524 }
buzbee67bf8852011-08-17 17:51:35 -0700525 }
buzbee67bf8852011-08-17 17:51:35 -0700526 if (isObject) {
527 /* NOTE: marking card based on object head */
528 markGCCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
529 }
530}
531
buzbeeed3e9302011-09-23 17:34:19 -0700532STATIC void genIGetWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700533 RegLocation rlObj)
534{
buzbee12246b82011-09-29 14:15:05 -0700535 RegLocation rlResult;
buzbeec143c552011-08-20 17:38:58 -0700536 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
537 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700538#if ANDROID_SMP != 0
539 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
540#else
541 bool isVolatile = false;
542#endif
buzbeece302932011-10-04 14:32:18 -0700543 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700544 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700545 // Field offset in r0
546 rlObj = loadValue(cUnit, rlObj, kCoreReg);
547 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
buzbee5ade1d22011-09-09 14:44:52 -0700548 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700549 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
550 loadPair(cUnit, r0, rlResult.lowReg, rlResult.highReg);
buzbee67bf8852011-08-17 17:51:35 -0700551 oatGenMemBarrier(cUnit, kSY);
buzbee12246b82011-09-29 14:15:05 -0700552 storeValueWide(cUnit, rlDest, rlResult);
buzbee34cd9e52011-09-08 14:31:52 -0700553 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700554 int fieldOffset = fieldPtr->GetOffset().Int32Value();
555 rlObj = loadValue(cUnit, rlObj, kCoreReg);
556 int regPtr = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700557
buzbeeed3e9302011-09-23 17:34:19 -0700558 DCHECK(rlDest.wide);
buzbee34cd9e52011-09-08 14:31:52 -0700559
buzbee5ade1d22011-09-09 14:44:52 -0700560 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700561 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
562 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
563
564 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
565
buzbee34cd9e52011-09-08 14:31:52 -0700566 oatFreeTemp(cUnit, regPtr);
567 storeValueWide(cUnit, rlDest, rlResult);
568 }
buzbee67bf8852011-08-17 17:51:35 -0700569}
570
buzbeeed3e9302011-09-23 17:34:19 -0700571STATIC void genIPutWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc,
buzbee67bf8852011-08-17 17:51:35 -0700572 RegLocation rlObj)
573{
buzbeec143c552011-08-20 17:38:58 -0700574 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
575 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700576#if ANDROID_SMP != 0
577 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
578#else
579 bool isVolatile = false;
580#endif
buzbeece302932011-10-04 14:32:18 -0700581 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700582 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700583 // Field offset in r0
584 rlObj = loadValue(cUnit, rlObj, kCoreReg);
585 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700586 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700587 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700588 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700589 storePair(cUnit, r0, rlSrc.lowReg, rlSrc.highReg);
590 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700591 int fieldOffset = fieldPtr->GetOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -0700592
buzbee34cd9e52011-09-08 14:31:52 -0700593 rlObj = loadValue(cUnit, rlObj, kCoreReg);
594 int regPtr;
595 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700596 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700597 regPtr = oatAllocTemp(cUnit);
598 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
599
buzbee34cd9e52011-09-08 14:31:52 -0700600 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
601
602 oatFreeTemp(cUnit, regPtr);
603 }
buzbee67bf8852011-08-17 17:51:35 -0700604}
605
buzbeeed3e9302011-09-23 17:34:19 -0700606STATIC void genConstClass(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700607 RegLocation rlDest, RegLocation rlSrc)
608{
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700609 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
buzbee1b4c8592011-08-31 10:43:51 -0700610 Get(mir->dalvikInsn.vB);
611 int mReg = loadCurrMethod(cUnit);
612 int resReg = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700613 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbee2a475e72011-09-07 17:19:17 -0700614 loadWordDisp(cUnit, mReg, Method::DexCacheResolvedTypesOffset().Int32Value(),
buzbee1b4c8592011-08-31 10:43:51 -0700615 resReg);
616 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
617 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
buzbeece302932011-10-04 14:32:18 -0700618 if (SLOW_TYPE_PATH || (classPtr == NULL)) {
buzbee1b4c8592011-08-31 10:43:51 -0700619 // Fast path, we're done - just store result
620 storeValue(cUnit, rlDest, rlResult);
621 } else {
622 // Slow path. Must test at runtime
buzbee6181f792011-09-29 11:14:04 -0700623 oatFlushAllRegs(cUnit);
buzbee1b4c8592011-08-31 10:43:51 -0700624 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, rlResult.lowReg,
625 0);
626 // Resolved, store and hop over following code
627 storeValue(cUnit, rlDest, rlResult);
628 ArmLIR* branch2 = genUnconditionalBranch(cUnit,0);
629 // TUNING: move slow path to end & remove unconditional branch
630 ArmLIR* target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
631 target1->defMask = ENCODE_ALL;
632 // Call out to helper, which will return resolved type in r0
633 loadWordDisp(cUnit, rSELF,
634 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
635 genRegCopy(cUnit, r1, mReg);
636 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
Ian Rogersff1ed472011-09-20 13:46:24 -0700637 callRuntimeHelper(cUnit, rLR);
buzbee1b4c8592011-08-31 10:43:51 -0700638 RegLocation rlResult = oatGetReturn(cUnit);
639 storeValue(cUnit, rlDest, rlResult);
640 // Rejoin code paths
641 ArmLIR* target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
642 target2->defMask = ENCODE_ALL;
643 branch1->generic.target = (LIR*)target1;
644 branch2->generic.target = (LIR*)target2;
645 }
buzbee67bf8852011-08-17 17:51:35 -0700646}
647
buzbeeed3e9302011-09-23 17:34:19 -0700648STATIC void genConstString(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700649 RegLocation rlDest, RegLocation rlSrc)
650{
buzbeece302932011-10-04 14:32:18 -0700651 /* NOTE: Most strings should be available at compile time */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700652 const art::String* str = cUnit->method->GetDexCacheStrings()->
buzbee1b4c8592011-08-31 10:43:51 -0700653 Get(mir->dalvikInsn.vB);
Brian Carlstrom928bf022011-10-11 02:48:14 -0700654 if (SLOW_STRING_PATH || (str == NULL) || !cUnit->compiler->IsImage()) {
buzbeece302932011-10-04 14:32:18 -0700655 oatFlushAllRegs(cUnit);
656 oatLockCallTemps(cUnit); // Using explicit registers
657 loadCurrMethodDirect(cUnit, r2);
658 loadWordDisp(cUnit, r2, Method::DexCacheStringsOffset().Int32Value(),
659 r0);
660 // Might call out to helper, which will return resolved string in r0
661 loadWordDisp(cUnit, rSELF,
662 OFFSETOF_MEMBER(Thread, pResolveStringFromCode), rLR);
663 loadWordDisp(cUnit, r0, Array::DataOffset().Int32Value() +
664 (sizeof(String*) * mir->dalvikInsn.vB), r0);
665 loadConstant(cUnit, r1, mir->dalvikInsn.vB);
666 opRegImm(cUnit, kOpCmp, r0, 0); // Is resolved?
667 genBarrier(cUnit);
668 // For testing, always force through helper
669 if (!EXERCISE_SLOWEST_STRING_PATH) {
670 genIT(cUnit, kArmCondEq, "T");
671 }
672 genRegCopy(cUnit, r0, r2); // .eq
673 opReg(cUnit, kOpBlx, rLR); // .eq, helper(Method*, string_idx)
674 genBarrier(cUnit);
675 storeValue(cUnit, rlDest, getRetLoc(cUnit));
676 } else {
677 int mReg = loadCurrMethod(cUnit);
678 int resReg = oatAllocTemp(cUnit);
679 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
680 loadWordDisp(cUnit, mReg, Method::DexCacheStringsOffset().Int32Value(),
681 resReg);
682 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
683 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
684 storeValue(cUnit, rlDest, rlResult);
685 }
buzbee67bf8852011-08-17 17:51:35 -0700686}
687
buzbeedfd3d702011-08-28 12:56:51 -0700688/*
689 * Let helper function take care of everything. Will
690 * call Class::NewInstanceFromCode(type_idx, method);
691 */
buzbeeed3e9302011-09-23 17:34:19 -0700692STATIC void genNewInstance(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700693 RegLocation rlDest)
694{
buzbeedfd3d702011-08-28 12:56:51 -0700695 oatFlushAllRegs(cUnit); /* Everything to home location */
buzbee67bf8852011-08-17 17:51:35 -0700696 loadWordDisp(cUnit, rSELF,
Brian Carlstrom1f870082011-08-23 16:02:11 -0700697 OFFSETOF_MEMBER(Thread, pAllocObjectFromCode), rLR);
buzbeedfd3d702011-08-28 12:56:51 -0700698 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
699 loadConstant(cUnit, r0, mir->dalvikInsn.vB); // arg0 <- type_id
Ian Rogersff1ed472011-09-20 13:46:24 -0700700 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700701 RegLocation rlResult = oatGetReturn(cUnit);
702 storeValue(cUnit, rlDest, rlResult);
703}
704
705void genThrow(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
706{
buzbee6181f792011-09-29 11:14:04 -0700707 oatFlushAllRegs(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700708 loadWordDisp(cUnit, rSELF,
Ian Rogers67375ac2011-09-14 00:55:44 -0700709 OFFSETOF_MEMBER(Thread, pDeliverException), rLR);
Ian Rogersbdb03912011-09-14 00:55:44 -0700710 loadValueDirectFixed(cUnit, rlSrc, r0); // Get exception object
Ian Rogersff1ed472011-09-20 13:46:24 -0700711 callRuntimeHelper(cUnit, rLR); // art_deliver_exception(exception);
buzbee67bf8852011-08-17 17:51:35 -0700712}
713
buzbeeed3e9302011-09-23 17:34:19 -0700714STATIC void genInstanceof(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700715 RegLocation rlSrc)
716{
buzbee6181f792011-09-29 11:14:04 -0700717 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700718 // May generate a call - use explicit registers
719 oatLockCallTemps(cUnit);
720 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
721 Get(mir->dalvikInsn.vC);
722 int classReg = r2; // Fixed usage
723 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
buzbee991e3ac2011-09-29 15:44:22 -0700724 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
buzbee2a475e72011-09-07 17:19:17 -0700725 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
726 classReg);
727 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
728 (sizeof(String*) * mir->dalvikInsn.vC), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700729 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700730 // Generate a runtime test
731 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
732 // Not resolved
733 // Call out to helper, which will return resolved type in r0
734 loadWordDisp(cUnit, rSELF,
735 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
736 loadConstant(cUnit, r0, mir->dalvikInsn.vC);
Ian Rogersff1ed472011-09-20 13:46:24 -0700737 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700738 genRegCopy(cUnit, r2, r0); // Align usage with fast path
buzbee991e3ac2011-09-29 15:44:22 -0700739 loadValueDirectFixed(cUnit, rlSrc, r0); /* reload Ref */
buzbee2a475e72011-09-07 17:19:17 -0700740 // Rejoin code paths
741 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
742 hopTarget->defMask = ENCODE_ALL;
743 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700744 }
buzbee991e3ac2011-09-29 15:44:22 -0700745 /* r0 is ref, r2 is class. If ref==null, use directly as bool result */
746 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
buzbee2a475e72011-09-07 17:19:17 -0700747 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700748 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee991e3ac2011-09-29 15:44:22 -0700749 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
750 /* r0 is ref, r1 is ref->clazz, r2 is class */
buzbee67bf8852011-08-17 17:51:35 -0700751 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700752 OFFSETOF_MEMBER(Thread, pInstanceofNonTrivialFromCode), rLR);
buzbee991e3ac2011-09-29 15:44:22 -0700753 opRegReg(cUnit, kOpCmp, r1, r2); // Same?
754 genBarrier(cUnit);
755 genIT(cUnit, kArmCondEq, "EE"); // if-convert the test
756 loadConstant(cUnit, r0, 1); // .eq case - load true
757 genRegCopy(cUnit, r0, r2); // .ne case - arg0 <= class
758 opReg(cUnit, kOpBlx, rLR); // .ne case: helper(class, ref->class)
759 genBarrier(cUnit);
760 oatClobberCalleeSave(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700761 /* branch target here */
762 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
763 target->defMask = ENCODE_ALL;
buzbee2a475e72011-09-07 17:19:17 -0700764 RegLocation rlResult = oatGetReturn(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700765 storeValue(cUnit, rlDest, rlResult);
766 branch1->generic.target = (LIR*)target;
buzbee67bf8852011-08-17 17:51:35 -0700767}
768
buzbeeed3e9302011-09-23 17:34:19 -0700769STATIC void genCheckCast(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
buzbee67bf8852011-08-17 17:51:35 -0700770{
buzbee6181f792011-09-29 11:14:04 -0700771 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700772 // May generate a call - use explicit registers
773 oatLockCallTemps(cUnit);
774 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
775 Get(mir->dalvikInsn.vB);
776 int classReg = r2; // Fixed usage
777 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
778 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
779 classReg);
780 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
781 (sizeof(String*) * mir->dalvikInsn.vB), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700782 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700783 // Generate a runtime test
784 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
785 // Not resolved
786 // Call out to helper, which will return resolved type in r0
787 loadWordDisp(cUnit, rSELF,
788 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
789 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
Ian Rogersff1ed472011-09-20 13:46:24 -0700790 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700791 genRegCopy(cUnit, r2, r0); // Align usage with fast path
792 // Rejoin code paths
793 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
794 hopTarget->defMask = ENCODE_ALL;
795 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700796 }
buzbee2a475e72011-09-07 17:19:17 -0700797 // At this point, r2 has class
798 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
799 /* Null is OK - continue */
800 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
801 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700802 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee2a475e72011-09-07 17:19:17 -0700803 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
804 /* r1 now contains object->clazz */
buzbee67bf8852011-08-17 17:51:35 -0700805 loadWordDisp(cUnit, rSELF,
buzbee2a475e72011-09-07 17:19:17 -0700806 OFFSETOF_MEMBER(Thread, pCheckCastFromCode), rLR);
807 opRegReg(cUnit, kOpCmp, r1, r2);
808 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondEq); /* If equal, trivial yes */
809 genRegCopy(cUnit, r0, r1);
810 genRegCopy(cUnit, r1, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -0700811 callRuntimeHelper(cUnit, rLR);
buzbee2a475e72011-09-07 17:19:17 -0700812 /* branch target here */
buzbee67bf8852011-08-17 17:51:35 -0700813 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
814 target->defMask = ENCODE_ALL;
815 branch1->generic.target = (LIR*)target;
816 branch2->generic.target = (LIR*)target;
817}
818
buzbeeed3e9302011-09-23 17:34:19 -0700819STATIC void genNegFloat(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700820 RegLocation rlSrc)
821{
822 RegLocation rlResult;
823 rlSrc = loadValue(cUnit, rlSrc, kFPReg);
824 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
825 newLIR2(cUnit, kThumb2Vnegs, rlResult.lowReg, rlSrc.lowReg);
826 storeValue(cUnit, rlDest, rlResult);
827}
828
buzbeeed3e9302011-09-23 17:34:19 -0700829STATIC void genNegDouble(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700830 RegLocation rlSrc)
831{
832 RegLocation rlResult;
833 rlSrc = loadValueWide(cUnit, rlSrc, kFPReg);
834 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
835 newLIR2(cUnit, kThumb2Vnegd, S2D(rlResult.lowReg, rlResult.highReg),
836 S2D(rlSrc.lowReg, rlSrc.highReg));
837 storeValueWide(cUnit, rlDest, rlResult);
838}
839
buzbeeed3e9302011-09-23 17:34:19 -0700840STATIC void freeRegLocTemps(CompilationUnit* cUnit, RegLocation rlKeep,
buzbee439c4fa2011-08-27 15:59:07 -0700841 RegLocation rlFree)
buzbee67bf8852011-08-17 17:51:35 -0700842{
buzbee6181f792011-09-29 11:14:04 -0700843 if ((rlFree.lowReg != rlKeep.lowReg) && (rlFree.lowReg != rlKeep.highReg) &&
844 (rlFree.highReg != rlKeep.lowReg) && (rlFree.highReg != rlKeep.highReg)) {
845 // No overlap, free both
buzbee439c4fa2011-08-27 15:59:07 -0700846 oatFreeTemp(cUnit, rlFree.lowReg);
buzbee6181f792011-09-29 11:14:04 -0700847 oatFreeTemp(cUnit, rlFree.highReg);
848 }
buzbee67bf8852011-08-17 17:51:35 -0700849}
850
buzbeeed3e9302011-09-23 17:34:19 -0700851STATIC void genLong3Addr(CompilationUnit* cUnit, MIR* mir, OpKind firstOp,
buzbee67bf8852011-08-17 17:51:35 -0700852 OpKind secondOp, RegLocation rlDest,
853 RegLocation rlSrc1, RegLocation rlSrc2)
854{
buzbee9e0f9b02011-08-24 15:32:46 -0700855 /*
856 * NOTE: This is the one place in the code in which we might have
857 * as many as six live temporary registers. There are 5 in the normal
858 * set for Arm. Until we have spill capabilities, temporarily add
859 * lr to the temp set. It is safe to do this locally, but note that
860 * lr is used explicitly elsewhere in the code generator and cannot
861 * normally be used as a general temp register.
862 */
buzbee67bf8852011-08-17 17:51:35 -0700863 RegLocation rlResult;
buzbee9e0f9b02011-08-24 15:32:46 -0700864 oatMarkTemp(cUnit, rLR); // Add lr to the temp pool
865 oatFreeTemp(cUnit, rLR); // and make it available
buzbee67bf8852011-08-17 17:51:35 -0700866 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
867 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
868 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeec0ecd652011-09-25 18:11:54 -0700869 // The longs may overlap - use intermediate temp if so
870 if (rlResult.lowReg == rlSrc1.highReg) {
buzbeec0ecd652011-09-25 18:11:54 -0700871 int tReg = oatAllocTemp(cUnit);
872 genRegCopy(cUnit, tReg, rlSrc1.highReg);
873 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
874 rlSrc2.lowReg);
875 opRegRegReg(cUnit, secondOp, rlResult.highReg, tReg,
876 rlSrc2.highReg);
877 oatFreeTemp(cUnit, tReg);
878 } else {
879 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
880 rlSrc2.lowReg);
881 opRegRegReg(cUnit, secondOp, rlResult.highReg, rlSrc1.highReg,
882 rlSrc2.highReg);
883 }
buzbee439c4fa2011-08-27 15:59:07 -0700884 /*
885 * NOTE: If rlDest refers to a frame variable in a large frame, the
886 * following storeValueWide might need to allocate a temp register.
887 * To further work around the lack of a spill capability, explicitly
888 * free any temps from rlSrc1 & rlSrc2 that aren't still live in rlResult.
889 * Remove when spill is functional.
890 */
891 freeRegLocTemps(cUnit, rlResult, rlSrc1);
892 freeRegLocTemps(cUnit, rlResult, rlSrc2);
buzbee67bf8852011-08-17 17:51:35 -0700893 storeValueWide(cUnit, rlDest, rlResult);
buzbee9e0f9b02011-08-24 15:32:46 -0700894 oatClobber(cUnit, rLR);
895 oatUnmarkTemp(cUnit, rLR); // Remove lr from the temp pool
buzbee67bf8852011-08-17 17:51:35 -0700896}
897
898void oatInitializeRegAlloc(CompilationUnit* cUnit)
899{
900 int numRegs = sizeof(coreRegs)/sizeof(*coreRegs);
901 int numReserved = sizeof(reservedRegs)/sizeof(*reservedRegs);
902 int numTemps = sizeof(coreTemps)/sizeof(*coreTemps);
903 int numFPRegs = sizeof(fpRegs)/sizeof(*fpRegs);
904 int numFPTemps = sizeof(fpTemps)/sizeof(*fpTemps);
905 RegisterPool *pool = (RegisterPool *)oatNew(sizeof(*pool), true);
906 cUnit->regPool = pool;
907 pool->numCoreRegs = numRegs;
908 pool->coreRegs = (RegisterInfo *)
909 oatNew(numRegs * sizeof(*cUnit->regPool->coreRegs), true);
910 pool->numFPRegs = numFPRegs;
911 pool->FPRegs = (RegisterInfo *)
912 oatNew(numFPRegs * sizeof(*cUnit->regPool->FPRegs), true);
913 oatInitPool(pool->coreRegs, coreRegs, pool->numCoreRegs);
914 oatInitPool(pool->FPRegs, fpRegs, pool->numFPRegs);
915 // Keep special registers from being allocated
916 for (int i = 0; i < numReserved; i++) {
buzbeec0ecd652011-09-25 18:11:54 -0700917 if (NO_SUSPEND && (reservedRegs[i] == rSUSPEND)) {
918 //To measure cost of suspend check
919 continue;
920 }
buzbee67bf8852011-08-17 17:51:35 -0700921 oatMarkInUse(cUnit, reservedRegs[i]);
922 }
923 // Mark temp regs - all others not in use can be used for promotion
924 for (int i = 0; i < numTemps; i++) {
925 oatMarkTemp(cUnit, coreTemps[i]);
926 }
927 for (int i = 0; i < numFPTemps; i++) {
928 oatMarkTemp(cUnit, fpTemps[i]);
929 }
buzbeec0ecd652011-09-25 18:11:54 -0700930 // Construct the alias map.
931 cUnit->phiAliasMap = (int*)oatNew(cUnit->numSSARegs *
932 sizeof(cUnit->phiAliasMap[0]), false);
933 for (int i = 0; i < cUnit->numSSARegs; i++) {
934 cUnit->phiAliasMap[i] = i;
935 }
936 for (MIR* phi = cUnit->phiList; phi; phi = phi->meta.phiNext) {
937 int defReg = phi->ssaRep->defs[0];
938 for (int i = 0; i < phi->ssaRep->numUses; i++) {
939 for (int j = 0; j < cUnit->numSSARegs; j++) {
940 if (cUnit->phiAliasMap[j] == phi->ssaRep->uses[i]) {
941 cUnit->phiAliasMap[j] = defReg;
942 }
943 }
944 }
945 }
buzbee67bf8852011-08-17 17:51:35 -0700946}
947
948/*
949 * Handle simple case (thin lock) inline. If it's complicated, bail
950 * out to the heavyweight lock/unlock routines. We'll use dedicated
951 * registers here in order to be in the right position in case we
952 * to bail to dvm[Lock/Unlock]Object(self, object)
953 *
954 * r0 -> self pointer [arg0 for dvm[Lock/Unlock]Object
955 * r1 -> object [arg1 for dvm[Lock/Unlock]Object
956 * r2 -> intial contents of object->lock, later result of strex
957 * r3 -> self->threadId
958 * r12 -> allow to be used by utilities as general temp
959 *
960 * The result of the strex is 0 if we acquire the lock.
961 *
962 * See comments in Sync.c for the layout of the lock word.
963 * Of particular interest to this code is the test for the
964 * simple case - which we handle inline. For monitor enter, the
965 * simple case is thin lock, held by no-one. For monitor exit,
966 * the simple case is thin lock, held by the unlocking thread with
967 * a recurse count of 0.
968 *
969 * A minor complication is that there is a field in the lock word
970 * unrelated to locking: the hash state. This field must be ignored, but
971 * preserved.
972 *
973 */
buzbeeed3e9302011-09-23 17:34:19 -0700974STATIC void genMonitorEnter(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700975 RegLocation rlSrc)
976{
977 ArmLIR* target;
978 ArmLIR* hopTarget;
979 ArmLIR* branch;
980 ArmLIR* hopBranch;
981
982 oatFlushAllRegs(cUnit);
Elliott Hughes5f791332011-09-15 17:45:30 -0700983 DCHECK_EQ(LW_SHAPE_THIN, 0);
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700984 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -0700985 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700986 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
987 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
988 newLIR3(cUnit, kThumb2Ldrex, r1, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700989 Object::MonitorOffset().Int32Value() >> 2); // Get object->lock
buzbeec143c552011-08-20 17:38:58 -0700990 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700991 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
buzbee67bf8852011-08-17 17:51:35 -0700992 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700993 newLIR4(cUnit, kThumb2Bfi, r2, r1, 0, LW_LOCK_OWNER_SHIFT - 1);
994 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
995 hopBranch = newLIR2(cUnit, kThumb2Cbnz, r1, 0);
996 newLIR4(cUnit, kThumb2Strex, r1, r2, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700997 Object::MonitorOffset().Int32Value() >> 2);
buzbee67bf8852011-08-17 17:51:35 -0700998 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700999 branch = newLIR2(cUnit, kThumb2Cbz, r1, 0);
buzbee67bf8852011-08-17 17:51:35 -07001000
1001 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1002 hopTarget->defMask = ENCODE_ALL;
1003 hopBranch->generic.target = (LIR*)hopTarget;
1004
buzbee1b4c8592011-08-31 10:43:51 -07001005 // Go expensive route - artLockObjectFromCode(self, obj);
1006 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pLockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001007 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001008 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001009
1010 // Resume here
1011 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1012 target->defMask = ENCODE_ALL;
1013 branch->generic.target = (LIR*)target;
1014}
1015
1016/*
1017 * For monitor unlock, we don't have to use ldrex/strex. Once
1018 * we've determined that the lock is thin and that we own it with
1019 * a zero recursion count, it's safe to punch it back to the
1020 * initial, unlock thin state with a store word.
1021 */
buzbeeed3e9302011-09-23 17:34:19 -07001022STATIC void genMonitorExit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001023 RegLocation rlSrc)
1024{
1025 ArmLIR* target;
1026 ArmLIR* branch;
1027 ArmLIR* hopTarget;
1028 ArmLIR* hopBranch;
1029
Elliott Hughes5f791332011-09-15 17:45:30 -07001030 DCHECK_EQ(LW_SHAPE_THIN, 0);
buzbee67bf8852011-08-17 17:51:35 -07001031 oatFlushAllRegs(cUnit);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001032 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -07001033 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001034 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
1035 loadWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r1); // Get lock
1036 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
buzbee67bf8852011-08-17 17:51:35 -07001037 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001038 opRegRegImm(cUnit, kOpAnd, r3, r1, (LW_HASH_STATE_MASK << LW_HASH_STATE_SHIFT));
buzbeec143c552011-08-20 17:38:58 -07001039 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001040 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
1041 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
1042 opRegReg(cUnit, kOpSub, r1, r2);
buzbee67bf8852011-08-17 17:51:35 -07001043 hopBranch = opCondBranch(cUnit, kArmCondNe);
1044 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001045 storeWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r3);
buzbee67bf8852011-08-17 17:51:35 -07001046 branch = opNone(cUnit, kOpUncondBr);
1047
1048 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1049 hopTarget->defMask = ENCODE_ALL;
1050 hopBranch->generic.target = (LIR*)hopTarget;
1051
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001052 // Go expensive route - UnlockObjectFromCode(obj);
buzbee1b4c8592011-08-31 10:43:51 -07001053 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pUnlockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001054 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001055 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001056
1057 // Resume here
1058 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1059 target->defMask = ENCODE_ALL;
1060 branch->generic.target = (LIR*)target;
1061}
1062
1063/*
1064 * 64-bit 3way compare function.
1065 * mov rX, #-1
1066 * cmp op1hi, op2hi
1067 * blt done
1068 * bgt flip
1069 * sub rX, op1lo, op2lo (treat as unsigned)
1070 * beq done
1071 * ite hi
1072 * mov(hi) rX, #-1
1073 * mov(!hi) rX, #1
1074 * flip:
1075 * neg rX
1076 * done:
1077 */
buzbeeed3e9302011-09-23 17:34:19 -07001078STATIC void genCmpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001079 RegLocation rlDest, RegLocation rlSrc1,
1080 RegLocation rlSrc2)
1081{
buzbee67bf8852011-08-17 17:51:35 -07001082 ArmLIR* target1;
1083 ArmLIR* target2;
1084 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
1085 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
buzbeeb29e4d12011-09-26 15:05:48 -07001086 int tReg = oatAllocTemp(cUnit);
1087 loadConstant(cUnit, tReg, -1);
buzbee67bf8852011-08-17 17:51:35 -07001088 opRegReg(cUnit, kOpCmp, rlSrc1.highReg, rlSrc2.highReg);
1089 ArmLIR* branch1 = opCondBranch(cUnit, kArmCondLt);
1090 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondGt);
buzbeeb29e4d12011-09-26 15:05:48 -07001091 opRegRegReg(cUnit, kOpSub, tReg, rlSrc1.lowReg, rlSrc2.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001092 ArmLIR* branch3 = opCondBranch(cUnit, kArmCondEq);
1093
1094 genIT(cUnit, kArmCondHi, "E");
buzbeeb29e4d12011-09-26 15:05:48 -07001095 newLIR2(cUnit, kThumb2MovImmShift, tReg, modifiedImmediate(-1));
1096 loadConstant(cUnit, tReg, 1);
buzbee67bf8852011-08-17 17:51:35 -07001097 genBarrier(cUnit);
1098
1099 target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
1100 target2->defMask = -1;
buzbeeb29e4d12011-09-26 15:05:48 -07001101 opRegReg(cUnit, kOpNeg, tReg, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001102
1103 target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
1104 target1->defMask = -1;
1105
buzbeeb29e4d12011-09-26 15:05:48 -07001106 RegLocation rlTemp = LOC_C_RETURN; // Just using as template, will change
1107 rlTemp.lowReg = tReg;
buzbee67bf8852011-08-17 17:51:35 -07001108 storeValue(cUnit, rlDest, rlTemp);
buzbeeb29e4d12011-09-26 15:05:48 -07001109 oatFreeTemp(cUnit, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001110
1111 branch1->generic.target = (LIR*)target1;
1112 branch2->generic.target = (LIR*)target2;
1113 branch3->generic.target = branch1->generic.target;
1114}
1115
buzbeeed3e9302011-09-23 17:34:19 -07001116STATIC void genMultiplyByTwoBitMultiplier(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001117 RegLocation rlSrc, RegLocation rlResult, int lit,
1118 int firstBit, int secondBit)
1119{
1120 opRegRegRegShift(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, rlSrc.lowReg,
1121 encodeShift(kArmLsl, secondBit - firstBit));
1122 if (firstBit != 0) {
1123 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlResult.lowReg, firstBit);
1124 }
1125}
1126
buzbeeed3e9302011-09-23 17:34:19 -07001127STATIC bool genConversionCall(CompilationUnit* cUnit, MIR* mir, int funcOffset,
buzbee67bf8852011-08-17 17:51:35 -07001128 int srcSize, int tgtSize)
1129{
1130 /*
1131 * Don't optimize the register usage since it calls out to support
1132 * functions
1133 */
1134 RegLocation rlSrc;
1135 RegLocation rlDest;
1136 oatFlushAllRegs(cUnit); /* Send everything to home location */
1137 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1138 if (srcSize == 1) {
1139 rlSrc = oatGetSrc(cUnit, mir, 0);
1140 loadValueDirectFixed(cUnit, rlSrc, r0);
1141 } else {
1142 rlSrc = oatGetSrcWide(cUnit, mir, 0, 1);
1143 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
1144 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001145 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001146 if (tgtSize == 1) {
1147 RegLocation rlResult;
1148 rlDest = oatGetDest(cUnit, mir, 0);
1149 rlResult = oatGetReturn(cUnit);
1150 storeValue(cUnit, rlDest, rlResult);
1151 } else {
1152 RegLocation rlResult;
1153 rlDest = oatGetDestWide(cUnit, mir, 0, 1);
1154 rlResult = oatGetReturnWide(cUnit);
1155 storeValueWide(cUnit, rlDest, rlResult);
1156 }
1157 return false;
1158}
1159
buzbeeed3e9302011-09-23 17:34:19 -07001160STATIC bool genArithOpFloatPortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001161 RegLocation rlDest, RegLocation rlSrc1,
1162 RegLocation rlSrc2)
1163{
1164 RegLocation rlResult;
1165 int funcOffset;
1166
1167 switch (mir->dalvikInsn.opcode) {
1168 case OP_ADD_FLOAT_2ADDR:
1169 case OP_ADD_FLOAT:
1170 funcOffset = OFFSETOF_MEMBER(Thread, pFadd);
1171 break;
1172 case OP_SUB_FLOAT_2ADDR:
1173 case OP_SUB_FLOAT:
1174 funcOffset = OFFSETOF_MEMBER(Thread, pFsub);
1175 break;
1176 case OP_DIV_FLOAT_2ADDR:
1177 case OP_DIV_FLOAT:
1178 funcOffset = OFFSETOF_MEMBER(Thread, pFdiv);
1179 break;
1180 case OP_MUL_FLOAT_2ADDR:
1181 case OP_MUL_FLOAT:
1182 funcOffset = OFFSETOF_MEMBER(Thread, pFmul);
1183 break;
1184 case OP_REM_FLOAT_2ADDR:
1185 case OP_REM_FLOAT:
1186 funcOffset = OFFSETOF_MEMBER(Thread, pFmodf);
1187 break;
1188 case OP_NEG_FLOAT: {
1189 genNegFloat(cUnit, rlDest, rlSrc1);
1190 return false;
1191 }
1192 default:
1193 return true;
1194 }
1195 oatFlushAllRegs(cUnit); /* Send everything to home location */
1196 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1197 loadValueDirectFixed(cUnit, rlSrc1, r0);
1198 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001199 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001200 rlResult = oatGetReturn(cUnit);
1201 storeValue(cUnit, rlDest, rlResult);
1202 return false;
1203}
1204
buzbeeed3e9302011-09-23 17:34:19 -07001205STATIC bool genArithOpDoublePortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001206 RegLocation rlDest, RegLocation rlSrc1,
1207 RegLocation rlSrc2)
1208{
1209 RegLocation rlResult;
1210 int funcOffset;
1211
1212 switch (mir->dalvikInsn.opcode) {
1213 case OP_ADD_DOUBLE_2ADDR:
1214 case OP_ADD_DOUBLE:
1215 funcOffset = OFFSETOF_MEMBER(Thread, pDadd);
1216 break;
1217 case OP_SUB_DOUBLE_2ADDR:
1218 case OP_SUB_DOUBLE:
1219 funcOffset = OFFSETOF_MEMBER(Thread, pDsub);
1220 break;
1221 case OP_DIV_DOUBLE_2ADDR:
1222 case OP_DIV_DOUBLE:
1223 funcOffset = OFFSETOF_MEMBER(Thread, pDdiv);
1224 break;
1225 case OP_MUL_DOUBLE_2ADDR:
1226 case OP_MUL_DOUBLE:
1227 funcOffset = OFFSETOF_MEMBER(Thread, pDmul);
1228 break;
1229 case OP_REM_DOUBLE_2ADDR:
1230 case OP_REM_DOUBLE:
1231 funcOffset = OFFSETOF_MEMBER(Thread, pFmod);
1232 break;
1233 case OP_NEG_DOUBLE: {
1234 genNegDouble(cUnit, rlDest, rlSrc1);
1235 return false;
1236 }
1237 default:
1238 return true;
1239 }
1240 oatFlushAllRegs(cUnit); /* Send everything to home location */
1241 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1242 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1243 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
Ian Rogersff1ed472011-09-20 13:46:24 -07001244 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001245 rlResult = oatGetReturnWide(cUnit);
1246 storeValueWide(cUnit, rlDest, rlResult);
1247 return false;
1248}
1249
buzbeeed3e9302011-09-23 17:34:19 -07001250STATIC bool genConversionPortable(CompilationUnit* cUnit, MIR* mir)
buzbee67bf8852011-08-17 17:51:35 -07001251{
1252 Opcode opcode = mir->dalvikInsn.opcode;
1253
1254 switch (opcode) {
1255 case OP_INT_TO_FLOAT:
1256 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2f),
1257 1, 1);
1258 case OP_FLOAT_TO_INT:
1259 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2iz),
1260 1, 1);
1261 case OP_DOUBLE_TO_FLOAT:
1262 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2f),
1263 2, 1);
1264 case OP_FLOAT_TO_DOUBLE:
1265 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2d),
1266 1, 2);
1267 case OP_INT_TO_DOUBLE:
1268 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2d),
1269 1, 2);
1270 case OP_DOUBLE_TO_INT:
1271 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2iz),
1272 2, 1);
1273 case OP_FLOAT_TO_LONG:
1274 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001275 pF2l), 1, 2);
buzbee67bf8852011-08-17 17:51:35 -07001276 case OP_LONG_TO_FLOAT:
1277 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2f),
1278 2, 1);
1279 case OP_DOUBLE_TO_LONG:
1280 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001281 pD2l), 2, 2);
buzbee67bf8852011-08-17 17:51:35 -07001282 case OP_LONG_TO_DOUBLE:
1283 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2d),
1284 2, 2);
1285 default:
1286 return true;
1287 }
1288 return false;
1289}
1290
1291/* Generate conditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -07001292STATIC ArmLIR* genConditionalBranch(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001293 ArmConditionCode cond,
1294 ArmLIR* target)
1295{
1296 ArmLIR* branch = opCondBranch(cUnit, cond);
1297 branch->generic.target = (LIR*) target;
1298 return branch;
1299}
1300
buzbee67bf8852011-08-17 17:51:35 -07001301/*
1302 * Generate array store
1303 *
1304 */
buzbeeed3e9302011-09-23 17:34:19 -07001305STATIC void genArrayObjPut(CompilationUnit* cUnit, MIR* mir,
buzbee1b4c8592011-08-31 10:43:51 -07001306 RegLocation rlArray, RegLocation rlIndex,
1307 RegLocation rlSrc, int scale)
buzbee67bf8852011-08-17 17:51:35 -07001308{
1309 RegisterClass regClass = oatRegClassBySize(kWord);
buzbeec143c552011-08-20 17:38:58 -07001310 int lenOffset = Array::LengthOffset().Int32Value();
1311 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001312
buzbee6181f792011-09-29 11:14:04 -07001313 oatFlushAllRegs(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001314 /* Make sure it's a legal object Put. Use direct regs at first */
1315 loadValueDirectFixed(cUnit, rlArray, r1);
1316 loadValueDirectFixed(cUnit, rlSrc, r0);
1317
1318 /* null array object? */
buzbee43a36422011-09-14 14:00:13 -07001319 genNullCheck(cUnit, rlArray.sRegLow, r1, mir);
buzbee67bf8852011-08-17 17:51:35 -07001320 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -07001321 OFFSETOF_MEMBER(Thread, pCanPutArrayElementFromCode), rLR);
buzbee67bf8852011-08-17 17:51:35 -07001322 /* Get the array's clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001323 loadWordDisp(cUnit, r1, Object::ClassOffset().Int32Value(), r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001324 callRuntimeHelper(cUnit, rLR);
buzbee6181f792011-09-29 11:14:04 -07001325 oatFreeTemp(cUnit, r0);
1326 oatFreeTemp(cUnit, r1);
buzbee67bf8852011-08-17 17:51:35 -07001327
1328 // Now, redo loadValues in case they didn't survive the call
1329
1330 int regPtr;
1331 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1332 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1333
1334 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1335 oatClobber(cUnit, rlArray.lowReg);
1336 regPtr = rlArray.lowReg;
1337 } else {
1338 regPtr = oatAllocTemp(cUnit);
1339 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1340 }
1341
buzbee43a36422011-09-14 14:00:13 -07001342 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001343 int regLen = oatAllocTemp(cUnit);
1344 //NOTE: max live temps(4) here.
1345 /* Get len */
1346 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1347 /* regPtr -> array data */
1348 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001349 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001350 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001351 oatFreeTemp(cUnit, regLen);
1352 } else {
1353 /* regPtr -> array data */
1354 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1355 }
1356 /* at this point, regPtr points to array, 2 live temps */
1357 rlSrc = loadValue(cUnit, rlSrc, regClass);
1358 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1359 scale, kWord);
1360}
1361
1362/*
1363 * Generate array load
1364 */
buzbeeed3e9302011-09-23 17:34:19 -07001365STATIC void genArrayGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001366 RegLocation rlArray, RegLocation rlIndex,
1367 RegLocation rlDest, int scale)
1368{
1369 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001370 int lenOffset = Array::LengthOffset().Int32Value();
1371 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001372 RegLocation rlResult;
1373 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1374 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1375 int regPtr;
1376
1377 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001378 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001379
1380 regPtr = oatAllocTemp(cUnit);
1381
buzbee43a36422011-09-14 14:00:13 -07001382 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001383 int regLen = oatAllocTemp(cUnit);
1384 /* Get len */
1385 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1386 /* regPtr -> array data */
1387 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001388 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001389 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001390 oatFreeTemp(cUnit, regLen);
1391 } else {
1392 /* regPtr -> array data */
1393 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
1394 }
buzbeee9a72f62011-09-04 17:59:07 -07001395 oatFreeTemp(cUnit, rlArray.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001396 if ((size == kLong) || (size == kDouble)) {
1397 if (scale) {
1398 int rNewIndex = oatAllocTemp(cUnit);
1399 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1400 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1401 oatFreeTemp(cUnit, rNewIndex);
1402 } else {
1403 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1404 }
buzbeee9a72f62011-09-04 17:59:07 -07001405 oatFreeTemp(cUnit, rlIndex.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001406 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1407
1408 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
1409
1410 oatFreeTemp(cUnit, regPtr);
1411 storeValueWide(cUnit, rlDest, rlResult);
1412 } else {
1413 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1414
1415 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
1416 scale, size);
1417
1418 oatFreeTemp(cUnit, regPtr);
1419 storeValue(cUnit, rlDest, rlResult);
1420 }
1421}
1422
1423/*
1424 * Generate array store
1425 *
1426 */
buzbeeed3e9302011-09-23 17:34:19 -07001427STATIC void genArrayPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001428 RegLocation rlArray, RegLocation rlIndex,
1429 RegLocation rlSrc, int scale)
1430{
1431 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001432 int lenOffset = Array::LengthOffset().Int32Value();
1433 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001434
1435 int regPtr;
1436 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1437 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1438
1439 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1440 oatClobber(cUnit, rlArray.lowReg);
1441 regPtr = rlArray.lowReg;
1442 } else {
1443 regPtr = oatAllocTemp(cUnit);
1444 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1445 }
1446
1447 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001448 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001449
buzbee43a36422011-09-14 14:00:13 -07001450 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001451 int regLen = oatAllocTemp(cUnit);
1452 //NOTE: max live temps(4) here.
1453 /* Get len */
1454 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1455 /* regPtr -> array data */
1456 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001457 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001458 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001459 oatFreeTemp(cUnit, regLen);
1460 } else {
1461 /* regPtr -> array data */
1462 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1463 }
1464 /* at this point, regPtr points to array, 2 live temps */
1465 if ((size == kLong) || (size == kDouble)) {
buzbee5ade1d22011-09-09 14:44:52 -07001466 //TUNING: specific wide routine that can handle fp regs
buzbee67bf8852011-08-17 17:51:35 -07001467 if (scale) {
1468 int rNewIndex = oatAllocTemp(cUnit);
1469 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1470 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1471 oatFreeTemp(cUnit, rNewIndex);
1472 } else {
1473 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1474 }
1475 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
1476
1477 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
1478
1479 oatFreeTemp(cUnit, regPtr);
1480 } else {
1481 rlSrc = loadValue(cUnit, rlSrc, regClass);
1482
1483 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1484 scale, size);
1485 }
1486}
1487
buzbeeed3e9302011-09-23 17:34:19 -07001488STATIC bool genShiftOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001489 RegLocation rlDest, RegLocation rlSrc1,
1490 RegLocation rlShift)
1491{
buzbee54330722011-08-23 16:46:55 -07001492 int funcOffset;
buzbee67bf8852011-08-17 17:51:35 -07001493
buzbee67bf8852011-08-17 17:51:35 -07001494 switch( mir->dalvikInsn.opcode) {
1495 case OP_SHL_LONG:
1496 case OP_SHL_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001497 funcOffset = OFFSETOF_MEMBER(Thread, pShlLong);
buzbee67bf8852011-08-17 17:51:35 -07001498 break;
1499 case OP_SHR_LONG:
1500 case OP_SHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001501 funcOffset = OFFSETOF_MEMBER(Thread, pShrLong);
buzbee67bf8852011-08-17 17:51:35 -07001502 break;
1503 case OP_USHR_LONG:
1504 case OP_USHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001505 funcOffset = OFFSETOF_MEMBER(Thread, pUshrLong);
buzbee67bf8852011-08-17 17:51:35 -07001506 break;
1507 default:
buzbee54330722011-08-23 16:46:55 -07001508 LOG(FATAL) << "Unexpected case";
buzbee67bf8852011-08-17 17:51:35 -07001509 return true;
1510 }
buzbee54330722011-08-23 16:46:55 -07001511 oatFlushAllRegs(cUnit); /* Send everything to home location */
1512 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1513 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1514 loadValueDirect(cUnit, rlShift, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -07001515 callRuntimeHelper(cUnit, rLR);
buzbee54330722011-08-23 16:46:55 -07001516 RegLocation rlResult = oatGetReturnWide(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001517 storeValueWide(cUnit, rlDest, rlResult);
1518 return false;
1519}
1520
buzbeeed3e9302011-09-23 17:34:19 -07001521STATIC bool genArithOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001522 RegLocation rlDest, RegLocation rlSrc1,
1523 RegLocation rlSrc2)
1524{
1525 RegLocation rlResult;
1526 OpKind firstOp = kOpBkpt;
1527 OpKind secondOp = kOpBkpt;
1528 bool callOut = false;
buzbee58f92742011-10-01 11:22:17 -07001529 bool checkZero = false;
buzbee67bf8852011-08-17 17:51:35 -07001530 int funcOffset;
1531 int retReg = r0;
1532
1533 switch (mir->dalvikInsn.opcode) {
1534 case OP_NOT_LONG:
1535 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1536 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001537 // Check for destructive overlap
1538 if (rlResult.lowReg == rlSrc2.highReg) {
1539 int tReg = oatAllocTemp(cUnit);
1540 genRegCopy(cUnit, tReg, rlSrc2.highReg);
1541 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1542 opRegReg(cUnit, kOpMvn, rlResult.highReg, tReg);
1543 oatFreeTemp(cUnit, tReg);
1544 } else {
1545 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1546 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
1547 }
buzbee67bf8852011-08-17 17:51:35 -07001548 storeValueWide(cUnit, rlDest, rlResult);
1549 return false;
1550 break;
1551 case OP_ADD_LONG:
1552 case OP_ADD_LONG_2ADDR:
1553 firstOp = kOpAdd;
1554 secondOp = kOpAdc;
1555 break;
1556 case OP_SUB_LONG:
1557 case OP_SUB_LONG_2ADDR:
1558 firstOp = kOpSub;
1559 secondOp = kOpSbc;
1560 break;
1561 case OP_MUL_LONG:
1562 case OP_MUL_LONG_2ADDR:
buzbee439c4fa2011-08-27 15:59:07 -07001563 callOut = true;
1564 retReg = r0;
1565 funcOffset = OFFSETOF_MEMBER(Thread, pLmul);
1566 break;
buzbee67bf8852011-08-17 17:51:35 -07001567 case OP_DIV_LONG:
1568 case OP_DIV_LONG_2ADDR:
1569 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001570 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001571 retReg = r0;
1572 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1573 break;
1574 /* NOTE - result is in r2/r3 instead of r0/r1 */
1575 case OP_REM_LONG:
1576 case OP_REM_LONG_2ADDR:
1577 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001578 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001579 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1580 retReg = r2;
1581 break;
1582 case OP_AND_LONG_2ADDR:
1583 case OP_AND_LONG:
1584 firstOp = kOpAnd;
1585 secondOp = kOpAnd;
1586 break;
1587 case OP_OR_LONG:
1588 case OP_OR_LONG_2ADDR:
1589 firstOp = kOpOr;
1590 secondOp = kOpOr;
1591 break;
1592 case OP_XOR_LONG:
1593 case OP_XOR_LONG_2ADDR:
1594 firstOp = kOpXor;
1595 secondOp = kOpXor;
1596 break;
1597 case OP_NEG_LONG: {
buzbee67bf8852011-08-17 17:51:35 -07001598 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1599 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001600 int zReg = oatAllocTemp(cUnit);
1601 loadConstantNoClobber(cUnit, zReg, 0);
1602 // Check for destructive overlap
1603 if (rlResult.lowReg == rlSrc2.highReg) {
1604 int tReg = oatAllocTemp(cUnit);
1605 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1606 zReg, rlSrc2.lowReg);
1607 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1608 zReg, tReg);
1609 oatFreeTemp(cUnit, tReg);
1610 } else {
1611 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1612 zReg, rlSrc2.lowReg);
1613 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1614 zReg, rlSrc2.highReg);
1615 }
1616 oatFreeTemp(cUnit, zReg);
buzbee67bf8852011-08-17 17:51:35 -07001617 storeValueWide(cUnit, rlDest, rlResult);
1618 return false;
1619 }
1620 default:
1621 LOG(FATAL) << "Invalid long arith op";
1622 }
1623 if (!callOut) {
1624 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
1625 } else {
buzbee67bf8852011-08-17 17:51:35 -07001626 oatFlushAllRegs(cUnit); /* Send everything to home location */
buzbee58f92742011-10-01 11:22:17 -07001627 if (checkZero) {
1628 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1629 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1630 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1631 int tReg = oatAllocTemp(cUnit);
1632 newLIR4(cUnit, kThumb2OrrRRRs, tReg, r2, r3, 0);
1633 oatFreeTemp(cUnit, tReg);
1634 genCheck(cUnit, kArmCondEq, mir, kArmThrowDivZero);
1635 } else {
1636 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1637 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1638 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1639 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001640 callRuntimeHelper(cUnit, rLR);
buzbee58f92742011-10-01 11:22:17 -07001641 // Adjust return regs in to handle case of rem returning r2/r3
buzbee67bf8852011-08-17 17:51:35 -07001642 if (retReg == r0)
1643 rlResult = oatGetReturnWide(cUnit);
1644 else
1645 rlResult = oatGetReturnWideAlt(cUnit);
1646 storeValueWide(cUnit, rlDest, rlResult);
1647 }
1648 return false;
1649}
1650
buzbeeed3e9302011-09-23 17:34:19 -07001651STATIC bool genArithOpInt(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001652 RegLocation rlDest, RegLocation rlSrc1,
1653 RegLocation rlSrc2)
1654{
1655 OpKind op = kOpBkpt;
1656 bool callOut = false;
1657 bool checkZero = false;
1658 bool unary = false;
1659 int retReg = r0;
1660 int funcOffset;
1661 RegLocation rlResult;
1662 bool shiftOp = false;
1663
1664 switch (mir->dalvikInsn.opcode) {
1665 case OP_NEG_INT:
1666 op = kOpNeg;
1667 unary = true;
1668 break;
1669 case OP_NOT_INT:
1670 op = kOpMvn;
1671 unary = true;
1672 break;
1673 case OP_ADD_INT:
1674 case OP_ADD_INT_2ADDR:
1675 op = kOpAdd;
1676 break;
1677 case OP_SUB_INT:
1678 case OP_SUB_INT_2ADDR:
1679 op = kOpSub;
1680 break;
1681 case OP_MUL_INT:
1682 case OP_MUL_INT_2ADDR:
1683 op = kOpMul;
1684 break;
1685 case OP_DIV_INT:
1686 case OP_DIV_INT_2ADDR:
1687 callOut = true;
1688 checkZero = true;
1689 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
1690 retReg = r0;
1691 break;
1692 /* NOTE: returns in r1 */
1693 case OP_REM_INT:
1694 case OP_REM_INT_2ADDR:
1695 callOut = true;
1696 checkZero = true;
1697 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
1698 retReg = r1;
1699 break;
1700 case OP_AND_INT:
1701 case OP_AND_INT_2ADDR:
1702 op = kOpAnd;
1703 break;
1704 case OP_OR_INT:
1705 case OP_OR_INT_2ADDR:
1706 op = kOpOr;
1707 break;
1708 case OP_XOR_INT:
1709 case OP_XOR_INT_2ADDR:
1710 op = kOpXor;
1711 break;
1712 case OP_SHL_INT:
1713 case OP_SHL_INT_2ADDR:
1714 shiftOp = true;
1715 op = kOpLsl;
1716 break;
1717 case OP_SHR_INT:
1718 case OP_SHR_INT_2ADDR:
1719 shiftOp = true;
1720 op = kOpAsr;
1721 break;
1722 case OP_USHR_INT:
1723 case OP_USHR_INT_2ADDR:
1724 shiftOp = true;
1725 op = kOpLsr;
1726 break;
1727 default:
1728 LOG(FATAL) << "Invalid word arith op: " <<
1729 (int)mir->dalvikInsn.opcode;
1730 }
1731 if (!callOut) {
1732 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
1733 if (unary) {
1734 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1735 opRegReg(cUnit, op, rlResult.lowReg,
1736 rlSrc1.lowReg);
1737 } else {
1738 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
1739 if (shiftOp) {
1740 int tReg = oatAllocTemp(cUnit);
1741 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
1742 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1743 opRegRegReg(cUnit, op, rlResult.lowReg,
1744 rlSrc1.lowReg, tReg);
1745 oatFreeTemp(cUnit, tReg);
1746 } else {
1747 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1748 opRegRegReg(cUnit, op, rlResult.lowReg,
1749 rlSrc1.lowReg, rlSrc2.lowReg);
1750 }
1751 }
1752 storeValue(cUnit, rlDest, rlResult);
1753 } else {
1754 RegLocation rlResult;
1755 oatFlushAllRegs(cUnit); /* Send everything to home location */
1756 loadValueDirectFixed(cUnit, rlSrc2, r1);
1757 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1758 loadValueDirectFixed(cUnit, rlSrc1, r0);
1759 if (checkZero) {
buzbee5ade1d22011-09-09 14:44:52 -07001760 genImmedCheck(cUnit, kArmCondEq, r1, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001761 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001762 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001763 if (retReg == r0)
1764 rlResult = oatGetReturn(cUnit);
1765 else
1766 rlResult = oatGetReturnAlt(cUnit);
1767 storeValue(cUnit, rlDest, rlResult);
1768 }
1769 return false;
1770}
1771
buzbeec1f45042011-09-21 16:03:19 -07001772/* Check if we need to check for pending suspend request */
buzbeeed3e9302011-09-23 17:34:19 -07001773STATIC void genSuspendTest(CompilationUnit* cUnit, MIR* mir)
buzbeec1f45042011-09-21 16:03:19 -07001774{
buzbeec0ecd652011-09-25 18:11:54 -07001775 if (NO_SUSPEND || mir->optimizationFlags & MIR_IGNORE_SUSPEND_CHECK) {
buzbeec1f45042011-09-21 16:03:19 -07001776 return;
1777 }
buzbee6181f792011-09-29 11:14:04 -07001778 oatFlushAllRegs(cUnit);
buzbeec1f45042011-09-21 16:03:19 -07001779 newLIR2(cUnit, kThumbSubRI8, rSUSPEND, 1);
1780 ArmLIR* branch = opCondBranch(cUnit, kArmCondEq);
1781 ArmLIR* retLab = newLIR0(cUnit, kArmPseudoTargetLabel);
1782 retLab->defMask = ENCODE_ALL;
1783 ArmLIR* target = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
1784 target->generic.dalvikOffset = cUnit->currentDalvikOffset;
1785 target->opcode = kArmPseudoSuspendTarget;
1786 target->operands[0] = (intptr_t)retLab;
1787 target->operands[1] = mir->offset;
1788 branch->generic.target = (LIR*)target;
1789 oatInsertGrowableList(&cUnit->suspendLaunchpads, (intptr_t)target);
1790}
1791
buzbee67bf8852011-08-17 17:51:35 -07001792/*
1793 * The following are the first-level codegen routines that analyze the format
1794 * of each bytecode then either dispatch special purpose codegen routines
1795 * or produce corresponding Thumb instructions directly.
1796 */
1797
buzbeeed3e9302011-09-23 17:34:19 -07001798STATIC bool isPowerOfTwo(int x)
buzbee67bf8852011-08-17 17:51:35 -07001799{
1800 return (x & (x - 1)) == 0;
1801}
1802
1803// Returns true if no more than two bits are set in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001804STATIC bool isPopCountLE2(unsigned int x)
buzbee67bf8852011-08-17 17:51:35 -07001805{
1806 x &= x - 1;
1807 return (x & (x - 1)) == 0;
1808}
1809
1810// Returns the index of the lowest set bit in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001811STATIC int lowestSetBit(unsigned int x) {
buzbee67bf8852011-08-17 17:51:35 -07001812 int bit_posn = 0;
1813 while ((x & 0xf) == 0) {
1814 bit_posn += 4;
1815 x >>= 4;
1816 }
1817 while ((x & 1) == 0) {
1818 bit_posn++;
1819 x >>= 1;
1820 }
1821 return bit_posn;
1822}
1823
1824// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1825// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001826STATIC bool handleEasyDivide(CompilationUnit* cUnit, Opcode dalvikOpcode,
buzbee67bf8852011-08-17 17:51:35 -07001827 RegLocation rlSrc, RegLocation rlDest, int lit)
1828{
1829 if (lit < 2 || !isPowerOfTwo(lit)) {
1830 return false;
1831 }
1832 int k = lowestSetBit(lit);
1833 if (k >= 30) {
1834 // Avoid special cases.
1835 return false;
1836 }
1837 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 ||
1838 dalvikOpcode == OP_DIV_INT_LIT16);
1839 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1840 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1841 if (div) {
1842 int tReg = oatAllocTemp(cUnit);
1843 if (lit == 2) {
1844 // Division by 2 is by far the most common division by constant.
1845 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1846 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1847 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1848 } else {
1849 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1850 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1851 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1852 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1853 }
1854 } else {
1855 int cReg = oatAllocTemp(cUnit);
1856 loadConstant(cUnit, cReg, lit - 1);
1857 int tReg1 = oatAllocTemp(cUnit);
1858 int tReg2 = oatAllocTemp(cUnit);
1859 if (lit == 2) {
1860 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
1861 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1862 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1863 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1864 } else {
1865 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
1866 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
1867 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1868 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1869 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1870 }
1871 }
1872 storeValue(cUnit, rlDest, rlResult);
1873 return true;
1874}
1875
1876// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
1877// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001878STATIC bool handleEasyMultiply(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001879 RegLocation rlSrc, RegLocation rlDest, int lit)
1880{
1881 // Can we simplify this multiplication?
1882 bool powerOfTwo = false;
1883 bool popCountLE2 = false;
1884 bool powerOfTwoMinusOne = false;
1885 if (lit < 2) {
1886 // Avoid special cases.
1887 return false;
1888 } else if (isPowerOfTwo(lit)) {
1889 powerOfTwo = true;
1890 } else if (isPopCountLE2(lit)) {
1891 popCountLE2 = true;
1892 } else if (isPowerOfTwo(lit + 1)) {
1893 powerOfTwoMinusOne = true;
1894 } else {
1895 return false;
1896 }
1897 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1898 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1899 if (powerOfTwo) {
1900 // Shift.
1901 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
1902 lowestSetBit(lit));
1903 } else if (popCountLE2) {
1904 // Shift and add and shift.
1905 int firstBit = lowestSetBit(lit);
1906 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
1907 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
1908 firstBit, secondBit);
1909 } else {
1910 // Reverse subtract: (src << (shift + 1)) - src.
buzbeeed3e9302011-09-23 17:34:19 -07001911 DCHECK(powerOfTwoMinusOne);
buzbee5ade1d22011-09-09 14:44:52 -07001912 // TUNING: rsb dst, src, src lsl#lowestSetBit(lit + 1)
buzbee67bf8852011-08-17 17:51:35 -07001913 int tReg = oatAllocTemp(cUnit);
1914 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
1915 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
1916 }
1917 storeValue(cUnit, rlDest, rlResult);
1918 return true;
1919}
1920
buzbeeed3e9302011-09-23 17:34:19 -07001921STATIC bool genArithOpIntLit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001922 RegLocation rlDest, RegLocation rlSrc,
1923 int lit)
1924{
1925 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1926 RegLocation rlResult;
1927 OpKind op = (OpKind)0; /* Make gcc happy */
1928 int shiftOp = false;
1929 bool isDiv = false;
1930 int funcOffset;
1931
1932 switch (dalvikOpcode) {
1933 case OP_RSUB_INT_LIT8:
1934 case OP_RSUB_INT: {
1935 int tReg;
1936 //TUNING: add support for use of Arm rsub op
1937 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1938 tReg = oatAllocTemp(cUnit);
1939 loadConstant(cUnit, tReg, lit);
1940 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1941 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1942 tReg, rlSrc.lowReg);
1943 storeValue(cUnit, rlDest, rlResult);
1944 return false;
1945 break;
1946 }
1947
1948 case OP_ADD_INT_LIT8:
1949 case OP_ADD_INT_LIT16:
1950 op = kOpAdd;
1951 break;
1952 case OP_MUL_INT_LIT8:
1953 case OP_MUL_INT_LIT16: {
1954 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
1955 return false;
1956 }
1957 op = kOpMul;
1958 break;
1959 }
1960 case OP_AND_INT_LIT8:
1961 case OP_AND_INT_LIT16:
1962 op = kOpAnd;
1963 break;
1964 case OP_OR_INT_LIT8:
1965 case OP_OR_INT_LIT16:
1966 op = kOpOr;
1967 break;
1968 case OP_XOR_INT_LIT8:
1969 case OP_XOR_INT_LIT16:
1970 op = kOpXor;
1971 break;
1972 case OP_SHL_INT_LIT8:
1973 lit &= 31;
1974 shiftOp = true;
1975 op = kOpLsl;
1976 break;
1977 case OP_SHR_INT_LIT8:
1978 lit &= 31;
1979 shiftOp = true;
1980 op = kOpAsr;
1981 break;
1982 case OP_USHR_INT_LIT8:
1983 lit &= 31;
1984 shiftOp = true;
1985 op = kOpLsr;
1986 break;
1987
1988 case OP_DIV_INT_LIT8:
1989 case OP_DIV_INT_LIT16:
1990 case OP_REM_INT_LIT8:
1991 case OP_REM_INT_LIT16:
1992 if (lit == 0) {
buzbee5ade1d22011-09-09 14:44:52 -07001993 genImmedCheck(cUnit, kArmCondAl, 0, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001994 return false;
1995 }
1996 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
1997 return false;
1998 }
1999 oatFlushAllRegs(cUnit); /* Everything to home location */
2000 loadValueDirectFixed(cUnit, rlSrc, r0);
2001 oatClobber(cUnit, r0);
2002 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
2003 (dalvikOpcode == OP_DIV_INT_LIT16)) {
2004 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
2005 isDiv = true;
2006 } else {
2007 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
2008 isDiv = false;
2009 }
2010 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
2011 loadConstant(cUnit, r1, lit);
Ian Rogersff1ed472011-09-20 13:46:24 -07002012 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07002013 if (isDiv)
2014 rlResult = oatGetReturn(cUnit);
2015 else
2016 rlResult = oatGetReturnAlt(cUnit);
2017 storeValue(cUnit, rlDest, rlResult);
2018 return false;
2019 break;
2020 default:
2021 return true;
2022 }
2023 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2024 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
2025 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2026 if (shiftOp && (lit == 0)) {
2027 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2028 } else {
2029 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2030 }
2031 storeValue(cUnit, rlDest, rlResult);
2032 return false;
2033}
2034
2035/* Architectural-specific debugging helpers go here */
2036void oatArchDump(void)
2037{
2038 /* Print compiled opcode in this VM instance */
2039 int i, start, streak;
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002040 std::string buf;
buzbee67bf8852011-08-17 17:51:35 -07002041
2042 streak = i = 0;
buzbee67bf8852011-08-17 17:51:35 -07002043 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2044 i++;
2045 }
2046 if (i == kNumPackedOpcodes) {
2047 return;
2048 }
2049 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
2050 if (opcodeCoverage[i]) {
2051 streak++;
2052 } else {
2053 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002054 StringAppendF(&buf, "%x,", start);
buzbee67bf8852011-08-17 17:51:35 -07002055 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002056 StringAppendF(&buf, "%x-%x,", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002057 }
2058 streak = 0;
2059 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2060 i++;
2061 }
2062 if (i < kNumPackedOpcodes) {
2063 streak = 1;
2064 start = i;
2065 }
2066 }
2067 }
2068 if (streak) {
2069 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002070 StringAppendF(&buf, "%x", start);
buzbee67bf8852011-08-17 17:51:35 -07002071 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002072 StringAppendF(&buf, "%x-%x", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002073 }
2074 }
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002075 if (!buf.empty()) {
buzbee67bf8852011-08-17 17:51:35 -07002076 LOG(INFO) << "dalvik.vm.oat.op = " << buf;
2077 }
2078}