Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "codegen_mips.h" |
Ian Rogers | d582fa4 | 2014-11-05 23:46:43 -0800 | [diff] [blame] | 18 | |
| 19 | #include "arch/mips/instruction_set_features_mips.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 20 | #include "dex/quick/mir_to_lir-inl.h" |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 21 | #include "dex/reg_storage_eq.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 22 | #include "mips_lir.h" |
| 23 | |
| 24 | namespace art { |
| 25 | |
| 26 | /* This file contains codegen for the MIPS32 ISA. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 27 | LIR* MipsMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 28 | int opcode; |
| 29 | /* must be both DOUBLE or both not DOUBLE */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 30 | DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble()); |
| 31 | if (r_dest.IsDouble()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 32 | opcode = kMipsFmovd; |
| 33 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 34 | if (r_dest.IsSingle()) { |
| 35 | if (r_src.IsSingle()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 36 | opcode = kMipsFmovs; |
| 37 | } else { |
| 38 | /* note the operands are swapped for the mtc1 instr */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 39 | RegStorage t_opnd = r_src; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 40 | r_src = r_dest; |
| 41 | r_dest = t_opnd; |
| 42 | opcode = kMipsMtc1; |
| 43 | } |
| 44 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 45 | DCHECK(r_src.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 46 | opcode = kMipsMfc1; |
| 47 | } |
| 48 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 49 | LIR* res = RawLIR(current_dalvik_offset_, opcode, r_src.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 50 | if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) { |
| 51 | res->flags.is_nop = true; |
| 52 | } |
| 53 | return res; |
| 54 | } |
| 55 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 56 | bool MipsMir2Lir::InexpensiveConstantInt(int32_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 57 | return ((value == 0) || IsUint(16, value) || ((value < 0) && (value >= -32768))); |
| 58 | } |
| 59 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 60 | bool MipsMir2Lir::InexpensiveConstantFloat(int32_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 61 | UNUSED(value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 62 | return false; // TUNING |
| 63 | } |
| 64 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 65 | bool MipsMir2Lir::InexpensiveConstantLong(int64_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 66 | UNUSED(value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 67 | return false; // TUNING |
| 68 | } |
| 69 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 70 | bool MipsMir2Lir::InexpensiveConstantDouble(int64_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 71 | UNUSED(value); |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 72 | return false; // TUNING |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /* |
| 76 | * Load a immediate using a shortcut if possible; otherwise |
| 77 | * grab from the per-translation literal pool. If target is |
| 78 | * a high register, build constant into a low register and copy. |
| 79 | * |
| 80 | * No additional register clobbering operation performed. Use this version when |
| 81 | * 1) r_dest is freshly returned from AllocTemp or |
| 82 | * 2) The codegen is under fixed register usage |
| 83 | */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 84 | LIR* MipsMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 85 | LIR *res; |
| 86 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 87 | RegStorage r_dest_save = r_dest; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 88 | int is_fp_reg = r_dest.IsFloat(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 89 | if (is_fp_reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 90 | DCHECK(r_dest.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 91 | r_dest = AllocTemp(); |
| 92 | } |
| 93 | |
| 94 | /* See if the value can be constructed cheaply */ |
| 95 | if (value == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 96 | res = NewLIR2(kMipsMove, r_dest.GetReg(), rZERO); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 97 | } else if ((value > 0) && (value <= 65535)) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 98 | res = NewLIR3(kMipsOri, r_dest.GetReg(), rZERO, value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 99 | } else if ((value < 0) && (value >= -32768)) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 100 | res = NewLIR3(kMipsAddiu, r_dest.GetReg(), rZERO, value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 101 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 102 | res = NewLIR2(kMipsLui, r_dest.GetReg(), value >> 16); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 103 | if (value & 0xffff) |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 104 | NewLIR3(kMipsOri, r_dest.GetReg(), r_dest.GetReg(), value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | if (is_fp_reg) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 108 | NewLIR2(kMipsMtc1, r_dest.GetReg(), r_dest_save.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 109 | FreeTemp(r_dest); |
| 110 | } |
| 111 | |
| 112 | return res; |
| 113 | } |
| 114 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 115 | LIR* MipsMir2Lir::OpUnconditionalBranch(LIR* target) { |
Brian Carlstrom | df62950 | 2013-07-17 22:39:56 -0700 | [diff] [blame] | 116 | LIR* res = NewLIR1(kMipsB, 0 /* offset to be patched during assembly*/); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 117 | res->target = target; |
| 118 | return res; |
| 119 | } |
| 120 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 121 | LIR* MipsMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 122 | MipsOpCode opcode = kMipsNop; |
| 123 | switch (op) { |
| 124 | case kOpBlx: |
| 125 | opcode = kMipsJalr; |
| 126 | break; |
| 127 | case kOpBx: |
Andreas Gampe | 8d36591 | 2015-01-13 11:32:32 -0800 | [diff] [blame] | 128 | return NewLIR2(kMipsJalr, rZERO, r_dest_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 129 | break; |
| 130 | default: |
| 131 | LOG(FATAL) << "Bad case in OpReg"; |
| 132 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 133 | return NewLIR2(opcode, rRA, r_dest_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 134 | } |
| 135 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 136 | LIR* MipsMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 137 | LIR *res; |
| 138 | bool neg = (value < 0); |
| 139 | int abs_value = (neg) ? -value : value; |
| 140 | bool short_form = (abs_value & 0xff) == abs_value; |
| 141 | MipsOpCode opcode = kMipsNop; |
| 142 | switch (op) { |
| 143 | case kOpAdd: |
| 144 | return OpRegRegImm(op, r_dest_src1, r_dest_src1, value); |
| 145 | break; |
| 146 | case kOpSub: |
| 147 | return OpRegRegImm(op, r_dest_src1, r_dest_src1, value); |
| 148 | break; |
| 149 | default: |
| 150 | LOG(FATAL) << "Bad case in OpRegImm"; |
| 151 | break; |
| 152 | } |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 153 | if (short_form) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 154 | res = NewLIR2(opcode, r_dest_src1.GetReg(), abs_value); |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 155 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 156 | RegStorage r_scratch = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 157 | res = LoadConstant(r_scratch, value); |
| 158 | if (op == kOpCmp) |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 159 | NewLIR2(opcode, r_dest_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 160 | else |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 161 | NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 162 | } |
| 163 | return res; |
| 164 | } |
| 165 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 166 | LIR* MipsMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 167 | MipsOpCode opcode = kMipsNop; |
| 168 | switch (op) { |
| 169 | case kOpAdd: |
| 170 | opcode = kMipsAddu; |
| 171 | break; |
| 172 | case kOpSub: |
| 173 | opcode = kMipsSubu; |
| 174 | break; |
| 175 | case kOpAnd: |
| 176 | opcode = kMipsAnd; |
| 177 | break; |
| 178 | case kOpMul: |
| 179 | opcode = kMipsMul; |
| 180 | break; |
| 181 | case kOpOr: |
| 182 | opcode = kMipsOr; |
| 183 | break; |
| 184 | case kOpXor: |
| 185 | opcode = kMipsXor; |
| 186 | break; |
| 187 | case kOpLsl: |
| 188 | opcode = kMipsSllv; |
| 189 | break; |
| 190 | case kOpLsr: |
| 191 | opcode = kMipsSrlv; |
| 192 | break; |
| 193 | case kOpAsr: |
| 194 | opcode = kMipsSrav; |
| 195 | break; |
| 196 | case kOpAdc: |
| 197 | case kOpSbc: |
| 198 | LOG(FATAL) << "No carry bit on MIPS"; |
| 199 | break; |
| 200 | default: |
| 201 | LOG(FATAL) << "bad case in OpRegRegReg"; |
| 202 | break; |
| 203 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 204 | return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 205 | } |
| 206 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 207 | LIR* MipsMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 208 | LIR *res; |
| 209 | MipsOpCode opcode = kMipsNop; |
| 210 | bool short_form = true; |
| 211 | |
| 212 | switch (op) { |
| 213 | case kOpAdd: |
| 214 | if (IS_SIMM16(value)) { |
| 215 | opcode = kMipsAddiu; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 216 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 217 | short_form = false; |
| 218 | opcode = kMipsAddu; |
| 219 | } |
| 220 | break; |
| 221 | case kOpSub: |
| 222 | if (IS_SIMM16((-value))) { |
| 223 | value = -value; |
| 224 | opcode = kMipsAddiu; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 225 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 226 | short_form = false; |
| 227 | opcode = kMipsSubu; |
| 228 | } |
| 229 | break; |
| 230 | case kOpLsl: |
Andreas Gampe | 8ebdc2b | 2015-01-14 12:09:25 -0800 | [diff] [blame^] | 231 | DCHECK(value >= 0 && value <= 31); |
| 232 | opcode = kMipsSll; |
| 233 | break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 234 | case kOpLsr: |
Andreas Gampe | 8ebdc2b | 2015-01-14 12:09:25 -0800 | [diff] [blame^] | 235 | DCHECK(value >= 0 && value <= 31); |
| 236 | opcode = kMipsSrl; |
| 237 | break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 238 | case kOpAsr: |
Andreas Gampe | 8ebdc2b | 2015-01-14 12:09:25 -0800 | [diff] [blame^] | 239 | DCHECK(value >= 0 && value <= 31); |
| 240 | opcode = kMipsSra; |
| 241 | break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 242 | case kOpAnd: |
| 243 | if (IS_UIMM16((value))) { |
| 244 | opcode = kMipsAndi; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 245 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 246 | short_form = false; |
| 247 | opcode = kMipsAnd; |
| 248 | } |
| 249 | break; |
| 250 | case kOpOr: |
| 251 | if (IS_UIMM16((value))) { |
| 252 | opcode = kMipsOri; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 253 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 254 | short_form = false; |
| 255 | opcode = kMipsOr; |
| 256 | } |
| 257 | break; |
| 258 | case kOpXor: |
| 259 | if (IS_UIMM16((value))) { |
| 260 | opcode = kMipsXori; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 261 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 262 | short_form = false; |
| 263 | opcode = kMipsXor; |
| 264 | } |
| 265 | break; |
| 266 | case kOpMul: |
| 267 | short_form = false; |
| 268 | opcode = kMipsMul; |
| 269 | break; |
| 270 | default: |
| 271 | LOG(FATAL) << "Bad case in OpRegRegImm"; |
| 272 | break; |
| 273 | } |
| 274 | |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 275 | if (short_form) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 276 | res = NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), value); |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 277 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 278 | if (r_dest != r_src1) { |
| 279 | res = LoadConstant(r_dest, value); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 280 | NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 281 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 282 | RegStorage r_scratch = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 283 | res = LoadConstant(r_scratch, value); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 284 | NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 285 | } |
| 286 | } |
| 287 | return res; |
| 288 | } |
| 289 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 290 | LIR* MipsMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 291 | MipsOpCode opcode = kMipsNop; |
| 292 | LIR *res; |
| 293 | switch (op) { |
| 294 | case kOpMov: |
| 295 | opcode = kMipsMove; |
| 296 | break; |
| 297 | case kOpMvn: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 298 | return NewLIR3(kMipsNor, r_dest_src1.GetReg(), r_src2.GetReg(), rZERO); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 299 | case kOpNeg: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 300 | return NewLIR3(kMipsSubu, r_dest_src1.GetReg(), rZERO, r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 301 | case kOpAdd: |
| 302 | case kOpAnd: |
| 303 | case kOpMul: |
| 304 | case kOpOr: |
| 305 | case kOpSub: |
| 306 | case kOpXor: |
| 307 | return OpRegRegReg(op, r_dest_src1, r_dest_src1, r_src2); |
| 308 | case kOp2Byte: |
Ian Rogers | d582fa4 | 2014-11-05 23:46:43 -0800 | [diff] [blame] | 309 | if (cu_->GetInstructionSetFeatures()->AsMipsInstructionSetFeatures() |
| 310 | ->IsMipsIsaRevGreaterThanEqual2()) { |
| 311 | res = NewLIR2(kMipsSeb, r_dest_src1.GetReg(), r_src2.GetReg()); |
| 312 | } else { |
| 313 | res = OpRegRegImm(kOpLsl, r_dest_src1, r_src2, 24); |
| 314 | OpRegRegImm(kOpAsr, r_dest_src1, r_dest_src1, 24); |
| 315 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 316 | return res; |
| 317 | case kOp2Short: |
Ian Rogers | d582fa4 | 2014-11-05 23:46:43 -0800 | [diff] [blame] | 318 | if (cu_->GetInstructionSetFeatures()->AsMipsInstructionSetFeatures() |
| 319 | ->IsMipsIsaRevGreaterThanEqual2()) { |
| 320 | res = NewLIR2(kMipsSeh, r_dest_src1.GetReg(), r_src2.GetReg()); |
| 321 | } else { |
| 322 | res = OpRegRegImm(kOpLsl, r_dest_src1, r_src2, 16); |
| 323 | OpRegRegImm(kOpAsr, r_dest_src1, r_dest_src1, 16); |
| 324 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 325 | return res; |
| 326 | case kOp2Char: |
Andreas Gampe | 8ebdc2b | 2015-01-14 12:09:25 -0800 | [diff] [blame^] | 327 | return NewLIR3(kMipsAndi, r_dest_src1.GetReg(), r_src2.GetReg(), 0xFFFF); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 328 | default: |
| 329 | LOG(FATAL) << "Bad case in OpRegReg"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 330 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 331 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 332 | return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 333 | } |
| 334 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 335 | LIR* MipsMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, |
| 336 | MoveType move_type) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 337 | UNUSED(r_dest, r_base, offset, move_type); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 338 | UNIMPLEMENTED(FATAL); |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 339 | UNREACHABLE(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 340 | } |
| 341 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 342 | LIR* MipsMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 343 | UNUSED(r_base, offset, r_src, move_type); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 344 | UNIMPLEMENTED(FATAL); |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 345 | UNREACHABLE(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 346 | } |
| 347 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 348 | LIR* MipsMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 349 | UNUSED(op, cc, r_dest, r_src); |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 350 | LOG(FATAL) << "Unexpected use of OpCondRegReg for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 351 | UNREACHABLE(); |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 352 | } |
| 353 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 354 | LIR* MipsMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 355 | LIR *res; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 356 | if (!r_dest.IsPair()) { |
| 357 | // Form 64-bit pair |
| 358 | r_dest = Solo64ToPair64(r_dest); |
| 359 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 360 | res = LoadConstantNoClobber(r_dest.GetLow(), Low32Bits(value)); |
| 361 | LoadConstantNoClobber(r_dest.GetHigh(), High32Bits(value)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 362 | return res; |
| 363 | } |
| 364 | |
| 365 | /* Load value from base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 366 | LIR* MipsMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 367 | int scale, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 368 | LIR *first = NULL; |
| 369 | LIR *res; |
| 370 | MipsOpCode opcode = kMipsNop; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 371 | RegStorage t_reg = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 372 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 373 | if (r_dest.IsFloat()) { |
| 374 | DCHECK(r_dest.IsSingle()); |
buzbee | fd698e6 | 2014-04-27 19:33:22 -0700 | [diff] [blame] | 375 | DCHECK((size == k32) || (size == kSingle) || (size == kReference)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 376 | size = kSingle; |
| 377 | } else { |
| 378 | if (size == kSingle) |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 379 | size = k32; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 380 | } |
| 381 | |
| 382 | if (!scale) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 383 | first = NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), r_index.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 384 | } else { |
| 385 | first = OpRegRegImm(kOpLsl, t_reg, r_index, scale); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 386 | NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 387 | } |
| 388 | |
| 389 | switch (size) { |
| 390 | case kSingle: |
| 391 | opcode = kMipsFlwc1; |
| 392 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 393 | case k32: |
| 394 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 395 | opcode = kMipsLw; |
| 396 | break; |
| 397 | case kUnsignedHalf: |
| 398 | opcode = kMipsLhu; |
| 399 | break; |
| 400 | case kSignedHalf: |
| 401 | opcode = kMipsLh; |
| 402 | break; |
| 403 | case kUnsignedByte: |
| 404 | opcode = kMipsLbu; |
| 405 | break; |
| 406 | case kSignedByte: |
| 407 | opcode = kMipsLb; |
| 408 | break; |
| 409 | default: |
| 410 | LOG(FATAL) << "Bad case in LoadBaseIndexed"; |
| 411 | } |
| 412 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 413 | res = NewLIR3(opcode, r_dest.GetReg(), 0, t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 414 | FreeTemp(t_reg); |
| 415 | return (first) ? first : res; |
| 416 | } |
| 417 | |
| 418 | /* store value base base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 419 | LIR* MipsMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 420 | int scale, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 421 | LIR *first = NULL; |
| 422 | MipsOpCode opcode = kMipsNop; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 423 | RegStorage t_reg = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 424 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 425 | if (r_src.IsFloat()) { |
| 426 | DCHECK(r_src.IsSingle()); |
buzbee | fd698e6 | 2014-04-27 19:33:22 -0700 | [diff] [blame] | 427 | DCHECK((size == k32) || (size == kSingle) || (size == kReference)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 428 | size = kSingle; |
| 429 | } else { |
| 430 | if (size == kSingle) |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 431 | size = k32; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 432 | } |
| 433 | |
| 434 | if (!scale) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 435 | first = NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), r_index.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 436 | } else { |
| 437 | first = OpRegRegImm(kOpLsl, t_reg, r_index, scale); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 438 | NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | switch (size) { |
| 442 | case kSingle: |
| 443 | opcode = kMipsFswc1; |
| 444 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 445 | case k32: |
| 446 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 447 | opcode = kMipsSw; |
| 448 | break; |
| 449 | case kUnsignedHalf: |
| 450 | case kSignedHalf: |
| 451 | opcode = kMipsSh; |
| 452 | break; |
| 453 | case kUnsignedByte: |
| 454 | case kSignedByte: |
| 455 | opcode = kMipsSb; |
| 456 | break; |
| 457 | default: |
| 458 | LOG(FATAL) << "Bad case in StoreBaseIndexed"; |
| 459 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 460 | NewLIR3(opcode, r_src.GetReg(), 0, t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 461 | return first; |
| 462 | } |
| 463 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 464 | // FIXME: don't split r_dest into 2 containers. |
| 465 | LIR* MipsMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 466 | OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 467 | /* |
| 468 | * Load value from base + displacement. Optionally perform null check |
| 469 | * on base (which must have an associated s_reg and MIR). If not |
| 470 | * performing null check, incoming MIR can be null. IMPORTANT: this |
| 471 | * code must not allocate any new temps. If a new register is needed |
| 472 | * and base and dest are the same, spill some other register to |
| 473 | * rlp and then restore. |
| 474 | */ |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 475 | LIR *res; |
| 476 | LIR *load = NULL; |
| 477 | LIR *load2 = NULL; |
| 478 | MipsOpCode opcode = kMipsNop; |
| 479 | bool short_form = IS_SIMM16(displacement); |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 480 | bool pair = r_dest.IsPair(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 481 | |
| 482 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 483 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 484 | case kDouble: |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 485 | if (!pair) { |
| 486 | // Form 64-bit pair |
| 487 | r_dest = Solo64ToPair64(r_dest); |
| 488 | pair = 1; |
| 489 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 490 | if (r_dest.IsFloat()) { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 491 | DCHECK_EQ(r_dest.GetLowReg(), r_dest.GetHighReg() - 1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 492 | opcode = kMipsFlwc1; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 493 | } else { |
| 494 | opcode = kMipsLw; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 495 | } |
| 496 | short_form = IS_SIMM16_2WORD(displacement); |
| 497 | DCHECK_EQ((displacement & 0x3), 0); |
| 498 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 499 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 500 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 501 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 502 | opcode = kMipsLw; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 503 | if (r_dest.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 504 | opcode = kMipsFlwc1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 505 | DCHECK(r_dest.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 506 | } |
| 507 | DCHECK_EQ((displacement & 0x3), 0); |
| 508 | break; |
| 509 | case kUnsignedHalf: |
| 510 | opcode = kMipsLhu; |
| 511 | DCHECK_EQ((displacement & 0x1), 0); |
| 512 | break; |
| 513 | case kSignedHalf: |
| 514 | opcode = kMipsLh; |
| 515 | DCHECK_EQ((displacement & 0x1), 0); |
| 516 | break; |
| 517 | case kUnsignedByte: |
| 518 | opcode = kMipsLbu; |
| 519 | break; |
| 520 | case kSignedByte: |
| 521 | opcode = kMipsLb; |
| 522 | break; |
| 523 | default: |
| 524 | LOG(FATAL) << "Bad case in LoadBaseIndexedBody"; |
| 525 | } |
| 526 | |
| 527 | if (short_form) { |
| 528 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 529 | load = res = NewLIR3(opcode, r_dest.GetReg(), displacement, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 530 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 531 | load = res = NewLIR3(opcode, r_dest.GetLowReg(), displacement + LOWORD_OFFSET, r_base.GetReg()); |
| 532 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), displacement + HIWORD_OFFSET, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 533 | } |
| 534 | } else { |
| 535 | if (pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 536 | RegStorage r_tmp = AllocTemp(); |
| 537 | res = OpRegRegImm(kOpAdd, r_tmp, r_base, displacement); |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 538 | load = NewLIR3(opcode, r_dest.GetLowReg(), LOWORD_OFFSET, r_tmp.GetReg()); |
| 539 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), HIWORD_OFFSET, r_tmp.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 540 | FreeTemp(r_tmp); |
| 541 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 542 | RegStorage r_tmp = (r_base == r_dest) ? AllocTemp() : r_dest; |
| 543 | res = OpRegRegImm(kOpAdd, r_tmp, r_base, displacement); |
| 544 | load = NewLIR3(opcode, r_dest.GetReg(), 0, r_tmp.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 545 | if (r_tmp != r_dest) |
| 546 | FreeTemp(r_tmp); |
| 547 | } |
| 548 | } |
| 549 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 550 | if (mem_ref_type_ == ResourceMask::kDalvikReg) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 551 | DCHECK_EQ(r_base, rs_rMIPS_SP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 552 | AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 553 | true /* is_load */, pair /* is64bit */); |
| 554 | if (pair) { |
| 555 | AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2, |
| 556 | true /* is_load */, pair /* is64bit */); |
| 557 | } |
| 558 | } |
| 559 | return load; |
| 560 | } |
| 561 | |
Andreas Gampe | de68676 | 2014-06-24 18:42:06 +0000 | [diff] [blame] | 562 | LIR* MipsMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 563 | OpSize size, VolatileKind is_volatile) { |
Douglas Leung | d9cb8ae | 2014-07-09 14:28:35 -0700 | [diff] [blame] | 564 | if (UNLIKELY(is_volatile == kVolatile && (size == k64 || size == kDouble))) { |
| 565 | // Do atomic 64-bit load. |
| 566 | return GenAtomic64Load(r_base, displacement, r_dest); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 567 | } |
| 568 | |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 569 | // TODO: base this on target. |
| 570 | if (size == kWord) { |
| 571 | size = k32; |
| 572 | } |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 573 | LIR* load; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 574 | load = LoadBaseDispBody(r_base, displacement, r_dest, size); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 575 | |
| 576 | if (UNLIKELY(is_volatile == kVolatile)) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 577 | GenMemBarrier(kLoadAny); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 578 | } |
| 579 | |
| 580 | return load; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 581 | } |
| 582 | |
Vladimir Marko | 455759b | 2014-05-06 20:49:36 +0100 | [diff] [blame] | 583 | // FIXME: don't split r_dest into 2 containers. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 584 | LIR* MipsMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 585 | RegStorage r_src, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 586 | LIR *res; |
| 587 | LIR *store = NULL; |
| 588 | LIR *store2 = NULL; |
| 589 | MipsOpCode opcode = kMipsNop; |
| 590 | bool short_form = IS_SIMM16(displacement); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 591 | bool pair = r_src.IsPair(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 592 | |
| 593 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 594 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 595 | case kDouble: |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 596 | if (!pair) { |
| 597 | // Form 64-bit pair |
| 598 | r_src = Solo64ToPair64(r_src); |
| 599 | pair = 1; |
| 600 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 601 | if (r_src.IsFloat()) { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 602 | DCHECK_EQ(r_src.GetLowReg(), r_src.GetHighReg() - 1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 603 | opcode = kMipsFswc1; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 604 | } else { |
| 605 | opcode = kMipsSw; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 606 | } |
| 607 | short_form = IS_SIMM16_2WORD(displacement); |
| 608 | DCHECK_EQ((displacement & 0x3), 0); |
| 609 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 610 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 611 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 612 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 613 | opcode = kMipsSw; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 614 | if (r_src.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 615 | opcode = kMipsFswc1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 616 | DCHECK(r_src.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 617 | } |
| 618 | DCHECK_EQ((displacement & 0x3), 0); |
| 619 | break; |
| 620 | case kUnsignedHalf: |
| 621 | case kSignedHalf: |
| 622 | opcode = kMipsSh; |
| 623 | DCHECK_EQ((displacement & 0x1), 0); |
| 624 | break; |
| 625 | case kUnsignedByte: |
| 626 | case kSignedByte: |
| 627 | opcode = kMipsSb; |
| 628 | break; |
| 629 | default: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 630 | LOG(FATAL) << "Bad case in StoreBaseDispBody"; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 631 | } |
| 632 | |
| 633 | if (short_form) { |
| 634 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 635 | store = res = NewLIR3(opcode, r_src.GetReg(), displacement, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 636 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 637 | store = res = NewLIR3(opcode, r_src.GetLowReg(), displacement + LOWORD_OFFSET, r_base.GetReg()); |
| 638 | store2 = NewLIR3(opcode, r_src.GetHighReg(), displacement + HIWORD_OFFSET, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 639 | } |
| 640 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 641 | RegStorage r_scratch = AllocTemp(); |
| 642 | res = OpRegRegImm(kOpAdd, r_scratch, r_base, displacement); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 643 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 644 | store = NewLIR3(opcode, r_src.GetReg(), 0, r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 645 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 646 | store = NewLIR3(opcode, r_src.GetLowReg(), LOWORD_OFFSET, r_scratch.GetReg()); |
| 647 | store2 = NewLIR3(opcode, r_src.GetHighReg(), HIWORD_OFFSET, r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 648 | } |
| 649 | FreeTemp(r_scratch); |
| 650 | } |
| 651 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 652 | if (mem_ref_type_ == ResourceMask::kDalvikReg) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 653 | DCHECK_EQ(r_base, rs_rMIPS_SP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 654 | AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 655 | false /* is_load */, pair /* is64bit */); |
| 656 | if (pair) { |
| 657 | AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2, |
| 658 | false /* is_load */, pair /* is64bit */); |
| 659 | } |
| 660 | } |
| 661 | |
| 662 | return res; |
| 663 | } |
| 664 | |
Andreas Gampe | de68676 | 2014-06-24 18:42:06 +0000 | [diff] [blame] | 665 | LIR* MipsMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 666 | OpSize size, VolatileKind is_volatile) { |
| 667 | if (is_volatile == kVolatile) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 668 | // Ensure that prior accesses become visible to other threads first. |
| 669 | GenMemBarrier(kAnyStore); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 670 | } |
| 671 | |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 672 | LIR* store; |
Douglas Leung | d9cb8ae | 2014-07-09 14:28:35 -0700 | [diff] [blame] | 673 | if (UNLIKELY(is_volatile == kVolatile && (size == k64 || size == kDouble))) { |
| 674 | // Do atomic 64-bit load. |
| 675 | store = GenAtomic64Store(r_base, displacement, r_src); |
| 676 | } else { |
| 677 | // TODO: base this on target. |
| 678 | if (size == kWord) { |
| 679 | size = k32; |
| 680 | } |
| 681 | store = StoreBaseDispBody(r_base, displacement, r_src, size); |
| 682 | } |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 683 | |
| 684 | if (UNLIKELY(is_volatile == kVolatile)) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 685 | // Preserve order with respect to any subsequent volatile loads. |
| 686 | // We need StoreLoad, but that generally requires the most expensive barrier. |
| 687 | GenMemBarrier(kAnyAny); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 688 | } |
| 689 | |
| 690 | return store; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 691 | } |
| 692 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 693 | LIR* MipsMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 694 | UNUSED(op, r_base, disp); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 695 | LOG(FATAL) << "Unexpected use of OpMem for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 696 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 697 | } |
| 698 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 699 | LIR* MipsMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 700 | UNUSED(cc, target); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 701 | LOG(FATAL) << "Unexpected use of OpCondBranch for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 702 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 703 | } |
| 704 | |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 705 | LIR* MipsMir2Lir::InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 706 | UNUSED(trampoline); // The address of the trampoline is already loaded into r_tgt. |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 707 | return OpReg(op, r_tgt); |
| 708 | } |
| 709 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 710 | } // namespace art |