blob: 23e8486d5b1ccd3571069dc4bfae3b27ca7993c0 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/compiler_internals.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class ArmMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
27 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070034 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
35 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010036 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000037 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080038 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010039 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010041 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080042 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
43 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010044 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000045 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080046 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010047 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080048 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010049 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080050 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070051
52 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080053 RegStorage TargetReg(SpecialTargetRegister reg);
54 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 RegLocation GetReturnAlt();
56 RegLocation GetReturnWideAlt();
57 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070058 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 RegLocation LocCReturnDouble();
60 RegLocation LocCReturnFloat();
61 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +010062 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000064 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070067 void MarkPreservedSingle(int v_reg, RegStorage reg);
68 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void CompilerInitializeRegAlloc();
70
71 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070072 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +000073 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -070074 int AssignInsnOffsets();
75 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +000076 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010077 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
78 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
79 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 const char* GetTargetInstFmt(int opcode);
81 const char* GetTargetInstName(int opcode);
82 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010083 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -070085 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 bool IsUnconditionalBranch(LIR* lir);
87
Vladimir Marko674744e2014-04-24 15:18:26 +010088 // Check support for volatile load/store of a given size.
89 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
90 // Get the register class for load/store of a field.
91 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
92
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 // Required for target - Dalvik-level generators.
94 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
95 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
97 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -070098 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
99 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
101 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -0800102 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
103 RegLocation rl_src2);
104 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
105 RegLocation rl_src2);
106 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
107 RegLocation rl_src2);
108 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
109 RegLocation rl_src2);
110 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
111 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
113 RegLocation rl_src2);
114 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000115 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100116 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000118 bool GenInlinedPeek(CallInfo* info, OpSize size);
119 bool GenInlinedPoke(CallInfo* info, OpSize size);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100120 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800122 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
123 RegLocation rl_src2);
124 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100128 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
129 RegLocation rl_src2, bool is_div);
buzbee2700f7e2014-03-07 09:46:20 -0800130 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
131 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700133 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
135 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800136 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700137 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
139 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
140 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700141 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
142 int32_t true_val, int32_t false_val, RegStorage rs_dest,
143 int dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700144 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
146 void GenMonitorExit(int opt_flags, RegLocation rl_src);
147 void GenMoveException(RegLocation rl_dest);
148 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800149 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
151 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700152 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
153 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154
155 // Required for target - single operation generators.
156 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800157 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
158 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800160 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
161 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700163 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700164 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800165 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
166 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
167 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700168 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800169 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
170 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
171 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
172 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
173 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
174 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
175 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
176 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
177 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700179 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
180 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800181 LIR* OpVldm(RegStorage r_base, int count);
182 LIR* OpVstm(RegStorage r_base, int count);
183 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
184 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700185 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
186 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100188 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800189 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700190 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
191 int shift);
192 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193 static const ArmEncodingMap EncodingMap[kArmLast];
194 int EncodeShift(int code, int amount);
195 int ModifiedImmediate(uint32_t value);
196 ArmConditionCode ArmConditionEncoding(ConditionCode code);
197 bool InexpensiveConstantInt(int32_t value);
198 bool InexpensiveConstantFloat(int32_t value);
199 bool InexpensiveConstantLong(int64_t value);
200 bool InexpensiveConstantDouble(int64_t value);
buzbeeb5860fb2014-06-21 15:31:01 -0700201 RegStorage AllocPreservedDouble(int s_reg);
202 RegStorage AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203
Serguei Katkov59a42af2014-07-05 00:55:46 +0700204 bool WideGPRsAreAliases() OVERRIDE {
205 return false; // Wide GPRs are formed by pairing.
206 }
207 bool WideFPRsAreAliases() OVERRIDE {
208 return false; // Wide FPRs are formed by pairing.
209 }
210
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 private:
212 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
213 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Marko37573972014-06-16 10:32:25 +0100215 LIR* LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
216 int displacement, RegStorage r_src_dest,
217 RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700218 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
219 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
220 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800221 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
222 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800223 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Ian Rogerse2143c02014-03-28 08:47:16 -0700224 typedef struct {
225 OpKind op;
226 uint32_t shift;
227 } EasyMultiplyOp;
228 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
229 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
230 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100231
232 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
233 static constexpr ResourceMask EncodeArmRegList(int reg_list);
234 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235};
236
237} // namespace art
238
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700239#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_