Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Ian Rogers | 107c31e | 2014-01-23 20:55:29 -0800 | [diff] [blame] | 17 | #include "codegen_arm.h" |
| 18 | |
| 19 | #include <inttypes.h> |
| 20 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 21 | #include <string> |
Zheng Xu | a34e760 | 2015-02-03 12:03:15 +0800 | [diff] [blame^] | 22 | #include <sstream> |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 23 | |
Andreas Gampe | 53c913b | 2014-08-12 23:19:23 -0700 | [diff] [blame] | 24 | #include "backend_arm.h" |
Andreas Gampe | 0b9203e | 2015-01-22 20:39:27 -0800 | [diff] [blame] | 25 | #include "base/logging.h" |
| 26 | #include "dex/mir_graph.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 27 | #include "dex/quick/mir_to_lir-inl.h" |
| 28 | |
| 29 | namespace art { |
| 30 | |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 31 | #ifdef ARM_R4_SUSPEND_FLAG |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 32 | static constexpr RegStorage core_regs_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 33 | {rs_r0, rs_r1, rs_r2, rs_r3, rs_rARM_SUSPEND, rs_r5, rs_r6, rs_r7, rs_r8, rs_rARM_SELF, |
| 34 | rs_r10, rs_r11, rs_r12, rs_rARM_SP, rs_rARM_LR, rs_rARM_PC}; |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 35 | #else |
| 36 | static constexpr RegStorage core_regs_arr[] = |
| 37 | {rs_r0, rs_r1, rs_r2, rs_r3, rs_r4, rs_r5, rs_r6, rs_r7, rs_r8, rs_rARM_SELF, |
| 38 | rs_r10, rs_r11, rs_r12, rs_rARM_SP, rs_rARM_LR, rs_rARM_PC}; |
| 39 | #endif |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 40 | static constexpr RegStorage sp_regs_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 41 | {rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, rs_fr8, rs_fr9, rs_fr10, |
| 42 | rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15, rs_fr16, rs_fr17, rs_fr18, rs_fr19, rs_fr20, |
| 43 | rs_fr21, rs_fr22, rs_fr23, rs_fr24, rs_fr25, rs_fr26, rs_fr27, rs_fr28, rs_fr29, rs_fr30, |
| 44 | rs_fr31}; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 45 | static constexpr RegStorage dp_regs_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 46 | {rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7, rs_dr8, rs_dr9, rs_dr10, |
| 47 | rs_dr11, rs_dr12, rs_dr13, rs_dr14, rs_dr15}; |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 48 | #ifdef ARM_R4_SUSPEND_FLAG |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 49 | static constexpr RegStorage reserved_regs_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 50 | {rs_rARM_SUSPEND, rs_rARM_SELF, rs_rARM_SP, rs_rARM_LR, rs_rARM_PC}; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 51 | static constexpr RegStorage core_temps_arr[] = {rs_r0, rs_r1, rs_r2, rs_r3, rs_r12}; |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 52 | #else |
| 53 | static constexpr RegStorage reserved_regs_arr[] = |
| 54 | {rs_rARM_SELF, rs_rARM_SP, rs_rARM_LR, rs_rARM_PC}; |
| 55 | static constexpr RegStorage core_temps_arr[] = {rs_r0, rs_r1, rs_r2, rs_r3, rs_r4, rs_r12}; |
| 56 | #endif |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 57 | static constexpr RegStorage sp_temps_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 58 | {rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, rs_fr8, rs_fr9, rs_fr10, |
| 59 | rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15}; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 60 | static constexpr RegStorage dp_temps_arr[] = |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 61 | {rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7}; |
| 62 | |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 63 | static constexpr ArrayRef<const RegStorage> empty_pool; |
| 64 | static constexpr ArrayRef<const RegStorage> core_regs(core_regs_arr); |
| 65 | static constexpr ArrayRef<const RegStorage> sp_regs(sp_regs_arr); |
| 66 | static constexpr ArrayRef<const RegStorage> dp_regs(dp_regs_arr); |
| 67 | static constexpr ArrayRef<const RegStorage> reserved_regs(reserved_regs_arr); |
| 68 | static constexpr ArrayRef<const RegStorage> core_temps(core_temps_arr); |
| 69 | static constexpr ArrayRef<const RegStorage> sp_temps(sp_temps_arr); |
| 70 | static constexpr ArrayRef<const RegStorage> dp_temps(dp_temps_arr); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 71 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 72 | RegLocation ArmMir2Lir::LocCReturn() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 73 | return arm_loc_c_return; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 74 | } |
| 75 | |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 76 | RegLocation ArmMir2Lir::LocCReturnRef() { |
| 77 | return arm_loc_c_return; |
| 78 | } |
| 79 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 80 | RegLocation ArmMir2Lir::LocCReturnWide() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 81 | return arm_loc_c_return_wide; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 82 | } |
| 83 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 84 | RegLocation ArmMir2Lir::LocCReturnFloat() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 85 | return arm_loc_c_return_float; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 86 | } |
| 87 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 88 | RegLocation ArmMir2Lir::LocCReturnDouble() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 89 | return arm_loc_c_return_double; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | // Return a target-dependent special register. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 93 | RegStorage ArmMir2Lir::TargetReg(SpecialTargetRegister reg) { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 94 | RegStorage res_reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 95 | switch (reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 96 | case kSelf: res_reg = rs_rARM_SELF; break; |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 97 | #ifdef ARM_R4_SUSPEND_FLAG |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 98 | case kSuspend: res_reg = rs_rARM_SUSPEND; break; |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 99 | #else |
| 100 | case kSuspend: res_reg = RegStorage::InvalidReg(); break; |
| 101 | #endif |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 102 | case kLr: res_reg = rs_rARM_LR; break; |
| 103 | case kPc: res_reg = rs_rARM_PC; break; |
| 104 | case kSp: res_reg = rs_rARM_SP; break; |
| 105 | case kArg0: res_reg = rs_r0; break; |
| 106 | case kArg1: res_reg = rs_r1; break; |
| 107 | case kArg2: res_reg = rs_r2; break; |
| 108 | case kArg3: res_reg = rs_r3; break; |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 109 | case kFArg0: res_reg = kArm32QuickCodeUseSoftFloat ? rs_r0 : rs_fr0; break; |
| 110 | case kFArg1: res_reg = kArm32QuickCodeUseSoftFloat ? rs_r1 : rs_fr1; break; |
| 111 | case kFArg2: res_reg = kArm32QuickCodeUseSoftFloat ? rs_r2 : rs_fr2; break; |
| 112 | case kFArg3: res_reg = kArm32QuickCodeUseSoftFloat ? rs_r3 : rs_fr3; break; |
| 113 | case kFArg4: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr4; break; |
| 114 | case kFArg5: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr5; break; |
| 115 | case kFArg6: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr6; break; |
| 116 | case kFArg7: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr7; break; |
| 117 | case kFArg8: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr8; break; |
| 118 | case kFArg9: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr9; break; |
| 119 | case kFArg10: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr10; break; |
| 120 | case kFArg11: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr11; break; |
| 121 | case kFArg12: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr12; break; |
| 122 | case kFArg13: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr13; break; |
| 123 | case kFArg14: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr14; break; |
| 124 | case kFArg15: res_reg = kArm32QuickCodeUseSoftFloat ? RegStorage::InvalidReg() : rs_fr15; break; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 125 | case kRet0: res_reg = rs_r0; break; |
| 126 | case kRet1: res_reg = rs_r1; break; |
| 127 | case kInvokeTgt: res_reg = rs_rARM_LR; break; |
| 128 | case kHiddenArg: res_reg = rs_r12; break; |
| 129 | case kHiddenFpArg: res_reg = RegStorage::InvalidReg(); break; |
| 130 | case kCount: res_reg = RegStorage::InvalidReg(); break; |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 131 | default: res_reg = RegStorage::InvalidReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 132 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 133 | return res_reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 134 | } |
| 135 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 136 | /* |
| 137 | * Decode the register id. |
| 138 | */ |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 139 | ResourceMask ArmMir2Lir::GetRegMaskCommon(const RegStorage& reg) const { |
| 140 | return GetRegMaskArm(reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 141 | } |
| 142 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 143 | constexpr ResourceMask ArmMir2Lir::GetRegMaskArm(RegStorage reg) { |
| 144 | return reg.IsDouble() |
| 145 | /* Each double register is equal to a pair of single-precision FP registers */ |
| 146 | ? ResourceMask::TwoBits(reg.GetRegNum() * 2 + kArmFPReg0) |
| 147 | : ResourceMask::Bit(reg.IsSingle() ? reg.GetRegNum() + kArmFPReg0 : reg.GetRegNum()); |
| 148 | } |
| 149 | |
| 150 | constexpr ResourceMask ArmMir2Lir::EncodeArmRegList(int reg_list) { |
| 151 | return ResourceMask::RawMask(static_cast<uint64_t >(reg_list), 0u); |
| 152 | } |
| 153 | |
| 154 | constexpr ResourceMask ArmMir2Lir::EncodeArmRegFpcsList(int reg_list) { |
| 155 | return ResourceMask::RawMask(static_cast<uint64_t >(reg_list) << kArmFPReg16, 0u); |
| 156 | } |
| 157 | |
| 158 | ResourceMask ArmMir2Lir::GetPCUseDefEncoding() const { |
| 159 | return ResourceMask::Bit(kArmRegPC); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 160 | } |
| 161 | |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 162 | // Thumb2 specific setup. TODO: inline?: |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 163 | void ArmMir2Lir::SetupTargetResourceMasks(LIR* lir, uint64_t flags, |
| 164 | ResourceMask* use_mask, ResourceMask* def_mask) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 165 | DCHECK_EQ(cu_->instruction_set, kThumb2); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 166 | DCHECK(!lir->flags.use_def_invalid); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 167 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 168 | int opcode = lir->opcode; |
| 169 | |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 170 | // These flags are somewhat uncommon - bypass if we can. |
| 171 | if ((flags & (REG_DEF_SP | REG_USE_SP | REG_DEF_LIST0 | REG_DEF_LIST1 | |
| 172 | REG_DEF_FPCS_LIST0 | REG_DEF_FPCS_LIST2 | REG_USE_PC | IS_IT | REG_USE_LIST0 | |
| 173 | REG_USE_LIST1 | REG_USE_FPCS_LIST0 | REG_USE_FPCS_LIST2 | REG_DEF_LR)) != 0) { |
| 174 | if (flags & REG_DEF_SP) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 175 | def_mask->SetBit(kArmRegSP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 176 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 177 | |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 178 | if (flags & REG_USE_SP) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 179 | use_mask->SetBit(kArmRegSP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 180 | } |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 181 | |
| 182 | if (flags & REG_DEF_LIST0) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 183 | def_mask->SetBits(EncodeArmRegList(lir->operands[0])); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 184 | } |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 185 | |
| 186 | if (flags & REG_DEF_LIST1) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 187 | def_mask->SetBits(EncodeArmRegList(lir->operands[1])); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 188 | } |
| 189 | |
| 190 | if (flags & REG_DEF_FPCS_LIST0) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 191 | def_mask->SetBits(EncodeArmRegList(lir->operands[0])); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 192 | } |
| 193 | |
| 194 | if (flags & REG_DEF_FPCS_LIST2) { |
| 195 | for (int i = 0; i < lir->operands[2]; i++) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 196 | SetupRegMask(def_mask, lir->operands[1] + i); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 197 | } |
| 198 | } |
| 199 | |
| 200 | if (flags & REG_USE_PC) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 201 | use_mask->SetBit(kArmRegPC); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | /* Conservatively treat the IT block */ |
| 205 | if (flags & IS_IT) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 206 | *def_mask = kEncodeAll; |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | if (flags & REG_USE_LIST0) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 210 | use_mask->SetBits(EncodeArmRegList(lir->operands[0])); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 211 | } |
| 212 | |
| 213 | if (flags & REG_USE_LIST1) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 214 | use_mask->SetBits(EncodeArmRegList(lir->operands[1])); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | if (flags & REG_USE_FPCS_LIST0) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 218 | use_mask->SetBits(EncodeArmRegList(lir->operands[0])); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | if (flags & REG_USE_FPCS_LIST2) { |
| 222 | for (int i = 0; i < lir->operands[2]; i++) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 223 | SetupRegMask(use_mask, lir->operands[1] + i); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 224 | } |
| 225 | } |
| 226 | /* Fixup for kThumbPush/lr and kThumbPop/pc */ |
| 227 | if (opcode == kThumbPush || opcode == kThumbPop) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 228 | constexpr ResourceMask r8Mask = GetRegMaskArm(rs_r8); |
| 229 | if ((opcode == kThumbPush) && (use_mask->Intersects(r8Mask))) { |
| 230 | use_mask->ClearBits(r8Mask); |
| 231 | use_mask->SetBit(kArmRegLR); |
| 232 | } else if ((opcode == kThumbPop) && (def_mask->Intersects(r8Mask))) { |
| 233 | def_mask->ClearBits(r8Mask); |
| 234 | def_mask->SetBit(kArmRegPC);; |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 235 | } |
| 236 | } |
| 237 | if (flags & REG_DEF_LR) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 238 | def_mask->SetBit(kArmRegLR); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 239 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 240 | } |
| 241 | } |
| 242 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 243 | ArmConditionCode ArmMir2Lir::ArmConditionEncoding(ConditionCode ccode) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 244 | ArmConditionCode res; |
| 245 | switch (ccode) { |
| 246 | case kCondEq: res = kArmCondEq; break; |
| 247 | case kCondNe: res = kArmCondNe; break; |
| 248 | case kCondCs: res = kArmCondCs; break; |
| 249 | case kCondCc: res = kArmCondCc; break; |
Vladimir Marko | 58af1f9 | 2013-12-19 13:31:15 +0000 | [diff] [blame] | 250 | case kCondUlt: res = kArmCondCc; break; |
| 251 | case kCondUge: res = kArmCondCs; break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 252 | case kCondMi: res = kArmCondMi; break; |
| 253 | case kCondPl: res = kArmCondPl; break; |
| 254 | case kCondVs: res = kArmCondVs; break; |
| 255 | case kCondVc: res = kArmCondVc; break; |
| 256 | case kCondHi: res = kArmCondHi; break; |
| 257 | case kCondLs: res = kArmCondLs; break; |
| 258 | case kCondGe: res = kArmCondGe; break; |
| 259 | case kCondLt: res = kArmCondLt; break; |
| 260 | case kCondGt: res = kArmCondGt; break; |
| 261 | case kCondLe: res = kArmCondLe; break; |
| 262 | case kCondAl: res = kArmCondAl; break; |
| 263 | case kCondNv: res = kArmCondNv; break; |
| 264 | default: |
| 265 | LOG(FATAL) << "Bad condition code " << ccode; |
| 266 | res = static_cast<ArmConditionCode>(0); // Quiet gcc |
| 267 | } |
| 268 | return res; |
| 269 | } |
| 270 | |
| 271 | static const char* core_reg_names[16] = { |
| 272 | "r0", |
| 273 | "r1", |
| 274 | "r2", |
| 275 | "r3", |
| 276 | "r4", |
| 277 | "r5", |
| 278 | "r6", |
| 279 | "r7", |
| 280 | "r8", |
| 281 | "rSELF", |
| 282 | "r10", |
| 283 | "r11", |
| 284 | "r12", |
| 285 | "sp", |
| 286 | "lr", |
| 287 | "pc", |
| 288 | }; |
| 289 | |
| 290 | |
| 291 | static const char* shift_names[4] = { |
| 292 | "lsl", |
| 293 | "lsr", |
| 294 | "asr", |
| 295 | "ror"}; |
| 296 | |
| 297 | /* Decode and print a ARM register name */ |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 298 | static char* DecodeRegList(int opcode, int vector, char* buf, size_t buf_size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 299 | int i; |
| 300 | bool printed = false; |
| 301 | buf[0] = 0; |
| 302 | for (i = 0; i < 16; i++, vector >>= 1) { |
| 303 | if (vector & 0x1) { |
| 304 | int reg_id = i; |
| 305 | if (opcode == kThumbPush && i == 8) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 306 | reg_id = rs_rARM_LR.GetRegNum(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 307 | } else if (opcode == kThumbPop && i == 8) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 308 | reg_id = rs_rARM_PC.GetRegNum(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 309 | } |
| 310 | if (printed) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 311 | snprintf(buf + strlen(buf), buf_size - strlen(buf), ", r%d", reg_id); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 312 | } else { |
| 313 | printed = true; |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 314 | snprintf(buf, buf_size, "r%d", reg_id); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 315 | } |
| 316 | } |
| 317 | } |
| 318 | return buf; |
| 319 | } |
| 320 | |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 321 | static char* DecodeFPCSRegList(int count, int base, char* buf, size_t buf_size) { |
| 322 | snprintf(buf, buf_size, "s%d", base); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 323 | for (int i = 1; i < count; i++) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 324 | snprintf(buf + strlen(buf), buf_size - strlen(buf), ", s%d", base + i); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 325 | } |
| 326 | return buf; |
| 327 | } |
| 328 | |
buzbee | 0d82948 | 2013-10-11 15:24:55 -0700 | [diff] [blame] | 329 | static int32_t ExpandImmediate(int value) { |
| 330 | int32_t mode = (value & 0xf00) >> 8; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 331 | uint32_t bits = value & 0xff; |
| 332 | switch (mode) { |
| 333 | case 0: |
| 334 | return bits; |
| 335 | case 1: |
| 336 | return (bits << 16) | bits; |
| 337 | case 2: |
| 338 | return (bits << 24) | (bits << 8); |
| 339 | case 3: |
| 340 | return (bits << 24) | (bits << 16) | (bits << 8) | bits; |
| 341 | default: |
| 342 | break; |
| 343 | } |
| 344 | bits = (bits | 0x80) << 24; |
| 345 | return bits >> (((value & 0xf80) >> 7) - 8); |
| 346 | } |
| 347 | |
Brian Carlstrom | b1eba21 | 2013-07-17 18:07:19 -0700 | [diff] [blame] | 348 | const char* cc_names[] = {"eq", "ne", "cs", "cc", "mi", "pl", "vs", "vc", |
| 349 | "hi", "ls", "ge", "lt", "gt", "le", "al", "nv"}; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 350 | /* |
| 351 | * Interpret a format string and build a string no longer than size |
| 352 | * See format key in Assemble.c. |
| 353 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 354 | std::string ArmMir2Lir::BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 355 | std::string buf; |
| 356 | int i; |
| 357 | const char* fmt_end = &fmt[strlen(fmt)]; |
| 358 | char tbuf[256]; |
| 359 | const char* name; |
| 360 | char nc; |
| 361 | while (fmt < fmt_end) { |
| 362 | int operand; |
| 363 | if (*fmt == '!') { |
| 364 | fmt++; |
| 365 | DCHECK_LT(fmt, fmt_end); |
| 366 | nc = *fmt++; |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 367 | if (nc == '!') { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 368 | strcpy(tbuf, "!"); |
| 369 | } else { |
| 370 | DCHECK_LT(fmt, fmt_end); |
| 371 | DCHECK_LT(static_cast<unsigned>(nc-'0'), 4U); |
| 372 | operand = lir->operands[nc-'0']; |
| 373 | switch (*fmt++) { |
| 374 | case 'H': |
| 375 | if (operand != 0) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 376 | snprintf(tbuf, arraysize(tbuf), ", %s %d", shift_names[operand & 0x3], operand >> 2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 377 | } else { |
Brian Carlstrom | b1eba21 | 2013-07-17 18:07:19 -0700 | [diff] [blame] | 378 | strcpy(tbuf, ""); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 379 | } |
| 380 | break; |
| 381 | case 'B': |
| 382 | switch (operand) { |
| 383 | case kSY: |
| 384 | name = "sy"; |
| 385 | break; |
| 386 | case kST: |
| 387 | name = "st"; |
| 388 | break; |
| 389 | case kISH: |
| 390 | name = "ish"; |
| 391 | break; |
| 392 | case kISHST: |
| 393 | name = "ishst"; |
| 394 | break; |
| 395 | case kNSH: |
| 396 | name = "nsh"; |
| 397 | break; |
| 398 | case kNSHST: |
| 399 | name = "shst"; |
| 400 | break; |
| 401 | default: |
| 402 | name = "DecodeError2"; |
| 403 | break; |
| 404 | } |
| 405 | strcpy(tbuf, name); |
| 406 | break; |
| 407 | case 'b': |
Brian Carlstrom | b1eba21 | 2013-07-17 18:07:19 -0700 | [diff] [blame] | 408 | strcpy(tbuf, "0000"); |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 409 | for (i = 3; i >= 0; i--) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 410 | tbuf[i] += operand & 1; |
| 411 | operand >>= 1; |
| 412 | } |
| 413 | break; |
| 414 | case 'n': |
| 415 | operand = ~ExpandImmediate(operand); |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 416 | snprintf(tbuf, arraysize(tbuf), "%d [%#x]", operand, operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 417 | break; |
| 418 | case 'm': |
| 419 | operand = ExpandImmediate(operand); |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 420 | snprintf(tbuf, arraysize(tbuf), "%d [%#x]", operand, operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 421 | break; |
| 422 | case 's': |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 423 | snprintf(tbuf, arraysize(tbuf), "s%d", RegStorage::RegNum(operand)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 424 | break; |
| 425 | case 'S': |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 426 | snprintf(tbuf, arraysize(tbuf), "d%d", RegStorage::RegNum(operand)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 427 | break; |
| 428 | case 'h': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 429 | snprintf(tbuf, arraysize(tbuf), "%04x", operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 430 | break; |
| 431 | case 'M': |
| 432 | case 'd': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 433 | snprintf(tbuf, arraysize(tbuf), "%d", operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 434 | break; |
| 435 | case 'C': |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 436 | operand = RegStorage::RegNum(operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 437 | DCHECK_LT(operand, static_cast<int>( |
| 438 | sizeof(core_reg_names)/sizeof(core_reg_names[0]))); |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 439 | snprintf(tbuf, arraysize(tbuf), "%s", core_reg_names[operand]); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 440 | break; |
| 441 | case 'E': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 442 | snprintf(tbuf, arraysize(tbuf), "%d", operand*4); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 443 | break; |
| 444 | case 'F': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 445 | snprintf(tbuf, arraysize(tbuf), "%d", operand*2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 446 | break; |
| 447 | case 'c': |
| 448 | strcpy(tbuf, cc_names[operand]); |
| 449 | break; |
| 450 | case 't': |
Ian Rogers | 107c31e | 2014-01-23 20:55:29 -0800 | [diff] [blame] | 451 | snprintf(tbuf, arraysize(tbuf), "0x%08" PRIxPTR " (L%p)", |
| 452 | reinterpret_cast<uintptr_t>(base_addr) + lir->offset + 4 + (operand << 1), |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 453 | lir->target); |
| 454 | break; |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 455 | case 'T': |
| 456 | snprintf(tbuf, arraysize(tbuf), "%s", PrettyMethod( |
| 457 | static_cast<uint32_t>(lir->operands[1]), |
| 458 | *reinterpret_cast<const DexFile*>(UnwrapPointer(lir->operands[2]))).c_str()); |
| 459 | break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 460 | case 'u': { |
| 461 | int offset_1 = lir->operands[0]; |
| 462 | int offset_2 = NEXT_LIR(lir)->operands[0]; |
| 463 | uintptr_t target = |
| 464 | (((reinterpret_cast<uintptr_t>(base_addr) + lir->offset + 4) & |
| 465 | ~3) + (offset_1 << 21 >> 9) + (offset_2 << 1)) & |
| 466 | 0xfffffffc; |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 467 | snprintf(tbuf, arraysize(tbuf), "%p", reinterpret_cast<void *>(target)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 468 | break; |
| 469 | } |
| 470 | |
| 471 | /* Nothing to print for BLX_2 */ |
| 472 | case 'v': |
| 473 | strcpy(tbuf, "see above"); |
| 474 | break; |
| 475 | case 'R': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 476 | DecodeRegList(lir->opcode, operand, tbuf, arraysize(tbuf)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 477 | break; |
| 478 | case 'P': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 479 | DecodeFPCSRegList(operand, 16, tbuf, arraysize(tbuf)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 480 | break; |
| 481 | case 'Q': |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 482 | DecodeFPCSRegList(operand, 0, tbuf, arraysize(tbuf)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 483 | break; |
| 484 | default: |
Brian Carlstrom | b1eba21 | 2013-07-17 18:07:19 -0700 | [diff] [blame] | 485 | strcpy(tbuf, "DecodeError1"); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 486 | break; |
| 487 | } |
| 488 | buf += tbuf; |
| 489 | } |
| 490 | } else { |
| 491 | buf += *fmt++; |
| 492 | } |
| 493 | } |
Zheng Xu | a34e760 | 2015-02-03 12:03:15 +0800 | [diff] [blame^] | 494 | // Dump thread offset. |
| 495 | std::string fmt_str = GetTargetInstFmt(lir->opcode); |
| 496 | if (std::string::npos != fmt_str.find(", [!1C, #!2") && rARM_SELF == lir->operands[1] && |
| 497 | std::string::npos != buf.find(", [")) { |
| 498 | int offset = lir->operands[2]; |
| 499 | if (std::string::npos != fmt_str.find("#!2d")) { |
| 500 | } else if (std::string::npos != fmt_str.find("#!2E")) { |
| 501 | offset *= 4; |
| 502 | } else if (std::string::npos != fmt_str.find("#!2F")) { |
| 503 | offset *= 2; |
| 504 | } else { |
| 505 | LOG(FATAL) << "Should not reach here"; |
| 506 | } |
| 507 | std::ostringstream tmp_stream; |
| 508 | Thread::DumpThreadOffset<4>(tmp_stream, offset); |
| 509 | buf += " ; "; |
| 510 | buf += tmp_stream.str(); |
| 511 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 512 | return buf; |
| 513 | } |
| 514 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 515 | void ArmMir2Lir::DumpResourceMask(LIR* arm_lir, const ResourceMask& mask, const char* prefix) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 516 | char buf[256]; |
| 517 | buf[0] = 0; |
| 518 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 519 | if (mask.Equals(kEncodeAll)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 520 | strcpy(buf, "all"); |
| 521 | } else { |
| 522 | char num[8]; |
| 523 | int i; |
| 524 | |
| 525 | for (i = 0; i < kArmRegEnd; i++) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 526 | if (mask.HasBit(i)) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 527 | snprintf(num, arraysize(num), "%d ", i); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 528 | strcat(buf, num); |
| 529 | } |
| 530 | } |
| 531 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 532 | if (mask.HasBit(ResourceMask::kCCode)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 533 | strcat(buf, "cc "); |
| 534 | } |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 535 | if (mask.HasBit(ResourceMask::kFPStatus)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 536 | strcat(buf, "fpcc "); |
| 537 | } |
| 538 | |
| 539 | /* Memory bits */ |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 540 | if (arm_lir && (mask.HasBit(ResourceMask::kDalvikReg))) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 541 | snprintf(buf + strlen(buf), arraysize(buf) - strlen(buf), "dr%d%s", |
| 542 | DECODE_ALIAS_INFO_REG(arm_lir->flags.alias_info), |
| 543 | DECODE_ALIAS_INFO_WIDE(arm_lir->flags.alias_info) ? "(+1)" : ""); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 544 | } |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 545 | if (mask.HasBit(ResourceMask::kLiteral)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 546 | strcat(buf, "lit "); |
| 547 | } |
| 548 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 549 | if (mask.HasBit(ResourceMask::kHeapRef)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 550 | strcat(buf, "heap "); |
| 551 | } |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 552 | if (mask.HasBit(ResourceMask::kMustNotAlias)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 553 | strcat(buf, "noalias "); |
| 554 | } |
| 555 | } |
| 556 | if (buf[0]) { |
| 557 | LOG(INFO) << prefix << ": " << buf; |
| 558 | } |
| 559 | } |
| 560 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 561 | bool ArmMir2Lir::IsUnconditionalBranch(LIR* lir) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 562 | return ((lir->opcode == kThumbBUncond) || (lir->opcode == kThumb2BUncond)); |
| 563 | } |
| 564 | |
Vladimir Marko | 674744e | 2014-04-24 15:18:26 +0100 | [diff] [blame] | 565 | RegisterClass ArmMir2Lir::RegClassForFieldLoadStore(OpSize size, bool is_volatile) { |
| 566 | if (UNLIKELY(is_volatile)) { |
| 567 | // On arm, atomic 64-bit load/store requires a core register pair. |
| 568 | // Smaller aligned load/store is atomic for both core and fp registers. |
| 569 | if (size == k64 || size == kDouble) { |
| 570 | return kCoreReg; |
| 571 | } |
| 572 | } |
| 573 | return RegClassBySize(size); |
| 574 | } |
| 575 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 576 | ArmMir2Lir::ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena) |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 577 | : Mir2Lir(cu, mir_graph, arena), |
| 578 | call_method_insns_(arena->Adapter()) { |
| 579 | call_method_insns_.reserve(100); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 580 | // Sanity check - make sure encoding map lines up. |
| 581 | for (int i = 0; i < kArmLast; i++) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 582 | DCHECK_EQ(ArmMir2Lir::EncodingMap[i].opcode, i) |
| 583 | << "Encoding order for " << ArmMir2Lir::EncodingMap[i].name |
| 584 | << " is wrong: expecting " << i << ", seeing " |
| 585 | << static_cast<int>(ArmMir2Lir::EncodingMap[i].opcode); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 586 | } |
| 587 | } |
| 588 | |
| 589 | Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph, |
| 590 | ArenaAllocator* const arena) { |
| 591 | return new ArmMir2Lir(cu, mir_graph, arena); |
| 592 | } |
| 593 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 594 | void ArmMir2Lir::CompilerInitializeRegAlloc() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 595 | reg_pool_.reset(new (arena_) RegisterPool(this, arena_, core_regs, empty_pool /* core64 */, |
| 596 | sp_regs, dp_regs, |
| 597 | reserved_regs, empty_pool /* reserved64 */, |
| 598 | core_temps, empty_pool /* core64_temps */, |
| 599 | sp_temps, dp_temps)); |
Dave Allison | f6b65c1 | 2014-04-01 17:45:18 -0700 | [diff] [blame] | 600 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 601 | // Target-specific adjustments. |
| 602 | |
| 603 | // Alias single precision floats to appropriate half of overlapping double. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 604 | for (RegisterInfo* info : reg_pool_->sp_regs_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 605 | int sp_reg_num = info->GetReg().GetRegNum(); |
| 606 | int dp_reg_num = sp_reg_num >> 1; |
| 607 | RegStorage dp_reg = RegStorage::Solo64(RegStorage::kFloatingPoint | dp_reg_num); |
| 608 | RegisterInfo* dp_reg_info = GetRegInfo(dp_reg); |
| 609 | // Double precision register's master storage should refer to itself. |
| 610 | DCHECK_EQ(dp_reg_info, dp_reg_info->Master()); |
| 611 | // Redirect single precision's master storage to master. |
| 612 | info->SetMaster(dp_reg_info); |
| 613 | // Singles should show a single 32-bit mask bit, at first referring to the low half. |
buzbee | 85089dd | 2014-05-25 15:10:52 -0700 | [diff] [blame] | 614 | DCHECK_EQ(info->StorageMask(), RegisterInfo::kLowSingleStorageMask); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 615 | if (sp_reg_num & 1) { |
buzbee | 85089dd | 2014-05-25 15:10:52 -0700 | [diff] [blame] | 616 | // For odd singles, change to use the high word of the backing double. |
| 617 | info->SetStorageMask(RegisterInfo::kHighSingleStorageMask); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 618 | } |
| 619 | } |
| 620 | |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 621 | #ifdef ARM_R4_SUSPEND_FLAG |
Dave Allison | 8325296 | 2014-04-03 16:33:48 -0700 | [diff] [blame] | 622 | // TODO: re-enable this when we can safely save r4 over the suspension code path. |
| 623 | bool no_suspend = NO_SUSPEND; // || !Runtime::Current()->ExplicitSuspendChecks(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 624 | if (no_suspend) { |
| 625 | GetRegInfo(rs_rARM_SUSPEND)->MarkFree(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 626 | } |
Wei Jin | 04f4d8a | 2014-05-29 18:04:29 -0700 | [diff] [blame] | 627 | #endif |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 628 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 629 | // Don't start allocating temps at r0/s0/d0 or you may clobber return regs in early-exit methods. |
| 630 | // TODO: adjust when we roll to hard float calling convention. |
| 631 | reg_pool_->next_core_reg_ = 2; |
| 632 | reg_pool_->next_sp_reg_ = 0; |
| 633 | reg_pool_->next_dp_reg_ = 0; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 634 | } |
| 635 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 636 | /* |
| 637 | * TUNING: is true leaf? Can't just use METHOD_IS_LEAF to determine as some |
| 638 | * instructions might call out to C/assembly helper functions. Until |
| 639 | * machinery is in place, always spill lr. |
| 640 | */ |
| 641 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 642 | void ArmMir2Lir::AdjustSpillMask() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 643 | core_spill_mask_ |= (1 << rs_rARM_LR.GetRegNum()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 644 | num_core_spills_++; |
| 645 | } |
| 646 | |
| 647 | /* |
| 648 | * Mark a callee-save fp register as promoted. Note that |
| 649 | * vpush/vpop uses contiguous register lists so we must |
| 650 | * include any holes in the mask. Associate holes with |
| 651 | * Dalvik register INVALID_VREG (0xFFFFU). |
| 652 | */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 653 | void ArmMir2Lir::MarkPreservedSingle(int v_reg, RegStorage reg) { |
| 654 | DCHECK_GE(reg.GetRegNum(), ARM_FP_CALLEE_SAVE_BASE); |
| 655 | int adjusted_reg_num = reg.GetRegNum() - ARM_FP_CALLEE_SAVE_BASE; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 656 | // Ensure fp_vmap_table is large enough |
| 657 | int table_size = fp_vmap_table_.size(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 658 | for (int i = table_size; i < (adjusted_reg_num + 1); i++) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 659 | fp_vmap_table_.push_back(INVALID_VREG); |
| 660 | } |
| 661 | // Add the current mapping |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 662 | fp_vmap_table_[adjusted_reg_num] = v_reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 663 | // Size of fp_vmap_table is high-water mark, use to set mask |
| 664 | num_fp_spills_ = fp_vmap_table_.size(); |
| 665 | fp_spill_mask_ = ((1 << num_fp_spills_) - 1) << ARM_FP_CALLEE_SAVE_BASE; |
| 666 | } |
| 667 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 668 | void ArmMir2Lir::MarkPreservedDouble(int v_reg, RegStorage reg) { |
| 669 | // TEMP: perform as 2 singles. |
| 670 | int reg_num = reg.GetRegNum() << 1; |
| 671 | RegStorage lo = RegStorage::Solo32(RegStorage::kFloatingPoint | reg_num); |
| 672 | RegStorage hi = RegStorage::Solo32(RegStorage::kFloatingPoint | reg_num | 1); |
| 673 | MarkPreservedSingle(v_reg, lo); |
| 674 | MarkPreservedSingle(v_reg + 1, hi); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 675 | } |
| 676 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 677 | /* Clobber all regs that might be used by an external C call */ |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 678 | void ArmMir2Lir::ClobberCallerSave() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 679 | // TODO: rework this - it's gotten even more ugly. |
| 680 | Clobber(rs_r0); |
| 681 | Clobber(rs_r1); |
| 682 | Clobber(rs_r2); |
| 683 | Clobber(rs_r3); |
| 684 | Clobber(rs_r12); |
| 685 | Clobber(rs_r14lr); |
| 686 | Clobber(rs_fr0); |
| 687 | Clobber(rs_fr1); |
| 688 | Clobber(rs_fr2); |
| 689 | Clobber(rs_fr3); |
| 690 | Clobber(rs_fr4); |
| 691 | Clobber(rs_fr5); |
| 692 | Clobber(rs_fr6); |
| 693 | Clobber(rs_fr7); |
| 694 | Clobber(rs_fr8); |
| 695 | Clobber(rs_fr9); |
| 696 | Clobber(rs_fr10); |
| 697 | Clobber(rs_fr11); |
| 698 | Clobber(rs_fr12); |
| 699 | Clobber(rs_fr13); |
| 700 | Clobber(rs_fr14); |
| 701 | Clobber(rs_fr15); |
| 702 | Clobber(rs_dr0); |
| 703 | Clobber(rs_dr1); |
| 704 | Clobber(rs_dr2); |
| 705 | Clobber(rs_dr3); |
| 706 | Clobber(rs_dr4); |
| 707 | Clobber(rs_dr5); |
| 708 | Clobber(rs_dr6); |
| 709 | Clobber(rs_dr7); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 710 | } |
| 711 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 712 | RegLocation ArmMir2Lir::GetReturnWideAlt() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 713 | RegLocation res = LocCReturnWide(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 714 | res.reg.SetLowReg(rs_r2.GetReg()); |
| 715 | res.reg.SetHighReg(rs_r3.GetReg()); |
| 716 | Clobber(rs_r2); |
| 717 | Clobber(rs_r3); |
| 718 | MarkInUse(rs_r2); |
| 719 | MarkInUse(rs_r3); |
| 720 | MarkWide(res.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 721 | return res; |
| 722 | } |
| 723 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 724 | RegLocation ArmMir2Lir::GetReturnAlt() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 725 | RegLocation res = LocCReturn(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 726 | res.reg.SetReg(rs_r1.GetReg()); |
| 727 | Clobber(rs_r1); |
| 728 | MarkInUse(rs_r1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 729 | return res; |
| 730 | } |
| 731 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 732 | /* To be used when explicitly managing register use */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 733 | void ArmMir2Lir::LockCallTemps() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 734 | LockTemp(rs_r0); |
| 735 | LockTemp(rs_r1); |
| 736 | LockTemp(rs_r2); |
| 737 | LockTemp(rs_r3); |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 738 | if (!kArm32QuickCodeUseSoftFloat) { |
| 739 | LockTemp(rs_fr0); |
| 740 | LockTemp(rs_fr1); |
| 741 | LockTemp(rs_fr2); |
| 742 | LockTemp(rs_fr3); |
| 743 | LockTemp(rs_fr4); |
| 744 | LockTemp(rs_fr5); |
| 745 | LockTemp(rs_fr6); |
| 746 | LockTemp(rs_fr7); |
| 747 | LockTemp(rs_fr8); |
| 748 | LockTemp(rs_fr9); |
| 749 | LockTemp(rs_fr10); |
| 750 | LockTemp(rs_fr11); |
| 751 | LockTemp(rs_fr12); |
| 752 | LockTemp(rs_fr13); |
| 753 | LockTemp(rs_fr14); |
| 754 | LockTemp(rs_fr15); |
| 755 | LockTemp(rs_dr0); |
| 756 | LockTemp(rs_dr1); |
| 757 | LockTemp(rs_dr2); |
| 758 | LockTemp(rs_dr3); |
| 759 | LockTemp(rs_dr4); |
| 760 | LockTemp(rs_dr5); |
| 761 | LockTemp(rs_dr6); |
| 762 | LockTemp(rs_dr7); |
| 763 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 764 | } |
| 765 | |
| 766 | /* To be used when explicitly managing register use */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 767 | void ArmMir2Lir::FreeCallTemps() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 768 | FreeTemp(rs_r0); |
| 769 | FreeTemp(rs_r1); |
| 770 | FreeTemp(rs_r2); |
| 771 | FreeTemp(rs_r3); |
Vladimir Marko | bfe400b | 2014-12-19 19:27:26 +0000 | [diff] [blame] | 772 | FreeTemp(TargetReg(kHiddenArg)); |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 773 | if (!kArm32QuickCodeUseSoftFloat) { |
| 774 | FreeTemp(rs_fr0); |
| 775 | FreeTemp(rs_fr1); |
| 776 | FreeTemp(rs_fr2); |
| 777 | FreeTemp(rs_fr3); |
| 778 | FreeTemp(rs_fr4); |
| 779 | FreeTemp(rs_fr5); |
| 780 | FreeTemp(rs_fr6); |
| 781 | FreeTemp(rs_fr7); |
| 782 | FreeTemp(rs_fr8); |
| 783 | FreeTemp(rs_fr9); |
| 784 | FreeTemp(rs_fr10); |
| 785 | FreeTemp(rs_fr11); |
| 786 | FreeTemp(rs_fr12); |
| 787 | FreeTemp(rs_fr13); |
| 788 | FreeTemp(rs_fr14); |
| 789 | FreeTemp(rs_fr15); |
| 790 | FreeTemp(rs_dr0); |
| 791 | FreeTemp(rs_dr1); |
| 792 | FreeTemp(rs_dr2); |
| 793 | FreeTemp(rs_dr3); |
| 794 | FreeTemp(rs_dr4); |
| 795 | FreeTemp(rs_dr5); |
| 796 | FreeTemp(rs_dr6); |
| 797 | FreeTemp(rs_dr7); |
| 798 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 799 | } |
| 800 | |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 801 | RegStorage ArmMir2Lir::LoadHelper(QuickEntrypointEnum trampoline) { |
| 802 | LoadWordDisp(rs_rARM_SELF, GetThreadOffset<4>(trampoline).Int32Value(), rs_rARM_LR); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 803 | return rs_rARM_LR; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 804 | } |
| 805 | |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 806 | LIR* ArmMir2Lir::CheckSuspendUsingLoad() { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 807 | RegStorage tmp = rs_r0; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 808 | Load32Disp(rs_rARM_SELF, Thread::ThreadSuspendTriggerOffset<4>().Int32Value(), tmp); |
| 809 | LIR* load2 = Load32Disp(tmp, 0, tmp); |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 810 | return load2; |
| 811 | } |
| 812 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 813 | uint64_t ArmMir2Lir::GetTargetInstFlags(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 814 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 815 | return ArmMir2Lir::EncodingMap[opcode].flags; |
| 816 | } |
| 817 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 818 | const char* ArmMir2Lir::GetTargetInstName(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 819 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 820 | return ArmMir2Lir::EncodingMap[opcode].name; |
| 821 | } |
| 822 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 823 | const char* ArmMir2Lir::GetTargetInstFmt(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 824 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 825 | return ArmMir2Lir::EncodingMap[opcode].fmt; |
| 826 | } |
| 827 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 828 | /* |
| 829 | * Somewhat messy code here. We want to allocate a pair of contiguous |
| 830 | * physical single-precision floating point registers starting with |
| 831 | * an even numbered reg. It is possible that the paired s_reg (s_reg+1) |
| 832 | * has already been allocated - try to fit if possible. Fail to |
| 833 | * allocate if we can't meet the requirements for the pair of |
| 834 | * s_reg<=sX[even] & (s_reg+1)<= sX+1. |
| 835 | */ |
| 836 | // TODO: needs rewrite to support non-backed 64-bit float regs. |
| 837 | RegStorage ArmMir2Lir::AllocPreservedDouble(int s_reg) { |
| 838 | RegStorage res; |
| 839 | int v_reg = mir_graph_->SRegToVReg(s_reg); |
| 840 | int p_map_idx = SRegToPMap(s_reg); |
| 841 | if (promotion_map_[p_map_idx+1].fp_location == kLocPhysReg) { |
| 842 | // Upper reg is already allocated. Can we fit? |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 843 | int high_reg = promotion_map_[p_map_idx+1].fp_reg; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 844 | if ((high_reg & 1) == 0) { |
| 845 | // High reg is even - fail. |
| 846 | return res; // Invalid. |
| 847 | } |
| 848 | // Is the low reg of the pair free? |
| 849 | // FIXME: rework. |
| 850 | RegisterInfo* p = GetRegInfo(RegStorage::FloatSolo32(high_reg - 1)); |
| 851 | if (p->InUse() || p->IsTemp()) { |
| 852 | // Already allocated or not preserved - fail. |
| 853 | return res; // Invalid. |
| 854 | } |
| 855 | // OK - good to go. |
| 856 | res = RegStorage::FloatSolo64(p->GetReg().GetRegNum() >> 1); |
| 857 | p->MarkInUse(); |
| 858 | MarkPreservedSingle(v_reg, p->GetReg()); |
| 859 | } else { |
| 860 | /* |
| 861 | * TODO: until runtime support is in, make sure we avoid promoting the same vreg to |
| 862 | * different underlying physical registers. |
| 863 | */ |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 864 | for (RegisterInfo* info : reg_pool_->dp_regs_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 865 | if (!info->IsTemp() && !info->InUse()) { |
| 866 | res = info->GetReg(); |
| 867 | info->MarkInUse(); |
| 868 | MarkPreservedDouble(v_reg, info->GetReg()); |
| 869 | break; |
| 870 | } |
| 871 | } |
| 872 | } |
| 873 | if (res.Valid()) { |
buzbee | 85089dd | 2014-05-25 15:10:52 -0700 | [diff] [blame] | 874 | RegisterInfo* info = GetRegInfo(res); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 875 | promotion_map_[p_map_idx].fp_location = kLocPhysReg; |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 876 | promotion_map_[p_map_idx].fp_reg = |
buzbee | 85089dd | 2014-05-25 15:10:52 -0700 | [diff] [blame] | 877 | info->FindMatchingView(RegisterInfo::kLowSingleStorageMask)->GetReg().GetReg(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 878 | promotion_map_[p_map_idx+1].fp_location = kLocPhysReg; |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 879 | promotion_map_[p_map_idx+1].fp_reg = |
buzbee | 85089dd | 2014-05-25 15:10:52 -0700 | [diff] [blame] | 880 | info->FindMatchingView(RegisterInfo::kHighSingleStorageMask)->GetReg().GetReg(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 881 | } |
| 882 | return res; |
| 883 | } |
| 884 | |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 885 | // Reserve a callee-save sp single register. |
| 886 | RegStorage ArmMir2Lir::AllocPreservedSingle(int s_reg) { |
| 887 | RegStorage res; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 888 | for (RegisterInfo* info : reg_pool_->sp_regs_) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 889 | if (!info->IsTemp() && !info->InUse()) { |
| 890 | res = info->GetReg(); |
| 891 | int p_map_idx = SRegToPMap(s_reg); |
| 892 | int v_reg = mir_graph_->SRegToVReg(s_reg); |
| 893 | GetRegInfo(res)->MarkInUse(); |
| 894 | MarkPreservedSingle(v_reg, res); |
| 895 | promotion_map_[p_map_idx].fp_location = kLocPhysReg; |
| 896 | promotion_map_[p_map_idx].fp_reg = res.GetReg(); |
| 897 | break; |
| 898 | } |
| 899 | } |
| 900 | return res; |
| 901 | } |
| 902 | |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 903 | void ArmMir2Lir::InstallLiteralPools() { |
| 904 | // PC-relative calls to methods. |
| 905 | patches_.reserve(call_method_insns_.size()); |
| 906 | for (LIR* p : call_method_insns_) { |
| 907 | DCHECK_EQ(p->opcode, kThumb2Bl); |
| 908 | uint32_t target_method_idx = p->operands[1]; |
| 909 | const DexFile* target_dex_file = |
| 910 | reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[2])); |
| 911 | |
| 912 | patches_.push_back(LinkerPatch::RelativeCodePatch(p->offset, |
| 913 | target_dex_file, target_method_idx)); |
| 914 | } |
| 915 | |
| 916 | // And do the normal processing. |
| 917 | Mir2Lir::InstallLiteralPools(); |
| 918 | } |
| 919 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 920 | RegStorage ArmMir2Lir::InToRegStorageArmMapper::GetNextReg(ShortyArg arg) { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 921 | const RegStorage coreArgMappingToPhysicalReg[] = |
| 922 | {rs_r1, rs_r2, rs_r3}; |
| 923 | const int coreArgMappingToPhysicalRegSize = arraysize(coreArgMappingToPhysicalReg); |
| 924 | const RegStorage fpArgMappingToPhysicalReg[] = |
| 925 | {rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, |
| 926 | rs_fr8, rs_fr9, rs_fr10, rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15}; |
Andreas Gampe | 785d2f2 | 2014-11-03 22:57:30 -0800 | [diff] [blame] | 927 | constexpr uint32_t fpArgMappingToPhysicalRegSize = arraysize(fpArgMappingToPhysicalReg); |
| 928 | static_assert(fpArgMappingToPhysicalRegSize % 2 == 0, "Number of FP Arg regs is not even"); |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 929 | |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 930 | RegStorage result = RegStorage::InvalidReg(); |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 931 | // Regard double as long, float as int for kArm32QuickCodeUseSoftFloat. |
| 932 | if (arg.IsFP() && !kArm32QuickCodeUseSoftFloat) { |
| 933 | if (arg.IsWide()) { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 934 | cur_fp_double_reg_ = std::max(cur_fp_double_reg_, RoundUp(cur_fp_reg_, 2)); |
| 935 | if (cur_fp_double_reg_ < fpArgMappingToPhysicalRegSize) { |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 936 | result = RegStorage::MakeRegPair(fpArgMappingToPhysicalReg[cur_fp_double_reg_], |
| 937 | fpArgMappingToPhysicalReg[cur_fp_double_reg_ + 1]); |
| 938 | result = As64BitFloatReg(result); |
| 939 | cur_fp_double_reg_ += 2; |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 940 | } |
| 941 | } else { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 942 | if (cur_fp_reg_ % 2 == 0) { |
| 943 | cur_fp_reg_ = std::max(cur_fp_double_reg_, cur_fp_reg_); |
| 944 | } |
| 945 | if (cur_fp_reg_ < fpArgMappingToPhysicalRegSize) { |
| 946 | result = fpArgMappingToPhysicalReg[cur_fp_reg_]; |
| 947 | cur_fp_reg_++; |
| 948 | } |
| 949 | } |
| 950 | } else { |
| 951 | if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) { |
Nicolas Geoffray | 69c15d3 | 2015-01-13 11:42:13 +0000 | [diff] [blame] | 952 | if (!kArm32QuickCodeUseSoftFloat && arg.IsWide() && cur_core_reg_ == 0) { |
| 953 | // Skip r1, and use r2-r3 for the register pair. |
| 954 | cur_core_reg_++; |
| 955 | } |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 956 | result = coreArgMappingToPhysicalReg[cur_core_reg_++]; |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 957 | if (arg.IsWide() && cur_core_reg_ < coreArgMappingToPhysicalRegSize) { |
| 958 | result = RegStorage::MakeRegPair(result, coreArgMappingToPhysicalReg[cur_core_reg_++]); |
| 959 | } |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 960 | } |
| 961 | } |
| 962 | return result; |
| 963 | } |
| 964 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 965 | int ArmMir2Lir::GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 966 | if (kArm32QuickCodeUseSoftFloat) { |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 967 | return Mir2Lir::GenDalvikArgsBulkCopy(info, first, count); |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 968 | } |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 969 | /* |
| 970 | * TODO: Improve by adding block copy for large number of arguments. For now, just |
| 971 | * copy a Dalvik vreg at a time. |
| 972 | */ |
| 973 | return count; |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 974 | } |
| 975 | |
Ningsheng Jian | a262f77 | 2014-11-25 16:48:07 +0800 | [diff] [blame] | 976 | void ArmMir2Lir::GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) { |
| 977 | UNUSED(bb); |
| 978 | DCHECK(MIR::DecodedInstruction::IsPseudoMirOp(mir->dalvikInsn.opcode)); |
| 979 | RegLocation rl_src[3]; |
| 980 | RegLocation rl_dest = mir_graph_->GetBadLoc(); |
| 981 | rl_src[0] = rl_src[1] = rl_src[2] = mir_graph_->GetBadLoc(); |
| 982 | switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) { |
| 983 | case kMirOpMaddInt: |
| 984 | rl_dest = mir_graph_->GetDest(mir); |
| 985 | rl_src[0] = mir_graph_->GetSrc(mir, 0); |
| 986 | rl_src[1] = mir_graph_->GetSrc(mir, 1); |
| 987 | rl_src[2]= mir_graph_->GetSrc(mir, 2); |
| 988 | GenMaddMsubInt(rl_dest, rl_src[0], rl_src[1], rl_src[2], false); |
| 989 | break; |
| 990 | case kMirOpMsubInt: |
| 991 | rl_dest = mir_graph_->GetDest(mir); |
| 992 | rl_src[0] = mir_graph_->GetSrc(mir, 0); |
| 993 | rl_src[1] = mir_graph_->GetSrc(mir, 1); |
| 994 | rl_src[2]= mir_graph_->GetSrc(mir, 2); |
| 995 | GenMaddMsubInt(rl_dest, rl_src[0], rl_src[1], rl_src[2], true); |
| 996 | break; |
| 997 | default: |
| 998 | LOG(FATAL) << "Unexpected opcode: " << mir->dalvikInsn.opcode; |
| 999 | } |
| 1000 | } |
| 1001 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1002 | } // namespace art |