blob: b31e9a2efa71c3e49c279b46457812888d0b10c1 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Brian Carlstrom7940e442013-07-12 13:46:57 -070016#include "dex/compiler_ir.h"
17#include "dex/compiler_internals.h"
Brian Carlstrom60d7a652014-03-13 18:10:08 -070018#include "dex/quick/arm/arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070019#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "mirror/array.h"
Andreas Gampe9c3b0892014-04-24 17:33:34 +000022#include "mirror/object_array-inl.h"
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -080023#include "mirror/object-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "verifier/method_verifier.h"
Dave Allisonbcec6fb2014-01-17 12:52:22 -080025#include <functional>
Brian Carlstrom7940e442013-07-12 13:46:57 -070026
27namespace art {
28
Andreas Gampe9c3b0892014-04-24 17:33:34 +000029// Shortcuts to repeatedly used long types.
30typedef mirror::ObjectArray<mirror::Object> ObjArray;
31typedef mirror::ObjectArray<mirror::Class> ClassArray;
32
Brian Carlstrom7940e442013-07-12 13:46:57 -070033/*
34 * This source files contains "gen" codegen routines that should
35 * be applicable to most targets. Only mid-level support utilities
36 * and "op" calls may be used here.
37 */
38
39/*
buzbeeb48819d2013-09-14 16:15:25 -070040 * Generate a kPseudoBarrier marker to indicate the boundary of special
Brian Carlstrom7940e442013-07-12 13:46:57 -070041 * blocks.
42 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070043void Mir2Lir::GenBarrier() {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 LIR* barrier = NewLIR0(kPseudoBarrier);
45 /* Mark all resources as being clobbered */
buzbeeb48819d2013-09-14 16:15:25 -070046 DCHECK(!barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010047 barrier->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -070048}
49
Mingyao Yange643a172014-04-08 11:02:52 -070050void Mir2Lir::GenDivZeroException() {
51 LIR* branch = OpUnconditionalBranch(nullptr);
52 AddDivZeroCheckSlowPath(branch);
53}
54
55void Mir2Lir::GenDivZeroCheck(ConditionCode c_code) {
Mingyao Yang42894562014-04-07 12:42:16 -070056 LIR* branch = OpCondBranch(c_code, nullptr);
57 AddDivZeroCheckSlowPath(branch);
58}
59
Mingyao Yange643a172014-04-08 11:02:52 -070060void Mir2Lir::GenDivZeroCheck(RegStorage reg) {
61 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
Mingyao Yang42894562014-04-07 12:42:16 -070062 AddDivZeroCheckSlowPath(branch);
63}
64
65void Mir2Lir::AddDivZeroCheckSlowPath(LIR* branch) {
66 class DivZeroCheckSlowPath : public Mir2Lir::LIRSlowPath {
67 public:
68 DivZeroCheckSlowPath(Mir2Lir* m2l, LIR* branch)
69 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
70 }
71
Mingyao Yange643a172014-04-08 11:02:52 -070072 void Compile() OVERRIDE {
Mingyao Yang42894562014-04-07 12:42:16 -070073 m2l_->ResetRegPool();
74 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070075 GenerateTargetLabel(kPseudoThrowTarget);
buzbee33ae5582014-06-12 14:56:32 -070076 if (m2l_->cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070077 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(8, pThrowDivZero), true);
78 } else {
79 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pThrowDivZero), true);
80 }
Mingyao Yang42894562014-04-07 12:42:16 -070081 }
82 };
83
84 AddSlowPath(new (arena_) DivZeroCheckSlowPath(this, branch));
85}
Dave Allisonb373e092014-02-20 16:06:36 -080086
Mingyao Yang80365d92014-04-18 12:10:58 -070087void Mir2Lir::GenArrayBoundsCheck(RegStorage index, RegStorage length) {
88 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
89 public:
90 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, RegStorage index, RegStorage length)
91 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
92 index_(index), length_(length) {
93 }
94
95 void Compile() OVERRIDE {
96 m2l_->ResetRegPool();
97 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070098 GenerateTargetLabel(kPseudoThrowTarget);
buzbee33ae5582014-06-12 14:56:32 -070099 if (m2l_->cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700100 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
101 index_, length_, true);
102 } else {
103 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
104 index_, length_, true);
105 }
Mingyao Yang80365d92014-04-18 12:10:58 -0700106 }
107
108 private:
109 const RegStorage index_;
110 const RegStorage length_;
111 };
112
113 LIR* branch = OpCmpBranch(kCondUge, index, length, nullptr);
114 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
115}
116
117void Mir2Lir::GenArrayBoundsCheck(int index, RegStorage length) {
118 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
119 public:
120 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, int index, RegStorage length)
121 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
122 index_(index), length_(length) {
123 }
124
125 void Compile() OVERRIDE {
126 m2l_->ResetRegPool();
127 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700128 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700129
Andreas Gampe4b537a82014-06-30 22:24:53 -0700130 RegStorage arg1_32 = m2l_->TargetReg(kArg1, false);
131 RegStorage arg0_32 = m2l_->TargetReg(kArg0, false);
132
133 m2l_->OpRegCopy(arg1_32, length_);
134 m2l_->LoadConstant(arg0_32, index_);
buzbee33ae5582014-06-12 14:56:32 -0700135 if (m2l_->cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700136 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700137 arg0_32, arg1_32, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700138 } else {
139 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700140 arg0_32, arg1_32, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700141 }
Mingyao Yang80365d92014-04-18 12:10:58 -0700142 }
143
144 private:
145 const int32_t index_;
146 const RegStorage length_;
147 };
148
149 LIR* branch = OpCmpImmBranch(kCondLs, length, index, nullptr);
150 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
151}
152
Mingyao Yange643a172014-04-08 11:02:52 -0700153LIR* Mir2Lir::GenNullCheck(RegStorage reg) {
154 class NullCheckSlowPath : public Mir2Lir::LIRSlowPath {
155 public:
156 NullCheckSlowPath(Mir2Lir* m2l, LIR* branch)
157 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
158 }
159
160 void Compile() OVERRIDE {
161 m2l_->ResetRegPool();
162 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700163 GenerateTargetLabel(kPseudoThrowTarget);
buzbee33ae5582014-06-12 14:56:32 -0700164 if (m2l_->cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700165 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(8, pThrowNullPointer), true);
166 } else {
167 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pThrowNullPointer), true);
168 }
Mingyao Yange643a172014-04-08 11:02:52 -0700169 }
170 };
171
172 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
173 AddSlowPath(new (arena_) NullCheckSlowPath(this, branch));
174 return branch;
175}
176
Brian Carlstrom7940e442013-07-12 13:46:57 -0700177/* Perform null-check on a register. */
buzbee2700f7e2014-03-07 09:46:20 -0800178LIR* Mir2Lir::GenNullCheck(RegStorage m_reg, int opt_flags) {
Andreas Gampe5655e842014-06-17 16:36:07 -0700179 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700180 return GenExplicitNullCheck(m_reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 }
Dave Allisonb373e092014-02-20 16:06:36 -0800182 return nullptr;
183}
184
Dave Allisonf9439142014-03-27 15:10:22 -0700185/* Perform an explicit null-check on a register. */
186LIR* Mir2Lir::GenExplicitNullCheck(RegStorage m_reg, int opt_flags) {
187 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
188 return NULL;
189 }
Mingyao Yange643a172014-04-08 11:02:52 -0700190 return GenNullCheck(m_reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700191}
192
Dave Allisonb373e092014-02-20 16:06:36 -0800193void Mir2Lir::MarkPossibleNullPointerException(int opt_flags) {
Andreas Gampe5655e842014-06-17 16:36:07 -0700194 if (!cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800195 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
196 return;
197 }
198 MarkSafepointPC(last_lir_insn_);
199 }
200}
201
Andreas Gampe3c12c512014-06-24 18:46:29 +0000202void Mir2Lir::MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after) {
203 if (!cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
204 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
205 return;
206 }
207 MarkSafepointPCAfter(after);
208 }
209}
210
Dave Allisonb373e092014-02-20 16:06:36 -0800211void Mir2Lir::MarkPossibleStackOverflowException() {
Andreas Gampe5655e842014-06-17 16:36:07 -0700212 if (!cu_->compiler_driver->GetCompilerOptions().GetExplicitStackOverflowChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800213 MarkSafepointPC(last_lir_insn_);
214 }
215}
216
buzbee2700f7e2014-03-07 09:46:20 -0800217void Mir2Lir::ForceImplicitNullCheck(RegStorage reg, int opt_flags) {
Andreas Gampe5655e842014-06-17 16:36:07 -0700218 if (!cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800219 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
220 return;
221 }
222 // Force an implicit null check by performing a memory operation (load) from the given
223 // register with offset 0. This will cause a signal if the register contains 0 (null).
buzbee2700f7e2014-03-07 09:46:20 -0800224 RegStorage tmp = AllocTemp();
225 // TODO: for Mips, would be best to use rZERO as the bogus register target.
buzbee695d13a2014-04-19 13:32:20 -0700226 LIR* load = Load32Disp(reg, 0, tmp);
Dave Allisonb373e092014-02-20 16:06:36 -0800227 FreeTemp(tmp);
228 MarkSafepointPC(load);
229 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230}
231
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
233 RegLocation rl_src2, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700234 LIR* fall_through) {
buzbeea0cd2d72014-06-01 09:33:49 -0700235 DCHECK(!rl_src1.fp);
236 DCHECK(!rl_src2.fp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 ConditionCode cond;
238 switch (opcode) {
239 case Instruction::IF_EQ:
240 cond = kCondEq;
241 break;
242 case Instruction::IF_NE:
243 cond = kCondNe;
244 break;
245 case Instruction::IF_LT:
246 cond = kCondLt;
247 break;
248 case Instruction::IF_GE:
249 cond = kCondGe;
250 break;
251 case Instruction::IF_GT:
252 cond = kCondGt;
253 break;
254 case Instruction::IF_LE:
255 cond = kCondLe;
256 break;
257 default:
258 cond = static_cast<ConditionCode>(0);
259 LOG(FATAL) << "Unexpected opcode " << opcode;
260 }
261
262 // Normalize such that if either operand is constant, src2 will be constant
263 if (rl_src1.is_const) {
264 RegLocation rl_temp = rl_src1;
265 rl_src1 = rl_src2;
266 rl_src2 = rl_temp;
267 cond = FlipComparisonOrder(cond);
268 }
269
buzbeea0cd2d72014-06-01 09:33:49 -0700270 rl_src1 = LoadValue(rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700271 // Is this really an immediate comparison?
272 if (rl_src2.is_const) {
273 // If it's already live in a register or not easily materialized, just keep going
274 RegLocation rl_temp = UpdateLoc(rl_src2);
275 if ((rl_temp.location == kLocDalvikFrame) &&
276 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src2))) {
277 // OK - convert this to a compare immediate and branch
buzbee2700f7e2014-03-07 09:46:20 -0800278 OpCmpImmBranch(cond, rl_src1.reg, mir_graph_->ConstantValue(rl_src2), taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 return;
280 }
281 }
buzbeea0cd2d72014-06-01 09:33:49 -0700282 rl_src2 = LoadValue(rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800283 OpCmpBranch(cond, rl_src1.reg, rl_src2.reg, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700284}
285
286void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700287 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 ConditionCode cond;
buzbeea0cd2d72014-06-01 09:33:49 -0700289 DCHECK(!rl_src.fp);
290 rl_src = LoadValue(rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700291 switch (opcode) {
292 case Instruction::IF_EQZ:
293 cond = kCondEq;
294 break;
295 case Instruction::IF_NEZ:
296 cond = kCondNe;
297 break;
298 case Instruction::IF_LTZ:
299 cond = kCondLt;
300 break;
301 case Instruction::IF_GEZ:
302 cond = kCondGe;
303 break;
304 case Instruction::IF_GTZ:
305 cond = kCondGt;
306 break;
307 case Instruction::IF_LEZ:
308 cond = kCondLe;
309 break;
310 default:
311 cond = static_cast<ConditionCode>(0);
312 LOG(FATAL) << "Unexpected opcode " << opcode;
313 }
buzbee2700f7e2014-03-07 09:46:20 -0800314 OpCmpImmBranch(cond, rl_src.reg, 0, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315}
316
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700317void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
319 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800320 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700321 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800322 LoadValueDirect(rl_src, rl_result.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700323 }
buzbee2700f7e2014-03-07 09:46:20 -0800324 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_result.reg.GetLow(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700325 StoreValueWide(rl_dest, rl_result);
326}
327
328void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700329 RegLocation rl_src) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700330 rl_src = LoadValue(rl_src, kCoreReg);
331 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
332 OpKind op = kOpInvalid;
333 switch (opcode) {
334 case Instruction::INT_TO_BYTE:
335 op = kOp2Byte;
336 break;
337 case Instruction::INT_TO_SHORT:
338 op = kOp2Short;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 break;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700340 case Instruction::INT_TO_CHAR:
341 op = kOp2Char;
342 break;
343 default:
344 LOG(ERROR) << "Bad int conversion type";
345 }
buzbee2700f7e2014-03-07 09:46:20 -0800346 OpRegReg(op, rl_result.reg, rl_src.reg);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700347 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700348}
349
Andreas Gampe2f244e92014-05-08 03:35:25 -0700350template <size_t pointer_size>
351static void GenNewArrayImpl(Mir2Lir* mir_to_lir, CompilationUnit* cu,
352 uint32_t type_idx, RegLocation rl_dest,
353 RegLocation rl_src) {
354 mir_to_lir->FlushAllRegs(); /* Everything to home location */
355 ThreadOffset<pointer_size> func_offset(-1);
356 const DexFile* dex_file = cu->dex_file;
357 CompilerDriver* driver = cu->compiler_driver;
358 if (cu->compiler_driver->CanAccessTypeWithoutChecks(cu->method_idx, *dex_file,
359 type_idx)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800360 bool is_type_initialized; // Ignored as an array does not have an initializer.
361 bool use_direct_type_ptr;
362 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700363 bool is_finalizable;
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800364 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700365 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
366 &direct_type_ptr, &is_finalizable)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800367 // The fast path.
368 if (!use_direct_type_ptr) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700369 mir_to_lir->LoadClassType(type_idx, kArg0);
370 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocArrayResolved);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700371 mir_to_lir->CallRuntimeHelperRegMethodRegLocation(func_offset, mir_to_lir->TargetReg(kArg0, false),
Andreas Gampe2f244e92014-05-08 03:35:25 -0700372 rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800373 } else {
374 // Use the direct pointer.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700375 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocArrayResolved);
376 mir_to_lir->CallRuntimeHelperImmMethodRegLocation(func_offset, direct_type_ptr, rl_src,
377 true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800378 }
379 } else {
380 // The slow path.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700381 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocArray);
382 mir_to_lir->CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800383 }
384 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700385 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700386 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocArrayWithAccessCheck);
387 mir_to_lir->CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 }
buzbeea0cd2d72014-06-01 09:33:49 -0700389 RegLocation rl_result = mir_to_lir->GetReturn(kRefReg);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700390 mir_to_lir->StoreValue(rl_dest, rl_result);
391}
392
393/*
394 * Let helper function take care of everything. Will call
395 * Array::AllocFromCode(type_idx, method, count);
396 * Note: AllocFromCode will handle checks for errNegativeArraySize.
397 */
398void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
399 RegLocation rl_src) {
buzbee33ae5582014-06-12 14:56:32 -0700400 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700401 GenNewArrayImpl<8>(this, cu_, type_idx, rl_dest, rl_src);
402 } else {
403 GenNewArrayImpl<4>(this, cu_, type_idx, rl_dest, rl_src);
404 }
405}
406
407template <size_t pointer_size>
408static void GenFilledNewArrayCall(Mir2Lir* mir_to_lir, CompilationUnit* cu, int elems, int type_idx) {
409 ThreadOffset<pointer_size> func_offset(-1);
410 if (cu->compiler_driver->CanAccessTypeWithoutChecks(cu->method_idx, *cu->dex_file,
411 type_idx)) {
412 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pCheckAndAllocArray);
413 } else {
414 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pCheckAndAllocArrayWithAccessCheck);
415 }
416 mir_to_lir->CallRuntimeHelperImmMethodImm(func_offset, type_idx, elems, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417}
418
419/*
420 * Similar to GenNewArray, but with post-allocation initialization.
421 * Verifier guarantees we're dealing with an array class. Current
422 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
423 * Current code also throws internal unimp if not 'L', '[' or 'I'.
424 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700425void Mir2Lir::GenFilledNewArray(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700426 int elems = info->num_arg_words;
427 int type_idx = info->index;
428 FlushAllRegs(); /* Everything to home location */
buzbee33ae5582014-06-12 14:56:32 -0700429 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700430 GenFilledNewArrayCall<8>(this, cu_, elems, type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700431 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700432 GenFilledNewArrayCall<4>(this, cu_, elems, type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700433 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700434 FreeTemp(TargetReg(kArg2, false));
435 FreeTemp(TargetReg(kArg1, false));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436 /*
437 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
438 * return region. Because AllocFromCode placed the new array
439 * in kRet0, we'll just lock it into place. When debugger support is
440 * added, it may be necessary to additionally copy all return
441 * values to a home location in thread-local storage
442 */
Chao-ying Fua77ee512014-07-01 17:43:41 -0700443 RegStorage ref_reg = TargetRefReg(kRet0);
444 LockTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445
446 // TODO: use the correct component size, currently all supported types
447 // share array alignment with ints (see comment at head of function)
448 size_t component_size = sizeof(int32_t);
449
450 // Having a range of 0 is legal
451 if (info->is_range && (elems > 0)) {
452 /*
453 * Bit of ugliness here. We're going generate a mem copy loop
454 * on the register range, but it is possible that some regs
455 * in the range have been promoted. This is unlikely, but
456 * before generating the copy, we'll just force a flush
457 * of any regs in the source range that have been promoted to
458 * home location.
459 */
460 for (int i = 0; i < elems; i++) {
461 RegLocation loc = UpdateLoc(info->args[i]);
462 if (loc.location == kLocPhysReg) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100463 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700464 Store32Disp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700465 }
466 }
467 /*
468 * TUNING note: generated code here could be much improved, but
469 * this is an uncommon operation and isn't especially performance
470 * critical.
471 */
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700472 // This is addressing the stack, which may be out of the 4G area.
buzbee33ae5582014-06-12 14:56:32 -0700473 RegStorage r_src = AllocTempRef();
474 RegStorage r_dst = AllocTempRef();
475 RegStorage r_idx = AllocTempRef(); // Not really a reference, but match src/dst.
buzbee2700f7e2014-03-07 09:46:20 -0800476 RegStorage r_val;
Brian Carlstromdf629502013-07-17 22:39:56 -0700477 switch (cu_->instruction_set) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 case kThumb2:
buzbee33ae5582014-06-12 14:56:32 -0700479 case kArm64:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700480 r_val = TargetReg(kLr, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700481 break;
482 case kX86:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700483 case kX86_64:
Chao-ying Fua77ee512014-07-01 17:43:41 -0700484 FreeTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 r_val = AllocTemp();
486 break;
487 case kMips:
488 r_val = AllocTemp();
489 break;
490 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
491 }
492 // Set up source pointer
493 RegLocation rl_first = info->args[0];
Chao-ying Fua77ee512014-07-01 17:43:41 -0700494 OpRegRegImm(kOpAdd, r_src, TargetPtrReg(kSp), SRegOffset(rl_first.s_reg_low));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700495 // Set up the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700496 OpRegRegImm(kOpAdd, r_dst, ref_reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700497 mirror::Array::DataOffset(component_size).Int32Value());
498 // Set up the loop counter (known to be > 0)
499 LoadConstant(r_idx, elems - 1);
500 // Generate the copy loop. Going backwards for convenience
501 LIR* target = NewLIR0(kPseudoTargetLabel);
502 // Copy next element
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100503 {
504 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
505 LoadBaseIndexed(r_src, r_idx, r_val, 2, k32);
506 // NOTE: No dalvik register annotation, local optimizations will be stopped
507 // by the loop boundaries.
508 }
buzbee695d13a2014-04-19 13:32:20 -0700509 StoreBaseIndexed(r_dst, r_idx, r_val, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700510 FreeTemp(r_val);
511 OpDecAndBranch(kCondGe, r_idx, target);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700512 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700513 // Restore the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700514 OpRegRegImm(kOpAdd, ref_reg, r_dst,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 -mirror::Array::DataOffset(component_size).Int32Value());
516 }
517 } else if (!info->is_range) {
518 // TUNING: interleave
519 for (int i = 0; i < elems; i++) {
520 RegLocation rl_arg = LoadValue(info->args[i], kCoreReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700521 Store32Disp(ref_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000522 mirror::Array::DataOffset(component_size).Int32Value() + i * 4, rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700523 // If the LoadValue caused a temp to be allocated, free it
buzbee2700f7e2014-03-07 09:46:20 -0800524 if (IsTemp(rl_arg.reg)) {
525 FreeTemp(rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 }
527 }
528 }
529 if (info->result.location != kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -0700530 StoreValue(info->result, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700531 }
532}
533
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800534//
535// Slow path to ensure a class is initialized for sget/sput.
536//
537class StaticFieldSlowPath : public Mir2Lir::LIRSlowPath {
538 public:
buzbee2700f7e2014-03-07 09:46:20 -0800539 StaticFieldSlowPath(Mir2Lir* m2l, LIR* unresolved, LIR* uninit, LIR* cont, int storage_index,
540 RegStorage r_base) :
541 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), unresolved, cont), uninit_(uninit),
542 storage_index_(storage_index), r_base_(r_base) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800543 }
544
545 void Compile() {
546 LIR* unresolved_target = GenerateTargetLabel();
547 uninit_->target = unresolved_target;
buzbee33ae5582014-06-12 14:56:32 -0700548 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700549 m2l_->CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeStaticStorage),
550 storage_index_, true);
551 } else {
552 m2l_->CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeStaticStorage),
553 storage_index_, true);
554 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800555 // Copy helper's result into r_base, a no-op on all but MIPS.
Chao-ying Fua77ee512014-07-01 17:43:41 -0700556 m2l_->OpRegCopy(r_base_, m2l_->TargetRefReg(kRet0));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800557
558 m2l_->OpUnconditionalBranch(cont_);
559 }
560
561 private:
562 LIR* const uninit_;
563 const int storage_index_;
buzbee2700f7e2014-03-07 09:46:20 -0800564 const RegStorage r_base_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800565};
566
Andreas Gampe2f244e92014-05-08 03:35:25 -0700567template <size_t pointer_size>
568static void GenSputCall(Mir2Lir* mir_to_lir, bool is_long_or_double, bool is_object,
569 const MirSFieldLoweringInfo* field_info, RegLocation rl_src) {
570 ThreadOffset<pointer_size> setter_offset =
571 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pSet64Static)
572 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pSetObjStatic)
573 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pSet32Static));
574 mir_to_lir->CallRuntimeHelperImmRegLocation(setter_offset, field_info->FieldIndex(), rl_src,
575 true);
576}
577
Vladimir Markobe0e5462014-02-26 11:24:15 +0000578void Mir2Lir::GenSput(MIR* mir, RegLocation rl_src, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700579 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000580 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
581 cu_->compiler_driver->ProcessedStaticField(field_info.FastPut(), field_info.IsReferrersClass());
Vladimir Marko674744e2014-04-24 15:18:26 +0100582 OpSize store_size = LoadStoreOpSize(is_long_or_double, is_object);
583 if (!SLOW_FIELD_PATH && field_info.FastPut() &&
584 (!field_info.IsVolatile() || SupportsVolatileLoadStore(store_size))) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000585 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800586 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000587 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 // Fast path, static storage base is this method's class
Matteo Franchin0955f7e2014-05-23 17:32:52 +0100589 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700590 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000591 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
592 kNotVolatile);
buzbee2700f7e2014-03-07 09:46:20 -0800593 if (IsTemp(rl_method.reg)) {
594 FreeTemp(rl_method.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 }
596 } else {
597 // Medium path, static storage base in a different class which requires checks that the other
598 // class is initialized.
599 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000600 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 // May do runtime call so everything to home locations.
602 FlushAllRegs();
603 // Using fixed register to sync with possible call to runtime support.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700604 RegStorage r_method = TargetRefReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 LockTemp(r_method);
606 LoadCurrMethodDirect(r_method);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700607 r_base = TargetRefReg(kArg0);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800608 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000609 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
610 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000611 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000612 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800613 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Markobfea9c22014-01-17 17:49:33 +0000614 if (!field_info.IsInitialized() &&
615 (mir->optimization_flags & MIR_IGNORE_CLINIT_CHECK) == 0) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800616 // Check if r_base is NULL or a not yet initialized class.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800617
618 // The slow path is invoked if the r_base is NULL or the class pointed
619 // to by it is not initialized.
Ian Rogers5ddb4102014-01-07 08:58:46 -0800620 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700621 RegStorage r_tmp = TargetReg(kArg2, false);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800622 LockTemp(r_tmp);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800623 LIR* uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800624 mirror::Class::StatusOffset().Int32Value(),
625 mirror::Class::kStatusInitialized, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800626 LIR* cont = NewLIR0(kPseudoTargetLabel);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800627
buzbee2700f7e2014-03-07 09:46:20 -0800628 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000629 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800630
631 FreeTemp(r_tmp);
Ian Rogers03dbc042014-06-02 14:24:56 -0700632 // Ensure load of status and load of value don't re-order.
633 GenMemBarrier(kLoadLoad);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 FreeTemp(r_method);
636 }
637 // rBase now holds static storage base
Vladimir Marko674744e2014-04-24 15:18:26 +0100638 RegisterClass reg_class = RegClassForFieldLoadStore(store_size, field_info.IsVolatile());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 if (is_long_or_double) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100640 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 } else {
Vladimir Marko674744e2014-04-24 15:18:26 +0100642 rl_src = LoadValue(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000644 if (is_object) {
645 StoreRefDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg,
646 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100647 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000648 StoreBaseDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg, store_size,
649 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 }
651 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800652 MarkGCCard(rl_src.reg, r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700653 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800654 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700655 } else {
656 FlushAllRegs(); // Everything to home locations
buzbee33ae5582014-06-12 14:56:32 -0700657 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700658 GenSputCall<8>(this, is_long_or_double, is_object, &field_info, rl_src);
659 } else {
660 GenSputCall<4>(this, is_long_or_double, is_object, &field_info, rl_src);
661 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 }
663}
664
Andreas Gampe2f244e92014-05-08 03:35:25 -0700665template <size_t pointer_size>
666static void GenSgetCall(Mir2Lir* mir_to_lir, bool is_long_or_double, bool is_object,
667 const MirSFieldLoweringInfo* field_info) {
668 ThreadOffset<pointer_size> getter_offset =
669 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pGet64Static)
670 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pGetObjStatic)
671 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pGet32Static));
672 mir_to_lir->CallRuntimeHelperImm(getter_offset, field_info->FieldIndex(), true);
673}
674
Vladimir Markobe0e5462014-02-26 11:24:15 +0000675void Mir2Lir::GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700676 bool is_long_or_double, bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000677 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
678 cu_->compiler_driver->ProcessedStaticField(field_info.FastGet(), field_info.IsReferrersClass());
Vladimir Marko674744e2014-04-24 15:18:26 +0100679 OpSize load_size = LoadStoreOpSize(is_long_or_double, is_object);
680 if (!SLOW_FIELD_PATH && field_info.FastGet() &&
681 (!field_info.IsVolatile() || SupportsVolatileLoadStore(load_size))) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000682 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800683 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000684 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 // Fast path, static storage base is this method's class
686 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700687 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000688 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
689 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 } else {
691 // Medium path, static storage base in a different class which requires checks that the other
692 // class is initialized
Vladimir Markobe0e5462014-02-26 11:24:15 +0000693 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 // May do runtime call so everything to home locations.
695 FlushAllRegs();
696 // Using fixed register to sync with possible call to runtime support.
Chao-ying Fua77ee512014-07-01 17:43:41 -0700697 RegStorage r_method = TargetRefReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 LockTemp(r_method);
699 LoadCurrMethodDirect(r_method);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700700 r_base = TargetRefReg(kArg0);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800701 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000702 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
703 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000704 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000705 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800706 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Markobfea9c22014-01-17 17:49:33 +0000707 if (!field_info.IsInitialized() &&
708 (mir->optimization_flags & MIR_IGNORE_CLINIT_CHECK) == 0) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800709 // Check if r_base is NULL or a not yet initialized class.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800710
711 // The slow path is invoked if the r_base is NULL or the class pointed
712 // to by it is not initialized.
Ian Rogers5ddb4102014-01-07 08:58:46 -0800713 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700714 RegStorage r_tmp = TargetReg(kArg2, false);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800715 LockTemp(r_tmp);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800716 LIR* uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800717 mirror::Class::StatusOffset().Int32Value(),
718 mirror::Class::kStatusInitialized, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800719 LIR* cont = NewLIR0(kPseudoTargetLabel);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800720
buzbee2700f7e2014-03-07 09:46:20 -0800721 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000722 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800723
724 FreeTemp(r_tmp);
Ian Rogers03dbc042014-06-02 14:24:56 -0700725 // Ensure load of status and load of value don't re-order.
726 GenMemBarrier(kLoadLoad);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 FreeTemp(r_method);
729 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800730 // r_base now holds static storage base
Vladimir Marko674744e2014-04-24 15:18:26 +0100731 RegisterClass reg_class = RegClassForFieldLoadStore(load_size, field_info.IsVolatile());
732 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800733
Vladimir Marko674744e2014-04-24 15:18:26 +0100734 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000735 if (is_object) {
736 LoadRefDisp(r_base, field_offset, rl_result.reg, field_info.IsVolatile() ? kVolatile :
737 kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100738 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000739 LoadBaseDisp(r_base, field_offset, rl_result.reg, load_size, field_info.IsVolatile() ?
740 kVolatile : kNotVolatile);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800741 }
Vladimir Marko674744e2014-04-24 15:18:26 +0100742 FreeTemp(r_base);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800743
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 if (is_long_or_double) {
745 StoreValueWide(rl_dest, rl_result);
746 } else {
747 StoreValue(rl_dest, rl_result);
748 }
749 } else {
750 FlushAllRegs(); // Everything to home locations
buzbee33ae5582014-06-12 14:56:32 -0700751 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700752 GenSgetCall<8>(this, is_long_or_double, is_object, &field_info);
753 } else {
754 GenSgetCall<4>(this, is_long_or_double, is_object, &field_info);
755 }
Douglas Leung2db3e262014-06-25 16:02:55 -0700756 // FIXME: pGetXXStatic always return an int or int64 regardless of rl_dest.fp.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 if (is_long_or_double) {
Douglas Leung2db3e262014-06-25 16:02:55 -0700758 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 StoreValueWide(rl_dest, rl_result);
760 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700761 RegLocation rl_result = GetReturn(rl_dest.ref ? kRefReg : kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700762 StoreValue(rl_dest, rl_result);
763 }
764 }
765}
766
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800767// Generate code for all slow paths.
768void Mir2Lir::HandleSlowPaths() {
Chao-ying Fu8159af62014-07-07 17:13:52 -0700769 // We should check slow_paths_.Size() every time, because a new slow path
770 // may be created during slowpath->Compile().
771 for (size_t i = 0; i < slow_paths_.Size(); ++i) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800772 LIRSlowPath* slowpath = slow_paths_.Get(i);
773 slowpath->Compile();
774 }
775 slow_paths_.Reset();
776}
777
Andreas Gampe2f244e92014-05-08 03:35:25 -0700778template <size_t pointer_size>
779static void GenIgetCall(Mir2Lir* mir_to_lir, bool is_long_or_double, bool is_object,
780 const MirIFieldLoweringInfo* field_info, RegLocation rl_obj) {
781 ThreadOffset<pointer_size> getter_offset =
782 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pGet64Instance)
783 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pGetObjInstance)
784 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pGet32Instance));
785 mir_to_lir->CallRuntimeHelperImmRegLocation(getter_offset, field_info->FieldIndex(), rl_obj,
786 true);
787}
788
Vladimir Markobe0e5462014-02-26 11:24:15 +0000789void Mir2Lir::GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700791 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000792 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
793 cu_->compiler_driver->ProcessedInstanceField(field_info.FastGet());
Vladimir Marko674744e2014-04-24 15:18:26 +0100794 OpSize load_size = LoadStoreOpSize(is_long_or_double, is_object);
795 if (!SLOW_FIELD_PATH && field_info.FastGet() &&
796 (!field_info.IsVolatile() || SupportsVolatileLoadStore(load_size))) {
797 RegisterClass reg_class = RegClassForFieldLoadStore(load_size, field_info.IsVolatile());
Vladimir Markobe0e5462014-02-26 11:24:15 +0000798 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbeea0cd2d72014-06-01 09:33:49 -0700799 rl_obj = LoadValue(rl_obj, kRefReg);
Vladimir Marko674744e2014-04-24 15:18:26 +0100800 GenNullCheck(rl_obj.reg, opt_flags);
801 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
802 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000803 LIR* load_lir;
804 if (is_object) {
805 load_lir = LoadRefDisp(rl_obj.reg, field_offset, rl_result.reg, field_info.IsVolatile() ?
806 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100807 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000808 load_lir = LoadBaseDisp(rl_obj.reg, field_offset, rl_result.reg, load_size,
809 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100810 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000811 MarkPossibleNullPointerExceptionAfter(opt_flags, load_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812 if (is_long_or_double) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700813 StoreValueWide(rl_dest, rl_result);
814 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 StoreValue(rl_dest, rl_result);
816 }
817 } else {
buzbee33ae5582014-06-12 14:56:32 -0700818 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700819 GenIgetCall<8>(this, is_long_or_double, is_object, &field_info, rl_obj);
820 } else {
821 GenIgetCall<4>(this, is_long_or_double, is_object, &field_info, rl_obj);
822 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 if (is_long_or_double) {
buzbeea0cd2d72014-06-01 09:33:49 -0700824 RegLocation rl_result = GetReturnWide(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700825 StoreValueWide(rl_dest, rl_result);
826 } else {
buzbeea0cd2d72014-06-01 09:33:49 -0700827 RegLocation rl_result = GetReturn(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 StoreValue(rl_dest, rl_result);
829 }
830 }
831}
832
Andreas Gampe2f244e92014-05-08 03:35:25 -0700833template <size_t pointer_size>
834static void GenIputCall(Mir2Lir* mir_to_lir, bool is_long_or_double, bool is_object,
835 const MirIFieldLoweringInfo* field_info, RegLocation rl_obj,
836 RegLocation rl_src) {
837 ThreadOffset<pointer_size> setter_offset =
838 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pSet64Instance)
839 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pSetObjInstance)
840 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pSet32Instance));
841 mir_to_lir->CallRuntimeHelperImmRegLocationRegLocation(setter_offset, field_info->FieldIndex(),
842 rl_obj, rl_src, true);
843}
844
Vladimir Markobe0e5462014-02-26 11:24:15 +0000845void Mir2Lir::GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700846 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700847 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000848 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
849 cu_->compiler_driver->ProcessedInstanceField(field_info.FastPut());
Vladimir Marko674744e2014-04-24 15:18:26 +0100850 OpSize store_size = LoadStoreOpSize(is_long_or_double, is_object);
851 if (!SLOW_FIELD_PATH && field_info.FastPut() &&
852 (!field_info.IsVolatile() || SupportsVolatileLoadStore(store_size))) {
853 RegisterClass reg_class = RegClassForFieldLoadStore(store_size, field_info.IsVolatile());
Vladimir Markobe0e5462014-02-26 11:24:15 +0000854 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbeea0cd2d72014-06-01 09:33:49 -0700855 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700856 if (is_long_or_double) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100857 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858 } else {
859 rl_src = LoadValue(rl_src, reg_class);
Vladimir Marko674744e2014-04-24 15:18:26 +0100860 }
861 GenNullCheck(rl_obj.reg, opt_flags);
862 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000863 LIR* store;
864 if (is_object) {
865 store = StoreRefDisp(rl_obj.reg, field_offset, rl_src.reg, field_info.IsVolatile() ?
866 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100867 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000868 store = StoreBaseDisp(rl_obj.reg, field_offset, rl_src.reg, store_size,
869 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100870 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000871 MarkPossibleNullPointerExceptionAfter(opt_flags, store);
Vladimir Marko674744e2014-04-24 15:18:26 +0100872 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
873 MarkGCCard(rl_src.reg, rl_obj.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700874 }
875 } else {
buzbee33ae5582014-06-12 14:56:32 -0700876 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700877 GenIputCall<8>(this, is_long_or_double, is_object, &field_info, rl_obj, rl_src);
878 } else {
879 GenIputCall<4>(this, is_long_or_double, is_object, &field_info, rl_obj, rl_src);
880 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881 }
882}
883
Andreas Gampe2f244e92014-05-08 03:35:25 -0700884template <size_t pointer_size>
885static void GenArrayObjPutCall(Mir2Lir* mir_to_lir, bool needs_range_check, bool needs_null_check,
886 RegLocation rl_array, RegLocation rl_index, RegLocation rl_src) {
887 ThreadOffset<pointer_size> helper = needs_range_check
888 ? (needs_null_check ? QUICK_ENTRYPOINT_OFFSET(pointer_size, pAputObjectWithNullAndBoundCheck)
889 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pAputObjectWithBoundCheck))
890 : QUICK_ENTRYPOINT_OFFSET(pointer_size, pAputObject);
891 mir_to_lir->CallRuntimeHelperRegLocationRegLocationRegLocation(helper, rl_array, rl_index, rl_src,
892 true);
893}
894
Ian Rogersa9a82542013-10-04 11:17:26 -0700895void Mir2Lir::GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
896 RegLocation rl_src) {
897 bool needs_range_check = !(opt_flags & MIR_IGNORE_RANGE_CHECK);
898 bool needs_null_check = !((cu_->disable_opt & (1 << kNullCheckElimination)) &&
899 (opt_flags & MIR_IGNORE_NULL_CHECK));
buzbee33ae5582014-06-12 14:56:32 -0700900 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700901 GenArrayObjPutCall<8>(this, needs_range_check, needs_null_check, rl_array, rl_index, rl_src);
902 } else {
903 GenArrayObjPutCall<4>(this, needs_range_check, needs_null_check, rl_array, rl_index, rl_src);
904 }
Ian Rogersa9a82542013-10-04 11:17:26 -0700905}
906
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700907void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908 RegLocation rl_method = LoadCurrMethod();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700909 CheckRegLocation(rl_method);
buzbee33ae5582014-06-12 14:56:32 -0700910 RegStorage res_reg = AllocTempRef();
buzbeea0cd2d72014-06-01 09:33:49 -0700911 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700912 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
Andreas Gampe4b537a82014-06-30 22:24:53 -0700913 *cu_->dex_file,
914 type_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700915 // Call out to helper which resolves type and verifies access.
916 // Resolved type returned in kRet0.
buzbee33ae5582014-06-12 14:56:32 -0700917 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700918 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
919 type_idx, rl_method.reg, true);
920 } else {
921 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
922 type_idx, rl_method.reg, true);
923 }
buzbeea0cd2d72014-06-01 09:33:49 -0700924 RegLocation rl_result = GetReturn(kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700925 StoreValue(rl_dest, rl_result);
926 } else {
927 // We're don't need access checks, load type from dex cache
928 int32_t dex_cache_offset =
Brian Carlstromea46f952013-07-30 01:26:50 -0700929 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000930 LoadRefDisp(rl_method.reg, dex_cache_offset, res_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000931 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000932 LoadRefDisp(res_reg, offset_of_type, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
934 type_idx) || SLOW_TYPE_PATH) {
935 // Slow path, at runtime test if type is null and if so initialize
936 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800937 LIR* branch = OpCmpImmBranch(kCondEq, rl_result.reg, 0, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800938 LIR* cont = NewLIR0(kPseudoTargetLabel);
939
940 // Object to generate the slow path for class resolution.
941 class SlowPath : public LIRSlowPath {
942 public:
943 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
944 const RegLocation& rl_method, const RegLocation& rl_result) :
945 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
946 rl_method_(rl_method), rl_result_(rl_result) {
947 }
948
949 void Compile() {
950 GenerateTargetLabel();
951
buzbee33ae5582014-06-12 14:56:32 -0700952 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700953 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx_,
954 rl_method_.reg, true);
955 } else {
956 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx_,
957 rl_method_.reg, true);
958 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700959 m2l_->OpRegCopy(rl_result_.reg, m2l_->TargetRefReg(kRet0));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800960
961 m2l_->OpUnconditionalBranch(cont_);
962 }
963
964 private:
965 const int type_idx_;
966 const RegLocation rl_method_;
967 const RegLocation rl_result_;
968 };
969
970 // Add to list for future.
buzbee2700f7e2014-03-07 09:46:20 -0800971 AddSlowPath(new (arena_) SlowPath(this, branch, cont, type_idx, rl_method, rl_result));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800972
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 StoreValue(rl_dest, rl_result);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800974 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 // Fast path, we're done - just store result
976 StoreValue(rl_dest, rl_result);
977 }
978 }
979}
980
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700981void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700982 /* NOTE: Most strings should be available at compile time */
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000983 int32_t offset_of_string = mirror::ObjectArray<mirror::String>::OffsetOfElement(string_idx).
984 Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700985 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
986 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
987 // slow path, resolve string if not in dex cache
988 FlushAllRegs();
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700989 LockCallTemps(); // Using explicit registers
Mark Mendell766e9292014-01-27 07:55:47 -0800990
991 // If the Method* is already in a register, we can save a copy.
992 RegLocation rl_method = mir_graph_->GetMethodLoc();
buzbee2700f7e2014-03-07 09:46:20 -0800993 RegStorage r_method;
Mark Mendell766e9292014-01-27 07:55:47 -0800994 if (rl_method.location == kLocPhysReg) {
995 // A temp would conflict with register use below.
buzbee2700f7e2014-03-07 09:46:20 -0800996 DCHECK(!IsTemp(rl_method.reg));
997 r_method = rl_method.reg;
Mark Mendell766e9292014-01-27 07:55:47 -0800998 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700999 r_method = TargetRefReg(kArg2);
Mark Mendell766e9292014-01-27 07:55:47 -08001000 LoadCurrMethodDirect(r_method);
1001 }
buzbee695d13a2014-04-19 13:32:20 -07001002 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -07001003 TargetRefReg(kArg0), kNotVolatile);
Mark Mendell766e9292014-01-27 07:55:47 -08001004
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005 // Might call out to helper, which will return resolved string in kRet0
Andreas Gampe4b537a82014-06-30 22:24:53 -07001006 LoadRefDisp(TargetRefReg(kArg0), offset_of_string, TargetRefReg(kRet0), kNotVolatile);
1007 LIR* fromfast = OpCmpImmBranch(kCondEq, TargetRefReg(kRet0), 0, NULL);
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001008 LIR* cont = NewLIR0(kPseudoTargetLabel);
Mark Mendell766e9292014-01-27 07:55:47 -08001009
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001010 {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001011 // Object to generate the slow path for string resolution.
1012 class SlowPath : public LIRSlowPath {
1013 public:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001014 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, RegStorage r_method, int32_t string_idx) :
1015 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont),
1016 r_method_(r_method), string_idx_(string_idx) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001017 }
1018
1019 void Compile() {
1020 GenerateTargetLabel();
buzbee33ae5582014-06-12 14:56:32 -07001021 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001022 m2l_->CallRuntimeHelperRegImm(QUICK_ENTRYPOINT_OFFSET(8, pResolveString),
1023 r_method_, string_idx_, true);
1024 } else {
1025 m2l_->CallRuntimeHelperRegImm(QUICK_ENTRYPOINT_OFFSET(4, pResolveString),
1026 r_method_, string_idx_, true);
1027 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001028 m2l_->OpUnconditionalBranch(cont_);
1029 }
1030
1031 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001032 const RegStorage r_method_;
1033 const int32_t string_idx_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001034 };
1035
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001036 AddSlowPath(new (arena_) SlowPath(this, fromfast, cont, r_method, string_idx));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037 }
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001038
Brian Carlstrom7940e442013-07-12 13:46:57 -07001039 GenBarrier();
buzbeea0cd2d72014-06-01 09:33:49 -07001040 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 } else {
1042 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -07001043 RegStorage res_reg = AllocTempRef();
1044 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001045 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), res_reg,
1046 kNotVolatile);
1047 LoadRefDisp(res_reg, offset_of_string, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048 StoreValue(rl_dest, rl_result);
1049 }
1050}
1051
Andreas Gampe2f244e92014-05-08 03:35:25 -07001052template <size_t pointer_size>
1053static void GenNewInstanceImpl(Mir2Lir* mir_to_lir, CompilationUnit* cu, uint32_t type_idx,
1054 RegLocation rl_dest) {
1055 mir_to_lir->FlushAllRegs(); /* Everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056 // alloc will always check for resolution, do we also need to verify
1057 // access because the verifier was unable to?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001058 ThreadOffset<pointer_size> func_offset(-1);
1059 const DexFile* dex_file = cu->dex_file;
1060 CompilerDriver* driver = cu->compiler_driver;
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001061 if (driver->CanAccessInstantiableTypeWithoutChecks(
Andreas Gampe2f244e92014-05-08 03:35:25 -07001062 cu->method_idx, *dex_file, type_idx)) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001063 bool is_type_initialized;
1064 bool use_direct_type_ptr;
1065 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001066 bool is_finalizable;
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001067 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001068 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
1069 &direct_type_ptr, &is_finalizable) &&
1070 !is_finalizable) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001071 // The fast path.
1072 if (!use_direct_type_ptr) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001073 mir_to_lir->LoadClassType(type_idx, kArg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001074 if (!is_type_initialized) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001075 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObjectResolved);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001076 mir_to_lir->CallRuntimeHelperRegMethod(func_offset, mir_to_lir->TargetRefReg(kArg0), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001077 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001078 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObjectInitialized);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001079 mir_to_lir->CallRuntimeHelperRegMethod(func_offset, mir_to_lir->TargetRefReg(kArg0), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001080 }
1081 } else {
1082 // Use the direct pointer.
1083 if (!is_type_initialized) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001084 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObjectResolved);
1085 mir_to_lir->CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001086 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001087 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObjectInitialized);
1088 mir_to_lir->CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001089 }
1090 }
1091 } else {
1092 // The slow path.
1093 DCHECK_EQ(func_offset.Int32Value(), -1);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001094 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObject);
1095 mir_to_lir->CallRuntimeHelperImmMethod(func_offset, type_idx, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001096 }
1097 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001098 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001099 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pAllocObjectWithAccessCheck);
1100 mir_to_lir->CallRuntimeHelperImmMethod(func_offset, type_idx, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001101 }
buzbeea0cd2d72014-06-01 09:33:49 -07001102 RegLocation rl_result = mir_to_lir->GetReturn(kRefReg);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001103 mir_to_lir->StoreValue(rl_dest, rl_result);
1104}
1105
1106/*
1107 * Let helper function take care of everything. Will
1108 * call Class::NewInstanceFromCode(type_idx, method);
1109 */
1110void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest) {
buzbee33ae5582014-06-12 14:56:32 -07001111 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001112 GenNewInstanceImpl<8>(this, cu_, type_idx, rl_dest);
1113 } else {
1114 GenNewInstanceImpl<4>(this, cu_, type_idx, rl_dest);
1115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001116}
1117
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001118void Mir2Lir::GenThrow(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001119 FlushAllRegs();
buzbee33ae5582014-06-12 14:56:32 -07001120 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001121 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(8, pDeliverException), rl_src, true);
1122 } else {
1123 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException), rl_src, true);
1124 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001125}
1126
1127// For final classes there are no sub-classes to check and so we can answer the instance-of
1128// question with simple comparisons.
1129void Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
1130 RegLocation rl_src) {
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001131 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001132 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001133
buzbeea0cd2d72014-06-01 09:33:49 -07001134 RegLocation object = LoadValue(rl_src, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001135 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001136 RegStorage result_reg = rl_result.reg;
buzbeeb5860fb2014-06-21 15:31:01 -07001137 if (IsSameReg(result_reg, object.reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001138 result_reg = AllocTypedTemp(false, kCoreReg);
buzbeeb5860fb2014-06-21 15:31:01 -07001139 DCHECK(!IsSameReg(result_reg, object.reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140 }
1141 LoadConstant(result_reg, 0); // assume false
buzbee2700f7e2014-03-07 09:46:20 -08001142 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001143
buzbeea0cd2d72014-06-01 09:33:49 -07001144 RegStorage check_class = AllocTypedTemp(false, kRefReg);
1145 RegStorage object_class = AllocTypedTemp(false, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001146
1147 LoadCurrMethodDirect(check_class);
1148 if (use_declaring_class) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001149 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), check_class,
1150 kNotVolatile);
1151 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1152 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153 } else {
buzbee695d13a2014-04-19 13:32:20 -07001154 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001155 check_class, kNotVolatile);
1156 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1157 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001158 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001159 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 }
1161
1162 LIR* ne_branchover = NULL;
buzbee695d13a2014-04-19 13:32:20 -07001163 // FIXME: what should we be comparing here? compressed or decompressed references?
Brian Carlstrom7940e442013-07-12 13:46:57 -07001164 if (cu_->instruction_set == kThumb2) {
1165 OpRegReg(kOpCmp, check_class, object_class); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001166 LIR* it = OpIT(kCondEq, ""); // if-convert the test
Brian Carlstrom7940e442013-07-12 13:46:57 -07001167 LoadConstant(result_reg, 1); // .eq case - load true
Dave Allison3da67a52014-04-02 17:03:45 -07001168 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001169 } else {
1170 ne_branchover = OpCmpBranch(kCondNe, check_class, object_class, NULL);
1171 LoadConstant(result_reg, 1); // eq case - load true
1172 }
1173 LIR* target = NewLIR0(kPseudoTargetLabel);
1174 null_branchover->target = target;
1175 if (ne_branchover != NULL) {
1176 ne_branchover->target = target;
1177 }
1178 FreeTemp(object_class);
1179 FreeTemp(check_class);
1180 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001181 OpRegCopy(rl_result.reg, result_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001182 FreeTemp(result_reg);
1183 }
1184 StoreValue(rl_dest, rl_result);
1185}
1186
1187void Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1188 bool type_known_abstract, bool use_declaring_class,
1189 bool can_assume_type_is_in_dex_cache,
1190 uint32_t type_idx, RegLocation rl_dest,
1191 RegLocation rl_src) {
Mark Mendell6607d972014-02-10 06:54:18 -08001192 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001193 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendell6607d972014-02-10 06:54:18 -08001194
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 FlushAllRegs();
1196 // May generate a call - use explicit registers
1197 LockCallTemps();
Andreas Gampe4b537a82014-06-30 22:24:53 -07001198 RegStorage method_reg = TargetRefReg(kArg1);
1199 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
1200 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001201 if (needs_access_check) {
1202 // Check we have access to type_idx and if not throw IllegalAccessError,
1203 // returns Class* in kArg0
buzbee33ae5582014-06-12 14:56:32 -07001204 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001205 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
1206 type_idx, true);
1207 } else {
1208 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
1209 type_idx, true);
1210 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001211 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path
1212 LoadValueDirectFixed(rl_src, TargetRefReg(kArg0)); // kArg0 <= ref
Brian Carlstrom7940e442013-07-12 13:46:57 -07001213 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001214 LoadValueDirectFixed(rl_src, TargetRefReg(kArg0)); // kArg0 <= ref
Andreas Gampe4b537a82014-06-30 22:24:53 -07001215 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001216 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 } else {
1218 // Load dex cache entry into class_reg (kArg2)
Chao-ying Fua77ee512014-07-01 17:43:41 -07001219 LoadValueDirectFixed(rl_src, TargetRefReg(kArg0)); // kArg0 <= ref
Andreas Gampe4b537a82014-06-30 22:24:53 -07001220 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001221 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001222 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001223 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224 if (!can_assume_type_is_in_dex_cache) {
1225 // Need to test presence of type in dex cache at runtime
1226 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
1227 // Not resolved
1228 // Call out to helper, which will return resolved type in kRet0
buzbee33ae5582014-06-12 14:56:32 -07001229 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001230 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
1231 } else {
1232 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
1233 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001234 OpRegCopy(TargetRefReg(kArg2), TargetRefReg(kRet0)); // Align usage with fast path
Chao-ying Fua77ee512014-07-01 17:43:41 -07001235 LoadValueDirectFixed(rl_src, TargetRefReg(kArg0)); /* reload Ref */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001236 // Rejoin code paths
1237 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
1238 hop_branch->target = hop_target;
1239 }
1240 }
1241 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
Andreas Gampe4b537a82014-06-30 22:24:53 -07001242 RegLocation rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 if (cu_->instruction_set == kMips) {
1244 // On MIPS rArg0 != rl_result, place false in result if branch is taken.
buzbee2700f7e2014-03-07 09:46:20 -08001245 LoadConstant(rl_result.reg, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001247 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetRefReg(kArg0), 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001248
1249 /* load object->klass_ */
1250 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001251 LoadRefDisp(TargetRefReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetRefReg(kArg1),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001252 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001253 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
1254 LIR* branchover = NULL;
1255 if (type_known_final) {
1256 // rl_result == ref == null == 0.
1257 if (cu_->instruction_set == kThumb2) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001258 OpRegReg(kOpCmp, TargetRefReg(kArg1), TargetRefReg(kArg2)); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001259 LIR* it = OpIT(kCondEq, "E"); // if-convert the test
buzbee2700f7e2014-03-07 09:46:20 -08001260 LoadConstant(rl_result.reg, 1); // .eq case - load true
1261 LoadConstant(rl_result.reg, 0); // .ne case - load false
Dave Allison3da67a52014-04-02 17:03:45 -07001262 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001263 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001264 LoadConstant(rl_result.reg, 0); // ne case - load false
Chao-ying Fua77ee512014-07-01 17:43:41 -07001265 branchover = OpCmpBranch(kCondNe, TargetRefReg(kArg1), TargetRefReg(kArg2), NULL);
buzbee2700f7e2014-03-07 09:46:20 -08001266 LoadConstant(rl_result.reg, 1); // eq case - load true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 }
1268 } else {
1269 if (cu_->instruction_set == kThumb2) {
buzbee33ae5582014-06-12 14:56:32 -07001270 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001271 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial)) :
1272 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
Dave Allison3da67a52014-04-02 17:03:45 -07001273 LIR* it = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001274 if (!type_known_abstract) {
1275 /* Uses conditional nullification */
Chao-ying Fua77ee512014-07-01 17:43:41 -07001276 OpRegReg(kOpCmp, TargetRefReg(kArg1), TargetRefReg(kArg2)); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001277 it = OpIT(kCondEq, "EE"); // if-convert the test
Chao-ying Fua77ee512014-07-01 17:43:41 -07001278 LoadConstant(TargetReg(kArg0, false), 1); // .eq case - load true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001280 OpRegCopy(TargetRefReg(kArg0), TargetRefReg(kArg2)); // .ne case - arg0 <= class
Brian Carlstrom7940e442013-07-12 13:46:57 -07001281 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
Dave Allison3da67a52014-04-02 17:03:45 -07001282 if (it != nullptr) {
1283 OpEndIT(it);
1284 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 FreeTemp(r_tgt);
1286 } else {
1287 if (!type_known_abstract) {
1288 /* Uses branchovers */
buzbee2700f7e2014-03-07 09:46:20 -08001289 LoadConstant(rl_result.reg, 1); // assume true
Chao-ying Fua77ee512014-07-01 17:43:41 -07001290 branchover = OpCmpBranch(kCondEq, TargetRefReg(kArg1), TargetRefReg(kArg2), NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001291 }
buzbee33ae5582014-06-12 14:56:32 -07001292 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001293 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial)) :
1294 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001295 OpRegCopy(TargetRefReg(kArg0), TargetRefReg(kArg2)); // .ne case - arg0 <= class
Mark Mendell6607d972014-02-10 06:54:18 -08001296 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
1297 FreeTemp(r_tgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001298 }
1299 }
1300 // TODO: only clobber when type isn't final?
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001301 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001302 /* branch targets here */
1303 LIR* target = NewLIR0(kPseudoTargetLabel);
1304 StoreValue(rl_dest, rl_result);
1305 branch1->target = target;
1306 if (branchover != NULL) {
1307 branchover->target = target;
1308 }
1309}
1310
1311void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src) {
1312 bool type_known_final, type_known_abstract, use_declaring_class;
1313 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1314 *cu_->dex_file,
1315 type_idx,
1316 &type_known_final,
1317 &type_known_abstract,
1318 &use_declaring_class);
1319 bool can_assume_type_is_in_dex_cache = !needs_access_check &&
1320 cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx);
1321
1322 if ((use_declaring_class || can_assume_type_is_in_dex_cache) && type_known_final) {
1323 GenInstanceofFinal(use_declaring_class, type_idx, rl_dest, rl_src);
1324 } else {
1325 GenInstanceofCallingHelper(needs_access_check, type_known_final, type_known_abstract,
1326 use_declaring_class, can_assume_type_is_in_dex_cache,
1327 type_idx, rl_dest, rl_src);
1328 }
1329}
1330
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001331void Mir2Lir::GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001332 bool type_known_final, type_known_abstract, use_declaring_class;
1333 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1334 *cu_->dex_file,
1335 type_idx,
1336 &type_known_final,
1337 &type_known_abstract,
1338 &use_declaring_class);
1339 // Note: currently type_known_final is unused, as optimizing will only improve the performance
1340 // of the exception throw path.
1341 DexCompilationUnit* cu = mir_graph_->GetCurrentDexCompilationUnit();
Vladimir Marko2730db02014-01-27 11:15:17 +00001342 if (!needs_access_check && cu_->compiler_driver->IsSafeCast(cu, insn_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001343 // Verifier type analysis proved this check cast would never cause an exception.
1344 return;
1345 }
1346 FlushAllRegs();
1347 // May generate a call - use explicit registers
1348 LockCallTemps();
Andreas Gampe4b537a82014-06-30 22:24:53 -07001349 RegStorage method_reg = TargetRefReg(kArg1);
1350 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
1351 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 if (needs_access_check) {
1353 // Check we have access to type_idx and if not throw IllegalAccessError,
1354 // returns Class* in kRet0
1355 // InitializeTypeAndVerifyAccess(idx, method)
buzbee33ae5582014-06-12 14:56:32 -07001356 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001357 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
1358 type_idx, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001359 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001360 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
1361 type_idx, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001362 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001363 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001364 } else if (use_declaring_class) {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001365 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001366 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367 } else {
1368 // Load dex cache entry into class_reg (kArg2)
Andreas Gampe4b537a82014-06-30 22:24:53 -07001369 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001370 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001371 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001372 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001373 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx)) {
1374 // Need to test presence of type in dex cache at runtime
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001375 LIR* hop_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1376 LIR* cont = NewLIR0(kPseudoTargetLabel);
1377
1378 // Slow path to initialize the type. Executed if the type is NULL.
1379 class SlowPath : public LIRSlowPath {
1380 public:
1381 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
buzbee2700f7e2014-03-07 09:46:20 -08001382 const RegStorage class_reg) :
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001383 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
1384 class_reg_(class_reg) {
1385 }
1386
1387 void Compile() {
1388 GenerateTargetLabel();
1389
1390 // Call out to helper, which will return resolved type in kArg0
1391 // InitializeTypeFromCode(idx, method)
buzbee33ae5582014-06-12 14:56:32 -07001392 if (m2l_->cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001393 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx_,
Andreas Gampe4b537a82014-06-30 22:24:53 -07001394 m2l_->TargetRefReg(kArg1), true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001395 } else {
1396 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx_,
Andreas Gampe4b537a82014-06-30 22:24:53 -07001397 m2l_->TargetRefReg(kArg1), true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001398 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001399 m2l_->OpRegCopy(class_reg_, m2l_->TargetRefReg(kRet0)); // Align usage with fast path
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001400 m2l_->OpUnconditionalBranch(cont_);
1401 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001402
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001403 public:
1404 const int type_idx_;
buzbee2700f7e2014-03-07 09:46:20 -08001405 const RegStorage class_reg_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001406 };
1407
buzbee2700f7e2014-03-07 09:46:20 -08001408 AddSlowPath(new (arena_) SlowPath(this, hop_branch, cont, type_idx, class_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001409 }
1410 }
1411 // At this point, class_reg (kArg2) has class
Andreas Gampe4b537a82014-06-30 22:24:53 -07001412 LoadValueDirectFixed(rl_src, TargetRefReg(kArg0)); // kArg0 <= ref
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001413
1414 // Slow path for the case where the classes are not equal. In this case we need
1415 // to call a helper function to do the check.
1416 class SlowPath : public LIRSlowPath {
1417 public:
1418 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, bool load):
1419 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), load_(load) {
1420 }
1421
1422 void Compile() {
1423 GenerateTargetLabel();
1424
1425 if (load_) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001426 m2l_->LoadRefDisp(m2l_->TargetRefReg(kArg0), mirror::Object::ClassOffset().Int32Value(),
1427 m2l_->TargetRefReg(kArg1), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001428 }
buzbee33ae5582014-06-12 14:56:32 -07001429 if (m2l_->cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001430 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pCheckCast), m2l_->TargetRefReg(kArg2),
1431 m2l_->TargetRefReg(kArg1), true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001432 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001433 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pCheckCast), m2l_->TargetRefReg(kArg2),
1434 m2l_->TargetRefReg(kArg1), true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001435 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001436
1437 m2l_->OpUnconditionalBranch(cont_);
1438 }
1439
1440 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001441 const bool load_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001442 };
1443
1444 if (type_known_abstract) {
1445 // Easier case, run slow path if target is non-null (slow path will load from target)
Chao-ying Fua77ee512014-07-01 17:43:41 -07001446 LIR* branch = OpCmpImmBranch(kCondNe, TargetRefReg(kArg0), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001447 LIR* cont = NewLIR0(kPseudoTargetLabel);
1448 AddSlowPath(new (arena_) SlowPath(this, branch, cont, true));
1449 } else {
1450 // Harder, more common case. We need to generate a forward branch over the load
1451 // if the target is null. If it's non-null we perform the load and branch to the
1452 // slow path if the classes are not equal.
1453
1454 /* Null is OK - continue */
Chao-ying Fua77ee512014-07-01 17:43:41 -07001455 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetRefReg(kArg0), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001456 /* load object->klass_ */
1457 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001458 LoadRefDisp(TargetRefReg(kArg0), mirror::Object::ClassOffset().Int32Value(),
1459 TargetRefReg(kArg1), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001460
Andreas Gampe4b537a82014-06-30 22:24:53 -07001461 LIR* branch2 = OpCmpBranch(kCondNe, TargetRefReg(kArg1), class_reg, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001462 LIR* cont = NewLIR0(kPseudoTargetLabel);
1463
1464 // Add the slow path that will not perform load since this is already done.
1465 AddSlowPath(new (arena_) SlowPath(this, branch2, cont, false));
1466
1467 // Set the null check to branch to the continuation.
1468 branch1->target = cont;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001469 }
1470}
1471
1472void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001473 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001474 RegLocation rl_result;
1475 if (cu_->instruction_set == kThumb2) {
1476 /*
1477 * NOTE: This is the one place in the code in which we might have
1478 * as many as six live temporary registers. There are 5 in the normal
1479 * set for Arm. Until we have spill capabilities, temporarily add
1480 * lr to the temp set. It is safe to do this locally, but note that
1481 * lr is used explicitly elsewhere in the code generator and cannot
1482 * normally be used as a general temp register.
1483 */
1484 MarkTemp(TargetReg(kLr)); // Add lr to the temp pool
1485 FreeTemp(TargetReg(kLr)); // and make it available
1486 }
1487 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1488 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1489 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1490 // The longs may overlap - use intermediate temp if so
buzbee2700f7e2014-03-07 09:46:20 -08001491 if ((rl_result.reg.GetLowReg() == rl_src1.reg.GetHighReg()) || (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg())) {
1492 RegStorage t_reg = AllocTemp();
1493 OpRegRegReg(first_op, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1494 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
1495 OpRegCopy(rl_result.reg.GetLow(), t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496 FreeTemp(t_reg);
1497 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001498 OpRegRegReg(first_op, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1499 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001500 }
1501 /*
1502 * NOTE: If rl_dest refers to a frame variable in a large frame, the
1503 * following StoreValueWide might need to allocate a temp register.
1504 * To further work around the lack of a spill capability, explicitly
1505 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
1506 * Remove when spill is functional.
1507 */
1508 FreeRegLocTemps(rl_result, rl_src1);
1509 FreeRegLocTemps(rl_result, rl_src2);
1510 StoreValueWide(rl_dest, rl_result);
1511 if (cu_->instruction_set == kThumb2) {
1512 Clobber(TargetReg(kLr));
1513 UnmarkTemp(TargetReg(kLr)); // Remove lr from the temp pool
1514 }
1515}
1516
1517
Andreas Gampe2f244e92014-05-08 03:35:25 -07001518template <size_t pointer_size>
1519static void GenShiftOpLongCall(Mir2Lir* mir_to_lir, Instruction::Code opcode, RegLocation rl_src1,
1520 RegLocation rl_shift) {
1521 ThreadOffset<pointer_size> func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522
1523 switch (opcode) {
1524 case Instruction::SHL_LONG:
1525 case Instruction::SHL_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07001526 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pShlLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001527 break;
1528 case Instruction::SHR_LONG:
1529 case Instruction::SHR_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07001530 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pShrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001531 break;
1532 case Instruction::USHR_LONG:
1533 case Instruction::USHR_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07001534 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pUshrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001535 break;
1536 default:
1537 LOG(FATAL) << "Unexpected case";
1538 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001539 mir_to_lir->FlushAllRegs(); /* Send everything to home location */
1540 mir_to_lir->CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_shift, false);
1541}
1542
1543void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
1544 RegLocation rl_src1, RegLocation rl_shift) {
buzbee33ae5582014-06-12 14:56:32 -07001545 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001546 GenShiftOpLongCall<8>(this, opcode, rl_src1, rl_shift);
1547 } else {
1548 GenShiftOpLongCall<4>(this, opcode, rl_src1, rl_shift);
1549 }
buzbeea0cd2d72014-06-01 09:33:49 -07001550 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001551 StoreValueWide(rl_dest, rl_result);
1552}
1553
1554
1555void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001556 RegLocation rl_src1, RegLocation rl_src2) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001557 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001558 OpKind op = kOpBkpt;
1559 bool is_div_rem = false;
1560 bool check_zero = false;
1561 bool unary = false;
1562 RegLocation rl_result;
1563 bool shift_op = false;
1564 switch (opcode) {
1565 case Instruction::NEG_INT:
1566 op = kOpNeg;
1567 unary = true;
1568 break;
1569 case Instruction::NOT_INT:
1570 op = kOpMvn;
1571 unary = true;
1572 break;
1573 case Instruction::ADD_INT:
1574 case Instruction::ADD_INT_2ADDR:
1575 op = kOpAdd;
1576 break;
1577 case Instruction::SUB_INT:
1578 case Instruction::SUB_INT_2ADDR:
1579 op = kOpSub;
1580 break;
1581 case Instruction::MUL_INT:
1582 case Instruction::MUL_INT_2ADDR:
1583 op = kOpMul;
1584 break;
1585 case Instruction::DIV_INT:
1586 case Instruction::DIV_INT_2ADDR:
1587 check_zero = true;
1588 op = kOpDiv;
1589 is_div_rem = true;
1590 break;
1591 /* NOTE: returns in kArg1 */
1592 case Instruction::REM_INT:
1593 case Instruction::REM_INT_2ADDR:
1594 check_zero = true;
1595 op = kOpRem;
1596 is_div_rem = true;
1597 break;
1598 case Instruction::AND_INT:
1599 case Instruction::AND_INT_2ADDR:
1600 op = kOpAnd;
1601 break;
1602 case Instruction::OR_INT:
1603 case Instruction::OR_INT_2ADDR:
1604 op = kOpOr;
1605 break;
1606 case Instruction::XOR_INT:
1607 case Instruction::XOR_INT_2ADDR:
1608 op = kOpXor;
1609 break;
1610 case Instruction::SHL_INT:
1611 case Instruction::SHL_INT_2ADDR:
1612 shift_op = true;
1613 op = kOpLsl;
1614 break;
1615 case Instruction::SHR_INT:
1616 case Instruction::SHR_INT_2ADDR:
1617 shift_op = true;
1618 op = kOpAsr;
1619 break;
1620 case Instruction::USHR_INT:
1621 case Instruction::USHR_INT_2ADDR:
1622 shift_op = true;
1623 op = kOpLsr;
1624 break;
1625 default:
1626 LOG(FATAL) << "Invalid word arith op: " << opcode;
1627 }
1628 if (!is_div_rem) {
1629 if (unary) {
1630 rl_src1 = LoadValue(rl_src1, kCoreReg);
1631 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001632 OpRegReg(op, rl_result.reg, rl_src1.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001633 } else {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001634 if ((shift_op) && (cu_->instruction_set != kArm64)) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001635 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001636 RegStorage t_reg = AllocTemp();
1637 OpRegRegImm(kOpAnd, t_reg, rl_src2.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001638 rl_src1 = LoadValue(rl_src1, kCoreReg);
1639 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001640 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001641 FreeTemp(t_reg);
1642 } else {
1643 rl_src1 = LoadValue(rl_src1, kCoreReg);
1644 rl_src2 = LoadValue(rl_src2, kCoreReg);
1645 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001646 OpRegRegReg(op, rl_result.reg, rl_src1.reg, rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001647 }
1648 }
1649 StoreValue(rl_dest, rl_result);
1650 } else {
Dave Allison70202782013-10-22 17:52:19 -07001651 bool done = false; // Set to true if we happen to find a way to use a real instruction.
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001652 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001653 rl_src1 = LoadValue(rl_src1, kCoreReg);
1654 rl_src2 = LoadValue(rl_src2, kCoreReg);
1655 if (check_zero) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001656 GenDivZeroCheck(rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001657 }
buzbee2700f7e2014-03-07 09:46:20 -08001658 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001659 done = true;
1660 } else if (cu_->instruction_set == kThumb2) {
1661 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1662 // Use ARM SDIV instruction for division. For remainder we also need to
1663 // calculate using a MUL and subtract.
1664 rl_src1 = LoadValue(rl_src1, kCoreReg);
1665 rl_src2 = LoadValue(rl_src2, kCoreReg);
1666 if (check_zero) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001667 GenDivZeroCheck(rl_src2.reg);
Dave Allison70202782013-10-22 17:52:19 -07001668 }
buzbee2700f7e2014-03-07 09:46:20 -08001669 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001670 done = true;
1671 }
1672 }
1673
1674 // If we haven't already generated the code use the callout function.
1675 if (!done) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001676 FlushAllRegs(); /* Send everything to home location */
Chao-ying Fua77ee512014-07-01 17:43:41 -07001677 LoadValueDirectFixed(rl_src2, TargetReg(kArg1, false));
buzbee33ae5582014-06-12 14:56:32 -07001678 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001679 CallHelperSetup(QUICK_ENTRYPOINT_OFFSET(8, pIdivmod)) :
1680 CallHelperSetup(QUICK_ENTRYPOINT_OFFSET(4, pIdivmod));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001681 LoadValueDirectFixed(rl_src1, TargetReg(kArg0, false));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001682 if (check_zero) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001683 GenDivZeroCheck(TargetReg(kArg1, false));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001684 }
Dave Allison70202782013-10-22 17:52:19 -07001685 // NOTE: callout here is not a safepoint.
buzbee33ae5582014-06-12 14:56:32 -07001686 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001687 CallHelper(r_tgt, QUICK_ENTRYPOINT_OFFSET(8, pIdivmod), false /* not a safepoint */);
1688 } else {
1689 CallHelper(r_tgt, QUICK_ENTRYPOINT_OFFSET(4, pIdivmod), false /* not a safepoint */);
1690 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001691 if (op == kOpDiv)
buzbeea0cd2d72014-06-01 09:33:49 -07001692 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001693 else
1694 rl_result = GetReturnAlt();
1695 }
1696 StoreValue(rl_dest, rl_result);
1697 }
1698}
1699
1700/*
1701 * The following are the first-level codegen routines that analyze the format
1702 * of each bytecode then either dispatch special purpose codegen routines
1703 * or produce corresponding Thumb instructions directly.
1704 */
1705
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706// Returns true if no more than two bits are set in 'x'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001707static bool IsPopCountLE2(unsigned int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001708 x &= x - 1;
1709 return (x & (x - 1)) == 0;
1710}
1711
Brian Carlstrom7940e442013-07-12 13:46:57 -07001712// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1713// and store the result in 'rl_dest'.
buzbee11b63d12013-08-27 07:34:17 -07001714bool Mir2Lir::HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001715 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001716 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
1717 return false;
1718 }
1719 // No divide instruction for Arm, so check for more special cases
1720 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
buzbee11b63d12013-08-27 07:34:17 -07001721 return SmallLiteralDivRem(dalvik_opcode, is_div, rl_src, rl_dest, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001722 }
1723 int k = LowestSetBit(lit);
1724 if (k >= 30) {
1725 // Avoid special cases.
1726 return false;
1727 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001728 rl_src = LoadValue(rl_src, kCoreReg);
1729 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee11b63d12013-08-27 07:34:17 -07001730 if (is_div) {
buzbee2700f7e2014-03-07 09:46:20 -08001731 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001732 if (lit == 2) {
1733 // Division by 2 is by far the most common division by constant.
buzbee2700f7e2014-03-07 09:46:20 -08001734 OpRegRegImm(kOpLsr, t_reg, rl_src.reg, 32 - k);
1735 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1736 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001737 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001738 OpRegRegImm(kOpAsr, t_reg, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001740 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1741 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001742 }
1743 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001744 RegStorage t_reg1 = AllocTemp();
1745 RegStorage t_reg2 = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001746 if (lit == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001747 OpRegRegImm(kOpLsr, t_reg1, rl_src.reg, 32 - k);
1748 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001749 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
buzbee2700f7e2014-03-07 09:46:20 -08001750 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001751 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001752 OpRegRegImm(kOpAsr, t_reg1, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001753 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001754 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001755 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
buzbee2700f7e2014-03-07 09:46:20 -08001756 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001757 }
1758 }
1759 StoreValue(rl_dest, rl_result);
1760 return true;
1761}
1762
1763// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1764// and store the result in 'rl_dest'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001765bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001766 if (lit < 0) {
1767 return false;
1768 }
1769 if (lit == 0) {
1770 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1771 LoadConstant(rl_result.reg, 0);
1772 StoreValue(rl_dest, rl_result);
1773 return true;
1774 }
1775 if (lit == 1) {
1776 rl_src = LoadValue(rl_src, kCoreReg);
1777 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1778 OpRegCopy(rl_result.reg, rl_src.reg);
1779 StoreValue(rl_dest, rl_result);
1780 return true;
1781 }
Zheng Xuf9719f92014-04-02 13:31:31 +01001782 // There is RegRegRegShift on Arm, so check for more special cases
1783 if (cu_->instruction_set == kThumb2) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001784 return EasyMultiply(rl_src, rl_dest, lit);
1785 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001786 // Can we simplify this multiplication?
1787 bool power_of_two = false;
1788 bool pop_count_le2 = false;
1789 bool power_of_two_minus_one = false;
Ian Rogerse2143c02014-03-28 08:47:16 -07001790 if (IsPowerOfTwo(lit)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001791 power_of_two = true;
1792 } else if (IsPopCountLE2(lit)) {
1793 pop_count_le2 = true;
1794 } else if (IsPowerOfTwo(lit + 1)) {
1795 power_of_two_minus_one = true;
1796 } else {
1797 return false;
1798 }
1799 rl_src = LoadValue(rl_src, kCoreReg);
1800 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1801 if (power_of_two) {
1802 // Shift.
buzbee2700f7e2014-03-07 09:46:20 -08001803 OpRegRegImm(kOpLsl, rl_result.reg, rl_src.reg, LowestSetBit(lit));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001804 } else if (pop_count_le2) {
1805 // Shift and add and shift.
1806 int first_bit = LowestSetBit(lit);
1807 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
1808 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
1809 } else {
1810 // Reverse subtract: (src << (shift + 1)) - src.
1811 DCHECK(power_of_two_minus_one);
1812 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
buzbee2700f7e2014-03-07 09:46:20 -08001813 RegStorage t_reg = AllocTemp();
1814 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, LowestSetBit(lit + 1));
1815 OpRegRegReg(kOpSub, rl_result.reg, t_reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001816 }
1817 StoreValue(rl_dest, rl_result);
1818 return true;
1819}
1820
1821void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001822 int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001823 RegLocation rl_result;
1824 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1825 int shift_op = false;
1826 bool is_div = false;
1827
1828 switch (opcode) {
1829 case Instruction::RSUB_INT_LIT8:
1830 case Instruction::RSUB_INT: {
1831 rl_src = LoadValue(rl_src, kCoreReg);
1832 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1833 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001834 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001835 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001836 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1837 OpRegImm(kOpAdd, rl_result.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001838 }
1839 StoreValue(rl_dest, rl_result);
1840 return;
1841 }
1842
1843 case Instruction::SUB_INT:
1844 case Instruction::SUB_INT_2ADDR:
1845 lit = -lit;
1846 // Intended fallthrough
1847 case Instruction::ADD_INT:
1848 case Instruction::ADD_INT_2ADDR:
1849 case Instruction::ADD_INT_LIT8:
1850 case Instruction::ADD_INT_LIT16:
1851 op = kOpAdd;
1852 break;
1853 case Instruction::MUL_INT:
1854 case Instruction::MUL_INT_2ADDR:
1855 case Instruction::MUL_INT_LIT8:
1856 case Instruction::MUL_INT_LIT16: {
1857 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
1858 return;
1859 }
1860 op = kOpMul;
1861 break;
1862 }
1863 case Instruction::AND_INT:
1864 case Instruction::AND_INT_2ADDR:
1865 case Instruction::AND_INT_LIT8:
1866 case Instruction::AND_INT_LIT16:
1867 op = kOpAnd;
1868 break;
1869 case Instruction::OR_INT:
1870 case Instruction::OR_INT_2ADDR:
1871 case Instruction::OR_INT_LIT8:
1872 case Instruction::OR_INT_LIT16:
1873 op = kOpOr;
1874 break;
1875 case Instruction::XOR_INT:
1876 case Instruction::XOR_INT_2ADDR:
1877 case Instruction::XOR_INT_LIT8:
1878 case Instruction::XOR_INT_LIT16:
1879 op = kOpXor;
1880 break;
1881 case Instruction::SHL_INT_LIT8:
1882 case Instruction::SHL_INT:
1883 case Instruction::SHL_INT_2ADDR:
1884 lit &= 31;
1885 shift_op = true;
1886 op = kOpLsl;
1887 break;
1888 case Instruction::SHR_INT_LIT8:
1889 case Instruction::SHR_INT:
1890 case Instruction::SHR_INT_2ADDR:
1891 lit &= 31;
1892 shift_op = true;
1893 op = kOpAsr;
1894 break;
1895 case Instruction::USHR_INT_LIT8:
1896 case Instruction::USHR_INT:
1897 case Instruction::USHR_INT_2ADDR:
1898 lit &= 31;
1899 shift_op = true;
1900 op = kOpLsr;
1901 break;
1902
1903 case Instruction::DIV_INT:
1904 case Instruction::DIV_INT_2ADDR:
1905 case Instruction::DIV_INT_LIT8:
1906 case Instruction::DIV_INT_LIT16:
1907 case Instruction::REM_INT:
1908 case Instruction::REM_INT_2ADDR:
1909 case Instruction::REM_INT_LIT8:
1910 case Instruction::REM_INT_LIT16: {
1911 if (lit == 0) {
Mingyao Yange643a172014-04-08 11:02:52 -07001912 GenDivZeroException();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001913 return;
1914 }
buzbee11b63d12013-08-27 07:34:17 -07001915 if ((opcode == Instruction::DIV_INT) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001916 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee11b63d12013-08-27 07:34:17 -07001917 (opcode == Instruction::DIV_INT_LIT8) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001918 (opcode == Instruction::DIV_INT_LIT16)) {
1919 is_div = true;
1920 } else {
1921 is_div = false;
1922 }
buzbee11b63d12013-08-27 07:34:17 -07001923 if (HandleEasyDivRem(opcode, is_div, rl_src, rl_dest, lit)) {
1924 return;
1925 }
Dave Allison70202782013-10-22 17:52:19 -07001926
1927 bool done = false;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001928 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001929 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001930 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001931 done = true;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001932 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendell2bf31e62014-01-23 12:13:40 -08001933 rl_result = GenDivRemLit(rl_dest, rl_src, lit, is_div);
1934 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001935 } else if (cu_->instruction_set == kThumb2) {
1936 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1937 // Use ARM SDIV instruction for division. For remainder we also need to
1938 // calculate using a MUL and subtract.
1939 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001940 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001941 done = true;
1942 }
1943 }
1944
1945 if (!done) {
1946 FlushAllRegs(); /* Everything to home location. */
Chao-ying Fua77ee512014-07-01 17:43:41 -07001947 LoadValueDirectFixed(rl_src, TargetReg(kArg0, false));
1948 Clobber(TargetReg(kArg0, false));
buzbee33ae5582014-06-12 14:56:32 -07001949 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001950 CallRuntimeHelperRegImm(QUICK_ENTRYPOINT_OFFSET(8, pIdivmod), TargetReg(kArg0, false), lit,
Andreas Gampe2f244e92014-05-08 03:35:25 -07001951 false);
1952 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001953 CallRuntimeHelperRegImm(QUICK_ENTRYPOINT_OFFSET(4, pIdivmod), TargetReg(kArg0, false), lit,
Andreas Gampe2f244e92014-05-08 03:35:25 -07001954 false);
1955 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001956 if (is_div)
buzbeea0cd2d72014-06-01 09:33:49 -07001957 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001958 else
1959 rl_result = GetReturnAlt();
1960 }
1961 StoreValue(rl_dest, rl_result);
1962 return;
1963 }
1964 default:
1965 LOG(FATAL) << "Unexpected opcode " << opcode;
1966 }
1967 rl_src = LoadValue(rl_src, kCoreReg);
1968 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dave Allison70202782013-10-22 17:52:19 -07001969 // Avoid shifts by literal 0 - no support in Thumb. Change to copy.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001970 if (shift_op && (lit == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -08001971 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001972 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001973 OpRegRegImm(op, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001974 }
1975 StoreValue(rl_dest, rl_result);
1976}
1977
Andreas Gampe2f244e92014-05-08 03:35:25 -07001978template <size_t pointer_size>
1979static void GenArithOpLongImpl(Mir2Lir* mir_to_lir, CompilationUnit* cu, Instruction::Code opcode,
1980 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001981 RegLocation rl_result;
1982 OpKind first_op = kOpBkpt;
1983 OpKind second_op = kOpBkpt;
1984 bool call_out = false;
1985 bool check_zero = false;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001986 ThreadOffset<pointer_size> func_offset(-1);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001987 int ret_reg = mir_to_lir->TargetReg(kRet0, false).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001988
1989 switch (opcode) {
1990 case Instruction::NOT_LONG:
Chao-ying Fua0147762014-06-06 18:38:49 -07001991 if (cu->instruction_set == kArm64 || cu->instruction_set == kX86_64) {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001992 mir_to_lir->GenNotLong(rl_dest, rl_src2);
1993 return;
1994 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001995 rl_src2 = mir_to_lir->LoadValueWide(rl_src2, kCoreReg);
1996 rl_result = mir_to_lir->EvalLoc(rl_dest, kCoreReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001997 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08001998 if (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg()) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001999 RegStorage t_reg = mir_to_lir->AllocTemp();
2000 mir_to_lir->OpRegCopy(t_reg, rl_src2.reg.GetHigh());
2001 mir_to_lir->OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
2002 mir_to_lir->OpRegReg(kOpMvn, rl_result.reg.GetHigh(), t_reg);
2003 mir_to_lir->FreeTemp(t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002004 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002005 mir_to_lir->OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
2006 mir_to_lir->OpRegReg(kOpMvn, rl_result.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07002007 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07002008 mir_to_lir->StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002009 return;
2010 case Instruction::ADD_LONG:
2011 case Instruction::ADD_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07002012 if (cu->instruction_set != kThumb2) {
2013 mir_to_lir->GenAddLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002014 return;
2015 }
2016 first_op = kOpAdd;
2017 second_op = kOpAdc;
2018 break;
2019 case Instruction::SUB_LONG:
2020 case Instruction::SUB_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07002021 if (cu->instruction_set != kThumb2) {
2022 mir_to_lir->GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002023 return;
2024 }
2025 first_op = kOpSub;
2026 second_op = kOpSbc;
2027 break;
2028 case Instruction::MUL_LONG:
2029 case Instruction::MUL_LONG_2ADDR:
Andreas Gampe2f244e92014-05-08 03:35:25 -07002030 if (cu->instruction_set != kMips) {
2031 mir_to_lir->GenMulLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002032 return;
2033 } else {
2034 call_out = true;
Chao-ying Fua77ee512014-07-01 17:43:41 -07002035 ret_reg = mir_to_lir->TargetReg(kRet0, false).GetReg();
Andreas Gampe2f244e92014-05-08 03:35:25 -07002036 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pLmul);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002037 }
2038 break;
2039 case Instruction::DIV_LONG:
2040 case Instruction::DIV_LONG_2ADDR:
Chao-ying Fua0147762014-06-06 18:38:49 -07002041 if (cu->instruction_set == kArm64 || cu->instruction_set == kX86_64) {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01002042 mir_to_lir->GenDivRemLong(opcode, rl_dest, rl_src1, rl_src2, /*is_div*/ true);
2043 return;
2044 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002045 call_out = true;
2046 check_zero = true;
Chao-ying Fua77ee512014-07-01 17:43:41 -07002047 ret_reg = mir_to_lir->TargetReg(kRet0, false).GetReg();
Andreas Gampe2f244e92014-05-08 03:35:25 -07002048 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pLdiv);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002049 break;
2050 case Instruction::REM_LONG:
2051 case Instruction::REM_LONG_2ADDR:
Chao-ying Fua0147762014-06-06 18:38:49 -07002052 if (cu->instruction_set == kArm64 || cu->instruction_set == kX86_64) {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01002053 mir_to_lir->GenDivRemLong(opcode, rl_dest, rl_src1, rl_src2, /*is_div*/ false);
2054 return;
2055 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002056 call_out = true;
2057 check_zero = true;
Andreas Gampe2f244e92014-05-08 03:35:25 -07002058 func_offset = QUICK_ENTRYPOINT_OFFSET(pointer_size, pLmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002059 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
Chao-ying Fua77ee512014-07-01 17:43:41 -07002060 ret_reg = (cu->instruction_set == kThumb2) ? mir_to_lir->TargetReg(kArg2, false).GetReg() :
2061 mir_to_lir->TargetReg(kRet0, false).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07002062 break;
2063 case Instruction::AND_LONG_2ADDR:
2064 case Instruction::AND_LONG:
Serban Constantinescued65c5e2014-05-22 15:10:18 +01002065 if (cu->instruction_set == kX86 || cu->instruction_set == kX86_64 ||
2066 cu->instruction_set == kArm64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002067 return mir_to_lir->GenAndLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002068 }
2069 first_op = kOpAnd;
2070 second_op = kOpAnd;
2071 break;
2072 case Instruction::OR_LONG:
2073 case Instruction::OR_LONG_2ADDR:
Serban Constantinescued65c5e2014-05-22 15:10:18 +01002074 if (cu->instruction_set == kX86 || cu->instruction_set == kX86_64 ||
2075 cu->instruction_set == kArm64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002076 mir_to_lir->GenOrLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002077 return;
2078 }
2079 first_op = kOpOr;
2080 second_op = kOpOr;
2081 break;
2082 case Instruction::XOR_LONG:
2083 case Instruction::XOR_LONG_2ADDR:
Serban Constantinescued65c5e2014-05-22 15:10:18 +01002084 if (cu->instruction_set == kX86 || cu->instruction_set == kX86_64 ||
2085 cu->instruction_set == kArm64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002086 mir_to_lir->GenXorLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002087 return;
2088 }
2089 first_op = kOpXor;
2090 second_op = kOpXor;
2091 break;
2092 case Instruction::NEG_LONG: {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002093 mir_to_lir->GenNegLong(rl_dest, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002094 return;
2095 }
2096 default:
2097 LOG(FATAL) << "Invalid long arith op";
2098 }
2099 if (!call_out) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002100 mir_to_lir->GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002101 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002102 mir_to_lir->FlushAllRegs(); /* Send everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07002103 if (check_zero) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002104 RegStorage r_tmp1 = mir_to_lir->TargetReg(kArg0, kArg1);
2105 RegStorage r_tmp2 = mir_to_lir->TargetReg(kArg2, kArg3);
Andreas Gampe2f244e92014-05-08 03:35:25 -07002106 mir_to_lir->LoadValueDirectWideFixed(rl_src2, r_tmp2);
2107 RegStorage r_tgt = mir_to_lir->CallHelperSetup(func_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002108 mir_to_lir->GenDivZeroCheckWide(mir_to_lir->TargetReg(kArg2, kArg3));
Andreas Gampe2f244e92014-05-08 03:35:25 -07002109 mir_to_lir->LoadValueDirectWideFixed(rl_src1, r_tmp1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002110 // NOTE: callout here is not a safepoint
Andreas Gampe2f244e92014-05-08 03:35:25 -07002111 mir_to_lir->CallHelper(r_tgt, func_offset, false /* not safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002112 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002113 mir_to_lir->CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_src2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002114 }
2115 // Adjust return regs in to handle case of rem returning kArg2/kArg3
Chao-ying Fua77ee512014-07-01 17:43:41 -07002116 if (ret_reg == mir_to_lir->TargetReg(kRet0, false).GetReg())
buzbeea0cd2d72014-06-01 09:33:49 -07002117 rl_result = mir_to_lir->GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002118 else
Andreas Gampe2f244e92014-05-08 03:35:25 -07002119 rl_result = mir_to_lir->GetReturnWideAlt();
2120 mir_to_lir->StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002121 }
2122}
2123
Andreas Gampe2f244e92014-05-08 03:35:25 -07002124void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
2125 RegLocation rl_src1, RegLocation rl_src2) {
buzbee33ae5582014-06-12 14:56:32 -07002126 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002127 GenArithOpLongImpl<8>(this, cu_, opcode, rl_dest, rl_src1, rl_src2);
2128 } else {
2129 GenArithOpLongImpl<4>(this, cu_, opcode, rl_dest, rl_src1, rl_src2);
2130 }
2131}
2132
Mark Mendelle87f9b52014-04-30 14:13:18 -04002133void Mir2Lir::GenConst(RegLocation rl_dest, int value) {
2134 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
2135 LoadConstantNoClobber(rl_result.reg, value);
2136 StoreValue(rl_dest, rl_result);
2137 if (value == 0) {
2138 Workaround7250540(rl_dest, rl_result.reg);
2139 }
2140}
2141
Andreas Gampe2f244e92014-05-08 03:35:25 -07002142template <size_t pointer_size>
2143void Mir2Lir::GenConversionCall(ThreadOffset<pointer_size> func_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002144 RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002145 /*
2146 * Don't optimize the register usage since it calls out to support
2147 * functions
2148 */
Andreas Gampe2f244e92014-05-08 03:35:25 -07002149 DCHECK_EQ(pointer_size, GetInstructionSetPointerSize(cu_->instruction_set));
2150
Brian Carlstrom7940e442013-07-12 13:46:57 -07002151 FlushAllRegs(); /* Send everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07002152 CallRuntimeHelperRegLocation(func_offset, rl_src, false);
2153 if (rl_dest.wide) {
2154 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002155 rl_result = GetReturnWide(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002156 StoreValueWide(rl_dest, rl_result);
2157 } else {
2158 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002159 rl_result = GetReturn(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002160 StoreValue(rl_dest, rl_result);
2161 }
2162}
Andreas Gampe2f244e92014-05-08 03:35:25 -07002163template void Mir2Lir::GenConversionCall(ThreadOffset<4> func_offset,
2164 RegLocation rl_dest, RegLocation rl_src);
2165template void Mir2Lir::GenConversionCall(ThreadOffset<8> func_offset,
2166 RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002167
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002168class SuspendCheckSlowPath : public Mir2Lir::LIRSlowPath {
2169 public:
2170 SuspendCheckSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont)
2171 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont) {
2172 }
2173
2174 void Compile() OVERRIDE {
2175 m2l_->ResetRegPool();
2176 m2l_->ResetDefTracking();
2177 GenerateTargetLabel(kPseudoSuspendTarget);
buzbee33ae5582014-06-12 14:56:32 -07002178 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002179 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(8, pTestSuspend), true);
2180 } else {
2181 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pTestSuspend), true);
2182 }
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002183 if (cont_ != nullptr) {
2184 m2l_->OpUnconditionalBranch(cont_);
2185 }
2186 }
2187};
2188
Brian Carlstrom7940e442013-07-12 13:46:57 -07002189/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002190void Mir2Lir::GenSuspendTest(int opt_flags) {
Andreas Gampe5655e842014-06-17 16:36:07 -07002191 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002192 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2193 return;
2194 }
2195 FlushAllRegs();
2196 LIR* branch = OpTestSuspend(NULL);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002197 LIR* cont = NewLIR0(kPseudoTargetLabel);
2198 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, cont));
Dave Allisonb373e092014-02-20 16:06:36 -08002199 } else {
2200 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2201 return;
2202 }
2203 FlushAllRegs(); // TODO: needed?
2204 LIR* inst = CheckSuspendUsingLoad();
2205 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002206 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002207}
2208
2209/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002210void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target) {
Andreas Gampe5655e842014-06-17 16:36:07 -07002211 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002212 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2213 OpUnconditionalBranch(target);
2214 return;
2215 }
2216 OpTestSuspend(target);
Dave Allisonb373e092014-02-20 16:06:36 -08002217 FlushAllRegs();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002218 LIR* branch = OpUnconditionalBranch(nullptr);
2219 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, target));
Dave Allisonb373e092014-02-20 16:06:36 -08002220 } else {
2221 // For the implicit suspend check, just perform the trigger
2222 // load and branch to the target.
2223 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2224 OpUnconditionalBranch(target);
2225 return;
2226 }
2227 FlushAllRegs();
2228 LIR* inst = CheckSuspendUsingLoad();
2229 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002230 OpUnconditionalBranch(target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002231 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002232}
2233
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002234/* Call out to helper assembly routine that will null check obj and then lock it. */
2235void Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
2236 FlushAllRegs();
buzbee33ae5582014-06-12 14:56:32 -07002237 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002238 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(8, pLockObject), rl_src, true);
2239 } else {
2240 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pLockObject), rl_src, true);
2241 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002242}
2243
2244/* Call out to helper assembly routine that will null check obj and then unlock it. */
2245void Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
2246 FlushAllRegs();
buzbee33ae5582014-06-12 14:56:32 -07002247 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002248 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(8, pUnlockObject), rl_src, true);
2249 } else {
2250 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject), rl_src, true);
2251 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002252}
2253
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002254/* Generic code for generating a wide constant into a VR. */
2255void Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
2256 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002257 LoadConstantWide(rl_result.reg, value);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002258 StoreValueWide(rl_dest, rl_result);
2259}
2260
Brian Carlstrom7940e442013-07-12 13:46:57 -07002261} // namespace art