blob: ae9b0f4bafaa69930aecb501da0fea2e2ad309a3 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_internals.h"
Yevgeny Roubane3ea8382014-08-08 16:29:38 +070018#include "driver/compiler_options.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070019#include "dex_file-inl.h"
20#include "gc_map.h"
Nicolas Geoffray92cf83e2014-03-18 17:59:20 +000021#include "gc_map_builder.h"
Ian Rogers96faf5b2013-08-09 22:05:32 -070022#include "mapping_table.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mir_to_lir-inl.h"
Vladimir Marko5816ed42013-11-27 17:04:20 +000024#include "dex/quick/dex_file_method_inliner.h"
25#include "dex/quick/dex_file_to_method_inliner_map.h"
Vladimir Markoc7f83202014-01-24 17:55:18 +000026#include "dex/verification_results.h"
Vladimir Marko2730db02014-01-27 11:15:17 +000027#include "dex/verified_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "verifier/dex_gc_map.h"
29#include "verifier/method_verifier.h"
Vladimir Marko2e589aa2014-02-25 17:53:53 +000030#include "vmap_table.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031
32namespace art {
33
Vladimir Marko06606b92013-12-02 15:31:08 +000034namespace {
35
36/* Dump a mapping table */
37template <typename It>
38void DumpMappingTable(const char* table_name, const char* descriptor, const char* name,
39 const Signature& signature, uint32_t size, It first) {
40 if (size != 0) {
Ian Rogers107c31e2014-01-23 20:55:29 -080041 std::string line(StringPrintf("\n %s %s%s_%s_table[%u] = {", table_name,
Vladimir Marko06606b92013-12-02 15:31:08 +000042 descriptor, name, signature.ToString().c_str(), size));
43 std::replace(line.begin(), line.end(), ';', '_');
44 LOG(INFO) << line;
45 for (uint32_t i = 0; i != size; ++i) {
46 line = StringPrintf(" {0x%05x, 0x%04x},", first.NativePcOffset(), first.DexPc());
47 ++first;
48 LOG(INFO) << line;
49 }
50 LOG(INFO) <<" };\n\n";
51 }
52}
53
54} // anonymous namespace
55
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070056bool Mir2Lir::IsInexpensiveConstant(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 bool res = false;
58 if (rl_src.is_const) {
59 if (rl_src.wide) {
Andreas Gampede0b9962014-08-27 14:24:42 -070060 // For wide registers, check whether we're the high partner. In that case we need to switch
61 // to the lower one for the correct value.
62 if (rl_src.high_word) {
63 rl_src.high_word = false;
64 rl_src.s_reg_low--;
65 rl_src.orig_sreg--;
66 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 if (rl_src.fp) {
Andreas Gampede0b9962014-08-27 14:24:42 -070068 res = InexpensiveConstantDouble(mir_graph_->ConstantValueWide(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 } else {
Andreas Gampede0b9962014-08-27 14:24:42 -070070 res = InexpensiveConstantLong(mir_graph_->ConstantValueWide(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -070071 }
72 } else {
73 if (rl_src.fp) {
Andreas Gampede0b9962014-08-27 14:24:42 -070074 res = InexpensiveConstantFloat(mir_graph_->ConstantValue(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -070075 } else {
Andreas Gampede0b9962014-08-27 14:24:42 -070076 res = InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -070077 }
78 }
79 }
80 return res;
81}
82
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070083void Mir2Lir::MarkSafepointPC(LIR* inst) {
buzbeeb48819d2013-09-14 16:15:25 -070084 DCHECK(!inst->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010085 inst->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 LIR* safepoint_pc = NewLIR0(kPseudoSafepointPC);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010087 DCHECK(safepoint_pc->u.m.def_mask->Equals(kEncodeAll));
Brian Carlstrom7940e442013-07-12 13:46:57 -070088}
89
Andreas Gampe3c12c512014-06-24 18:46:29 +000090void Mir2Lir::MarkSafepointPCAfter(LIR* after) {
91 DCHECK(!after->flags.use_def_invalid);
92 after->u.m.def_mask = &kEncodeAll;
93 // As NewLIR0 uses Append, we need to create the LIR by hand.
94 LIR* safepoint_pc = RawLIR(current_dalvik_offset_, kPseudoSafepointPC);
95 if (after->next == nullptr) {
96 DCHECK_EQ(after, last_lir_insn_);
97 AppendLIR(safepoint_pc);
98 } else {
99 InsertLIRAfter(after, safepoint_pc);
100 }
101 DCHECK(safepoint_pc->u.m.def_mask->Equals(kEncodeAll));
102}
103
buzbee252254b2013-09-08 16:20:53 -0700104/* Remove a LIR from the list. */
105void Mir2Lir::UnlinkLIR(LIR* lir) {
106 if (UNLIKELY(lir == first_lir_insn_)) {
107 first_lir_insn_ = lir->next;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700108 if (lir->next != nullptr) {
109 lir->next->prev = nullptr;
buzbee252254b2013-09-08 16:20:53 -0700110 } else {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700111 DCHECK(lir->next == nullptr);
buzbee252254b2013-09-08 16:20:53 -0700112 DCHECK(lir == last_lir_insn_);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700113 last_lir_insn_ = nullptr;
buzbee252254b2013-09-08 16:20:53 -0700114 }
115 } else if (lir == last_lir_insn_) {
116 last_lir_insn_ = lir->prev;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700117 lir->prev->next = nullptr;
118 } else if ((lir->prev != nullptr) && (lir->next != nullptr)) {
buzbee252254b2013-09-08 16:20:53 -0700119 lir->prev->next = lir->next;
120 lir->next->prev = lir->prev;
121 }
122}
123
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124/* Convert an instruction to a NOP */
Brian Carlstromdf629502013-07-17 22:39:56 -0700125void Mir2Lir::NopLIR(LIR* lir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126 lir->flags.is_nop = true;
buzbee252254b2013-09-08 16:20:53 -0700127 if (!cu_->verbose) {
128 UnlinkLIR(lir);
129 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130}
131
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700132void Mir2Lir::SetMemRefType(LIR* lir, bool is_load, int mem_type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 DCHECK(GetTargetInstFlags(lir->opcode) & (IS_LOAD | IS_STORE));
buzbeeb48819d2013-09-14 16:15:25 -0700134 DCHECK(!lir->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100135 // TODO: Avoid the extra Arena allocation!
136 const ResourceMask** mask_ptr;
137 ResourceMask mask;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 if (is_load) {
buzbeeb48819d2013-09-14 16:15:25 -0700139 mask_ptr = &lir->u.m.use_mask;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 } else {
buzbeeb48819d2013-09-14 16:15:25 -0700141 mask_ptr = &lir->u.m.def_mask;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100143 mask = **mask_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144 /* Clear out the memref flags */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100145 mask.ClearBits(kEncodeMem);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146 /* ..and then add back the one we need */
147 switch (mem_type) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100148 case ResourceMask::kLiteral:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149 DCHECK(is_load);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100150 mask.SetBit(ResourceMask::kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151 break;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100152 case ResourceMask::kDalvikReg:
153 mask.SetBit(ResourceMask::kDalvikReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 break;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100155 case ResourceMask::kHeapRef:
156 mask.SetBit(ResourceMask::kHeapRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 break;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100158 case ResourceMask::kMustNotAlias:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159 /* Currently only loads can be marked as kMustNotAlias */
160 DCHECK(!(GetTargetInstFlags(lir->opcode) & IS_STORE));
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100161 mask.SetBit(ResourceMask::kMustNotAlias);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162 break;
163 default:
164 LOG(FATAL) << "Oat: invalid memref kind - " << mem_type;
165 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100166 *mask_ptr = mask_cache_.GetMask(mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167}
168
169/*
170 * Mark load/store instructions that access Dalvik registers through the stack.
171 */
172void Mir2Lir::AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700173 bool is64bit) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100174 DCHECK((is_load ? lir->u.m.use_mask : lir->u.m.def_mask)->Intersection(kEncodeMem).Equals(
175 kEncodeDalvikReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176
177 /*
178 * Store the Dalvik register id in alias_info. Mark the MSB if it is a 64-bit
179 * access.
180 */
buzbeeb48819d2013-09-14 16:15:25 -0700181 lir->flags.alias_info = ENCODE_ALIAS_INFO(reg_id, is64bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182}
183
184/*
185 * Debugging macros
186 */
187#define DUMP_RESOURCE_MASK(X)
188
189/* Pretty-print a LIR instruction */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700190void Mir2Lir::DumpLIRInsn(LIR* lir, unsigned char* base_addr) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 int offset = lir->offset;
192 int dest = lir->operands[0];
193 const bool dump_nop = (cu_->enable_debug & (1 << kDebugShowNops));
194
195 /* Handle pseudo-ops individually, and all regular insns as a group */
196 switch (lir->opcode) {
197 case kPseudoMethodEntry:
198 LOG(INFO) << "-------- method entry "
199 << PrettyMethod(cu_->method_idx, *cu_->dex_file);
200 break;
201 case kPseudoMethodExit:
202 LOG(INFO) << "-------- Method_Exit";
203 break;
204 case kPseudoBarrier:
205 LOG(INFO) << "-------- BARRIER";
206 break;
207 case kPseudoEntryBlock:
208 LOG(INFO) << "-------- entry offset: 0x" << std::hex << dest;
209 break;
210 case kPseudoDalvikByteCodeBoundary:
211 if (lir->operands[0] == 0) {
buzbee0d829482013-10-11 15:24:55 -0700212 // NOTE: only used for debug listings.
213 lir->operands[0] = WrapPointer(ArenaStrdup("No instruction string"));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214 }
215 LOG(INFO) << "-------- dalvik offset: 0x" << std::hex
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000216 << lir->dalvik_offset << " @ "
217 << reinterpret_cast<char*>(UnwrapPointer(lir->operands[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218 break;
219 case kPseudoExitBlock:
220 LOG(INFO) << "-------- exit offset: 0x" << std::hex << dest;
221 break;
222 case kPseudoPseudoAlign4:
223 LOG(INFO) << reinterpret_cast<uintptr_t>(base_addr) + offset << " (0x" << std::hex
224 << offset << "): .align4";
225 break;
226 case kPseudoEHBlockLabel:
227 LOG(INFO) << "Exception_Handling:";
228 break;
229 case kPseudoTargetLabel:
230 case kPseudoNormalBlockLabel:
231 LOG(INFO) << "L" << reinterpret_cast<void*>(lir) << ":";
232 break;
233 case kPseudoThrowTarget:
234 LOG(INFO) << "LT" << reinterpret_cast<void*>(lir) << ":";
235 break;
236 case kPseudoIntrinsicRetry:
237 LOG(INFO) << "IR" << reinterpret_cast<void*>(lir) << ":";
238 break;
239 case kPseudoSuspendTarget:
240 LOG(INFO) << "LS" << reinterpret_cast<void*>(lir) << ":";
241 break;
242 case kPseudoSafepointPC:
243 LOG(INFO) << "LsafepointPC_0x" << std::hex << lir->offset << "_" << lir->dalvik_offset << ":";
244 break;
245 case kPseudoExportedPC:
246 LOG(INFO) << "LexportedPC_0x" << std::hex << lir->offset << "_" << lir->dalvik_offset << ":";
247 break;
248 case kPseudoCaseLabel:
249 LOG(INFO) << "LC" << reinterpret_cast<void*>(lir) << ": Case target 0x"
250 << std::hex << lir->operands[0] << "|" << std::dec <<
251 lir->operands[0];
252 break;
253 default:
254 if (lir->flags.is_nop && !dump_nop) {
255 break;
256 } else {
257 std::string op_name(BuildInsnString(GetTargetInstName(lir->opcode),
258 lir, base_addr));
259 std::string op_operands(BuildInsnString(GetTargetInstFmt(lir->opcode),
260 lir, base_addr));
Ian Rogers107c31e2014-01-23 20:55:29 -0800261 LOG(INFO) << StringPrintf("%5p: %-9s%s%s",
262 base_addr + offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700263 op_name.c_str(), op_operands.c_str(),
264 lir->flags.is_nop ? "(nop)" : "");
265 }
266 break;
267 }
268
buzbeeb48819d2013-09-14 16:15:25 -0700269 if (lir->u.m.use_mask && (!lir->flags.is_nop || dump_nop)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100270 DUMP_RESOURCE_MASK(DumpResourceMask(lir, *lir->u.m.use_mask, "use"));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700271 }
buzbeeb48819d2013-09-14 16:15:25 -0700272 if (lir->u.m.def_mask && (!lir->flags.is_nop || dump_nop)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100273 DUMP_RESOURCE_MASK(DumpResourceMask(lir, *lir->u.m.def_mask, "def"));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 }
275}
276
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700277void Mir2Lir::DumpPromotionMap() {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700278 uint32_t num_regs = mir_graph_->GetNumOfCodeAndTempVRs();
279 for (uint32_t i = 0; i < num_regs; i++) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700280 PromotionMap v_reg_map = promotion_map_[i];
281 std::string buf;
282 if (v_reg_map.fp_location == kLocPhysReg) {
buzbeeb5860fb2014-06-21 15:31:01 -0700283 StringAppendF(&buf, " : s%d", RegStorage::RegNum(v_reg_map.fp_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700284 }
285
286 std::string buf3;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700287 if (i < mir_graph_->GetNumOfCodeVRs()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 StringAppendF(&buf3, "%02d", i);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700289 } else if (i == mir_graph_->GetNumOfCodeVRs()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700290 buf3 = "Method*";
291 } else {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700292 uint32_t diff = i - mir_graph_->GetNumOfCodeVRs();
293 StringAppendF(&buf3, "ct%d", diff);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700294 }
295
296 LOG(INFO) << StringPrintf("V[%s] -> %s%d%s", buf3.c_str(),
297 v_reg_map.core_location == kLocPhysReg ?
298 "r" : "SP+", v_reg_map.core_location == kLocPhysReg ?
299 v_reg_map.core_reg : SRegOffset(i),
300 buf.c_str());
301 }
302}
303
buzbee7a11ab02014-04-28 20:02:38 -0700304void Mir2Lir::UpdateLIROffsets() {
305 // Only used for code listings.
306 size_t offset = 0;
307 for (LIR* lir = first_lir_insn_; lir != nullptr; lir = lir->next) {
308 lir->offset = offset;
309 if (!lir->flags.is_nop && !IsPseudoLirOp(lir->opcode)) {
310 offset += GetInsnSize(lir);
311 } else if (lir->opcode == kPseudoPseudoAlign4) {
312 offset += (offset & 0x2);
313 }
314 }
315}
316
Vladimir Marko743b98c2014-11-24 19:45:41 +0000317void Mir2Lir::MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg) {
Vladimir Markobf535be2014-11-19 18:52:35 +0000318 DCHECK(val_reg.Valid());
319 DCHECK_EQ(val_reg.Is64Bit(), cu_->target64);
Vladimir Marko743b98c2014-11-24 19:45:41 +0000320 if ((opt_flags & MIR_STORE_NON_NULL_VALUE) != 0) {
321 UnconditionallyMarkGCCard(tgt_addr_reg);
322 } else {
323 LIR* branch_over = OpCmpImmBranch(kCondEq, val_reg, 0, nullptr);
324 UnconditionallyMarkGCCard(tgt_addr_reg);
325 LIR* target = NewLIR0(kPseudoTargetLabel);
326 branch_over->target = target;
327 }
Vladimir Markobf535be2014-11-19 18:52:35 +0000328}
329
Brian Carlstrom7940e442013-07-12 13:46:57 -0700330/* Dump instructions and constant pool contents */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700331void Mir2Lir::CodegenDump() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 LOG(INFO) << "Dumping LIR insns for "
333 << PrettyMethod(cu_->method_idx, *cu_->dex_file);
334 LIR* lir_insn;
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700335 int insns_size = mir_graph_->GetNumDalvikInsns();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700337 LOG(INFO) << "Regs (excluding ins) : " << mir_graph_->GetNumOfLocalCodeVRs();
338 LOG(INFO) << "Ins : " << mir_graph_->GetNumOfInVRs();
339 LOG(INFO) << "Outs : " << mir_graph_->GetNumOfOutVRs();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 LOG(INFO) << "CoreSpills : " << num_core_spills_;
341 LOG(INFO) << "FPSpills : " << num_fp_spills_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800342 LOG(INFO) << "CompilerTemps : " << mir_graph_->GetNumUsedCompilerTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 LOG(INFO) << "Frame size : " << frame_size_;
344 LOG(INFO) << "code size is " << total_size_ <<
345 " bytes, Dalvik size is " << insns_size * 2;
346 LOG(INFO) << "expansion factor: "
347 << static_cast<float>(total_size_) / static_cast<float>(insns_size * 2);
348 DumpPromotionMap();
buzbee7a11ab02014-04-28 20:02:38 -0700349 UpdateLIROffsets();
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700350 for (lir_insn = first_lir_insn_; lir_insn != nullptr; lir_insn = lir_insn->next) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 DumpLIRInsn(lir_insn, 0);
352 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700353 for (lir_insn = literal_list_; lir_insn != nullptr; lir_insn = lir_insn->next) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700354 LOG(INFO) << StringPrintf("%x (%04x): .word (%#x)", lir_insn->offset, lir_insn->offset,
355 lir_insn->operands[0]);
356 }
357
358 const DexFile::MethodId& method_id =
359 cu_->dex_file->GetMethodId(cu_->method_idx);
Ian Rogersd91d6d62013-09-25 20:26:14 -0700360 const Signature signature = cu_->dex_file->GetMethodSignature(method_id);
361 const char* name = cu_->dex_file->GetMethodName(method_id);
362 const char* descriptor(cu_->dex_file->GetMethodDeclaringClassDescriptor(method_id));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363
364 // Dump mapping tables
Vladimir Marko06606b92013-12-02 15:31:08 +0000365 if (!encoded_mapping_table_.empty()) {
366 MappingTable table(&encoded_mapping_table_[0]);
367 DumpMappingTable("PC2Dex_MappingTable", descriptor, name, signature,
368 table.PcToDexSize(), table.PcToDexBegin());
369 DumpMappingTable("Dex2PC_MappingTable", descriptor, name, signature,
370 table.DexToPcSize(), table.DexToPcBegin());
371 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372}
373
374/*
375 * Search the existing constants in the literal pool for an exact or close match
376 * within specified delta (greater or equal to 0).
377 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700378LIR* Mir2Lir::ScanLiteralPool(LIR* data_target, int value, unsigned int delta) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379 while (data_target) {
380 if ((static_cast<unsigned>(value - data_target->operands[0])) <= delta)
381 return data_target;
382 data_target = data_target->next;
383 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700384 return nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700385}
386
387/* Search the existing constants in the literal pool for an exact wide match */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700388LIR* Mir2Lir::ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700389 bool lo_match = false;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700390 LIR* lo_target = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700391 while (data_target) {
392 if (lo_match && (data_target->operands[0] == val_hi)) {
393 // Record high word in case we need to expand this later.
394 lo_target->operands[1] = val_hi;
395 return lo_target;
396 }
397 lo_match = false;
398 if (data_target->operands[0] == val_lo) {
399 lo_match = true;
400 lo_target = data_target;
401 }
402 data_target = data_target->next;
403 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700404 return nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405}
406
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100407/* Search the existing constants in the literal pool for an exact method match */
408LIR* Mir2Lir::ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method) {
409 while (data_target) {
410 if (static_cast<uint32_t>(data_target->operands[0]) == method.dex_method_index &&
411 UnwrapPointer(data_target->operands[1]) == method.dex_file) {
412 return data_target;
413 }
414 data_target = data_target->next;
415 }
416 return nullptr;
417}
418
Fred Shihe7f82e22014-08-06 10:46:37 -0700419/* Search the existing constants in the literal pool for an exact class match */
420LIR* Mir2Lir::ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx) {
421 while (data_target) {
422 if (static_cast<uint32_t>(data_target->operands[0]) == type_idx &&
423 UnwrapPointer(data_target->operands[1]) == &dex_file) {
424 return data_target;
425 }
426 data_target = data_target->next;
427 }
428 return nullptr;
429}
430
Brian Carlstrom7940e442013-07-12 13:46:57 -0700431/*
432 * The following are building blocks to insert constants into the pool or
433 * instruction streams.
434 */
435
436/* Add a 32-bit constant to the constant pool */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700437LIR* Mir2Lir::AddWordData(LIR* *constant_list_p, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700438 /* Add the constant to the literal pool */
439 if (constant_list_p) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000440 LIR* new_value = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700441 new_value->operands[0] = value;
442 new_value->next = *constant_list_p;
443 *constant_list_p = new_value;
buzbeeb48819d2013-09-14 16:15:25 -0700444 estimated_native_code_size_ += sizeof(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 return new_value;
446 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700447 return nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700448}
449
450/* Add a 64-bit constant to the constant pool or mixed with code */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700451LIR* Mir2Lir::AddWideData(LIR* *constant_list_p, int val_lo, int val_hi) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452 AddWordData(constant_list_p, val_hi);
453 return AddWordData(constant_list_p, val_lo);
454}
455
Andreas Gampe2da88232014-02-27 12:26:20 -0800456static void Push32(std::vector<uint8_t>&buf, int data) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700457 buf.push_back(data & 0xff);
458 buf.push_back((data >> 8) & 0xff);
459 buf.push_back((data >> 16) & 0xff);
460 buf.push_back((data >> 24) & 0xff);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461}
462
Matteo Franchin27cc0932014-09-08 18:29:24 +0100463/**
464 * @brief Push a compressed reference which needs patching at link/patchoat-time.
465 * @details This needs to be kept consistent with the code which actually does the patching in
466 * oat_writer.cc and in the patchoat tool.
467 */
468static void PushUnpatchedReference(std::vector<uint8_t>&buf) {
469 // Note that we can safely initialize the patches to zero. The code deduplication mechanism takes
470 // the patches into account when determining whether two pieces of codes are functionally
471 // equivalent.
472 Push32(buf, UINT32_C(0));
buzbee0d829482013-10-11 15:24:55 -0700473}
474
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475static void AlignBuffer(std::vector<uint8_t>&buf, size_t offset) {
476 while (buf.size() < offset) {
477 buf.push_back(0);
478 }
479}
480
481/* Write the literal pool to the output stream */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700482void Mir2Lir::InstallLiteralPools() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 AlignBuffer(code_buffer_, data_offset_);
484 LIR* data_lir = literal_list_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700485 while (data_lir != nullptr) {
Andreas Gampe2da88232014-02-27 12:26:20 -0800486 Push32(code_buffer_, data_lir->operands[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 data_lir = NEXT_LIR(data_lir);
488 }
Vladimir Markof4da6752014-08-01 19:04:18 +0100489 // TODO: patches_.reserve() as needed.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 // Push code and method literals, record offsets for the compiler to patch.
491 data_lir = code_literal_list_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700492 while (data_lir != nullptr) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700493 uint32_t target_method_idx = data_lir->operands[0];
494 const DexFile* target_dex_file =
495 reinterpret_cast<const DexFile*>(UnwrapPointer(data_lir->operands[1]));
Vladimir Markof4da6752014-08-01 19:04:18 +0100496 patches_.push_back(LinkerPatch::CodePatch(code_buffer_.size(),
497 target_dex_file, target_method_idx));
Matteo Franchin27cc0932014-09-08 18:29:24 +0100498 PushUnpatchedReference(code_buffer_);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499 data_lir = NEXT_LIR(data_lir);
500 }
501 data_lir = method_literal_list_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700502 while (data_lir != nullptr) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700503 uint32_t target_method_idx = data_lir->operands[0];
504 const DexFile* target_dex_file =
505 reinterpret_cast<const DexFile*>(UnwrapPointer(data_lir->operands[1]));
Vladimir Markof4da6752014-08-01 19:04:18 +0100506 patches_.push_back(LinkerPatch::MethodPatch(code_buffer_.size(),
507 target_dex_file, target_method_idx));
Matteo Franchin27cc0932014-09-08 18:29:24 +0100508 PushUnpatchedReference(code_buffer_);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 data_lir = NEXT_LIR(data_lir);
510 }
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800511 // Push class literals.
512 data_lir = class_literal_list_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700513 while (data_lir != nullptr) {
Vladimir Markof4da6752014-08-01 19:04:18 +0100514 uint32_t target_type_idx = data_lir->operands[0];
Fred Shihe7f82e22014-08-06 10:46:37 -0700515 const DexFile* class_dex_file =
516 reinterpret_cast<const DexFile*>(UnwrapPointer(data_lir->operands[1]));
Vladimir Markof4da6752014-08-01 19:04:18 +0100517 patches_.push_back(LinkerPatch::TypePatch(code_buffer_.size(),
518 class_dex_file, target_type_idx));
Matteo Franchin27cc0932014-09-08 18:29:24 +0100519 PushUnpatchedReference(code_buffer_);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800520 data_lir = NEXT_LIR(data_lir);
521 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522}
523
524/* Write the switch tables to the output stream */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700525void Mir2Lir::InstallSwitchTables() {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100526 for (Mir2Lir::SwitchTable* tab_rec : switch_tables_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 AlignBuffer(code_buffer_, tab_rec->offset);
528 /*
529 * For Arm, our reference point is the address of the bx
530 * instruction that does the launch, so we have to subtract
531 * the auto pc-advance. For other targets the reference point
532 * is a label, so we can use the offset as-is.
533 */
534 int bx_offset = INVALID_OFFSET;
535 switch (cu_->instruction_set) {
536 case kThumb2:
buzbeeb48819d2013-09-14 16:15:25 -0700537 DCHECK(tab_rec->anchor->flags.fixup != kFixupNone);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 bx_offset = tab_rec->anchor->offset + 4;
539 break;
540 case kX86:
541 bx_offset = 0;
542 break;
Mark Mendell27dee8b2014-12-01 19:06:12 -0500543 case kX86_64:
544 // RIP relative to switch table.
545 bx_offset = tab_rec->offset;
546 break;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100547 case kArm64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700548 case kMips:
549 bx_offset = tab_rec->anchor->offset;
550 break;
551 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
552 }
553 if (cu_->verbose) {
554 LOG(INFO) << "Switch table for offset 0x" << std::hex << bx_offset;
555 }
556 if (tab_rec->table[0] == Instruction::kSparseSwitchSignature) {
buzbee0d829482013-10-11 15:24:55 -0700557 const int32_t* keys = reinterpret_cast<const int32_t*>(&(tab_rec->table[2]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 for (int elems = 0; elems < tab_rec->table[1]; elems++) {
559 int disp = tab_rec->targets[elems]->offset - bx_offset;
560 if (cu_->verbose) {
561 LOG(INFO) << " Case[" << elems << "] key: 0x"
562 << std::hex << keys[elems] << ", disp: 0x"
563 << std::hex << disp;
564 }
Andreas Gampe2da88232014-02-27 12:26:20 -0800565 Push32(code_buffer_, keys[elems]);
566 Push32(code_buffer_,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700567 tab_rec->targets[elems]->offset - bx_offset);
568 }
569 } else {
570 DCHECK_EQ(static_cast<int>(tab_rec->table[0]),
571 static_cast<int>(Instruction::kPackedSwitchSignature));
572 for (int elems = 0; elems < tab_rec->table[1]; elems++) {
573 int disp = tab_rec->targets[elems]->offset - bx_offset;
574 if (cu_->verbose) {
575 LOG(INFO) << " Case[" << elems << "] disp: 0x"
576 << std::hex << disp;
577 }
Andreas Gampe2da88232014-02-27 12:26:20 -0800578 Push32(code_buffer_, tab_rec->targets[elems]->offset - bx_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 }
580 }
581 }
582}
583
584/* Write the fill array dta to the output stream */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700585void Mir2Lir::InstallFillArrayData() {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100586 for (Mir2Lir::FillArrayData* tab_rec : fill_array_data_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700587 AlignBuffer(code_buffer_, tab_rec->offset);
588 for (int i = 0; i < (tab_rec->size + 1) / 2; i++) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700589 code_buffer_.push_back(tab_rec->table[i] & 0xFF);
590 code_buffer_.push_back((tab_rec->table[i] >> 8) & 0xFF);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591 }
592 }
593}
594
buzbee0d829482013-10-11 15:24:55 -0700595static int AssignLiteralOffsetCommon(LIR* lir, CodeOffset offset) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700596 for (; lir != nullptr; lir = lir->next) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 lir->offset = offset;
598 offset += 4;
599 }
600 return offset;
601}
602
Ian Rogersff093b32014-04-30 19:04:27 -0700603static int AssignLiteralPointerOffsetCommon(LIR* lir, CodeOffset offset,
604 unsigned int element_size) {
buzbee0d829482013-10-11 15:24:55 -0700605 // Align to natural pointer size.
Andreas Gampe66018822014-05-05 20:47:19 -0700606 offset = RoundUp(offset, element_size);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700607 for (; lir != nullptr; lir = lir->next) {
buzbee0d829482013-10-11 15:24:55 -0700608 lir->offset = offset;
609 offset += element_size;
610 }
611 return offset;
612}
613
Brian Carlstrom7940e442013-07-12 13:46:57 -0700614// Make sure we have a code address for every declared catch entry
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700615bool Mir2Lir::VerifyCatchEntries() {
Vladimir Marko06606b92013-12-02 15:31:08 +0000616 MappingTable table(&encoded_mapping_table_[0]);
617 std::vector<uint32_t> dex_pcs;
618 dex_pcs.reserve(table.DexToPcSize());
619 for (auto it = table.DexToPcBegin(), end = table.DexToPcEnd(); it != end; ++it) {
620 dex_pcs.push_back(it.DexPc());
621 }
622 // Sort dex_pcs, so that we can quickly check it against the ordered mir_graph_->catches_.
623 std::sort(dex_pcs.begin(), dex_pcs.end());
624
Brian Carlstrom7940e442013-07-12 13:46:57 -0700625 bool success = true;
Vladimir Marko06606b92013-12-02 15:31:08 +0000626 auto it = dex_pcs.begin(), end = dex_pcs.end();
627 for (uint32_t dex_pc : mir_graph_->catches_) {
628 while (it != end && *it < dex_pc) {
629 LOG(INFO) << "Unexpected catch entry @ dex pc 0x" << std::hex << *it;
630 ++it;
631 success = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 }
Vladimir Marko06606b92013-12-02 15:31:08 +0000633 if (it == end || *it > dex_pc) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 LOG(INFO) << "Missing native PC for catch entry @ 0x" << std::hex << dex_pc;
635 success = false;
Vladimir Marko06606b92013-12-02 15:31:08 +0000636 } else {
637 ++it;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 }
639 }
640 if (!success) {
641 LOG(INFO) << "Bad dex2pcMapping table in " << PrettyMethod(cu_->method_idx, *cu_->dex_file);
642 LOG(INFO) << "Entries @ decode: " << mir_graph_->catches_.size() << ", Entries in table: "
Vladimir Marko06606b92013-12-02 15:31:08 +0000643 << table.DexToPcSize();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 }
645 return success;
646}
647
648
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700649void Mir2Lir::CreateMappingTables() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +0700650 bool generate_src_map = cu_->compiler_driver->GetCompilerOptions().GetIncludeDebugSymbols();
651
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000652 uint32_t pc2dex_data_size = 0u;
653 uint32_t pc2dex_entries = 0u;
654 uint32_t pc2dex_offset = 0u;
655 uint32_t pc2dex_dalvik_offset = 0u;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +0700656 uint32_t pc2dex_src_entries = 0u;
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000657 uint32_t dex2pc_data_size = 0u;
658 uint32_t dex2pc_entries = 0u;
659 uint32_t dex2pc_offset = 0u;
660 uint32_t dex2pc_dalvik_offset = 0u;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700661 for (LIR* tgt_lir = first_lir_insn_; tgt_lir != nullptr; tgt_lir = NEXT_LIR(tgt_lir)) {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +0700662 pc2dex_src_entries++;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoSafepointPC)) {
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000664 pc2dex_entries += 1;
665 DCHECK(pc2dex_offset <= tgt_lir->offset);
666 pc2dex_data_size += UnsignedLeb128Size(tgt_lir->offset - pc2dex_offset);
667 pc2dex_data_size += SignedLeb128Size(static_cast<int32_t>(tgt_lir->dalvik_offset) -
668 static_cast<int32_t>(pc2dex_dalvik_offset));
669 pc2dex_offset = tgt_lir->offset;
670 pc2dex_dalvik_offset = tgt_lir->dalvik_offset;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 }
672 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoExportedPC)) {
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000673 dex2pc_entries += 1;
674 DCHECK(dex2pc_offset <= tgt_lir->offset);
675 dex2pc_data_size += UnsignedLeb128Size(tgt_lir->offset - dex2pc_offset);
676 dex2pc_data_size += SignedLeb128Size(static_cast<int32_t>(tgt_lir->dalvik_offset) -
677 static_cast<int32_t>(dex2pc_dalvik_offset));
678 dex2pc_offset = tgt_lir->offset;
679 dex2pc_dalvik_offset = tgt_lir->dalvik_offset;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 }
681 }
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000682
Yevgeny Roubane3ea8382014-08-08 16:29:38 +0700683 if (generate_src_map) {
684 src_mapping_table_.reserve(pc2dex_src_entries);
685 }
686
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000687 uint32_t total_entries = pc2dex_entries + dex2pc_entries;
688 uint32_t hdr_data_size = UnsignedLeb128Size(total_entries) + UnsignedLeb128Size(pc2dex_entries);
689 uint32_t data_size = hdr_data_size + pc2dex_data_size + dex2pc_data_size;
Vladimir Marko06606b92013-12-02 15:31:08 +0000690 encoded_mapping_table_.resize(data_size);
691 uint8_t* write_pos = &encoded_mapping_table_[0];
692 write_pos = EncodeUnsignedLeb128(write_pos, total_entries);
693 write_pos = EncodeUnsignedLeb128(write_pos, pc2dex_entries);
694 DCHECK_EQ(static_cast<size_t>(write_pos - &encoded_mapping_table_[0]), hdr_data_size);
695 uint8_t* write_pos2 = write_pos + pc2dex_data_size;
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000696
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000697 pc2dex_offset = 0u;
698 pc2dex_dalvik_offset = 0u;
Vladimir Marko06606b92013-12-02 15:31:08 +0000699 dex2pc_offset = 0u;
700 dex2pc_dalvik_offset = 0u;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700701 for (LIR* tgt_lir = first_lir_insn_; tgt_lir != nullptr; tgt_lir = NEXT_LIR(tgt_lir)) {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +0700702 if (generate_src_map && !tgt_lir->flags.is_nop) {
703 src_mapping_table_.push_back(SrcMapElem({tgt_lir->offset,
704 static_cast<int32_t>(tgt_lir->dalvik_offset)}));
705 }
Vladimir Marko06606b92013-12-02 15:31:08 +0000706 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoSafepointPC)) {
707 DCHECK(pc2dex_offset <= tgt_lir->offset);
708 write_pos = EncodeUnsignedLeb128(write_pos, tgt_lir->offset - pc2dex_offset);
709 write_pos = EncodeSignedLeb128(write_pos, static_cast<int32_t>(tgt_lir->dalvik_offset) -
710 static_cast<int32_t>(pc2dex_dalvik_offset));
711 pc2dex_offset = tgt_lir->offset;
712 pc2dex_dalvik_offset = tgt_lir->dalvik_offset;
713 }
714 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoExportedPC)) {
715 DCHECK(dex2pc_offset <= tgt_lir->offset);
716 write_pos2 = EncodeUnsignedLeb128(write_pos2, tgt_lir->offset - dex2pc_offset);
717 write_pos2 = EncodeSignedLeb128(write_pos2, static_cast<int32_t>(tgt_lir->dalvik_offset) -
718 static_cast<int32_t>(dex2pc_dalvik_offset));
719 dex2pc_offset = tgt_lir->offset;
720 dex2pc_dalvik_offset = tgt_lir->dalvik_offset;
721 }
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000722 }
Vladimir Marko06606b92013-12-02 15:31:08 +0000723 DCHECK_EQ(static_cast<size_t>(write_pos - &encoded_mapping_table_[0]),
724 hdr_data_size + pc2dex_data_size);
725 DCHECK_EQ(static_cast<size_t>(write_pos2 - &encoded_mapping_table_[0]), data_size);
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000726
Ian Rogers96faf5b2013-08-09 22:05:32 -0700727 if (kIsDebugBuild) {
Vladimir Marko06606b92013-12-02 15:31:08 +0000728 CHECK(VerifyCatchEntries());
729
Ian Rogers96faf5b2013-08-09 22:05:32 -0700730 // Verify the encoded table holds the expected data.
Vladimir Marko06606b92013-12-02 15:31:08 +0000731 MappingTable table(&encoded_mapping_table_[0]);
Ian Rogers96faf5b2013-08-09 22:05:32 -0700732 CHECK_EQ(table.TotalSize(), total_entries);
733 CHECK_EQ(table.PcToDexSize(), pc2dex_entries);
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000734 auto it = table.PcToDexBegin();
Vladimir Marko06606b92013-12-02 15:31:08 +0000735 auto it2 = table.DexToPcBegin();
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700736 for (LIR* tgt_lir = first_lir_insn_; tgt_lir != nullptr; tgt_lir = NEXT_LIR(tgt_lir)) {
Vladimir Marko06606b92013-12-02 15:31:08 +0000737 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoSafepointPC)) {
738 CHECK_EQ(tgt_lir->offset, it.NativePcOffset());
739 CHECK_EQ(tgt_lir->dalvik_offset, it.DexPc());
740 ++it;
741 }
742 if (!tgt_lir->flags.is_nop && (tgt_lir->opcode == kPseudoExportedPC)) {
743 CHECK_EQ(tgt_lir->offset, it2.NativePcOffset());
744 CHECK_EQ(tgt_lir->dalvik_offset, it2.DexPc());
745 ++it2;
746 }
Ian Rogers96faf5b2013-08-09 22:05:32 -0700747 }
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000748 CHECK(it == table.PcToDexEnd());
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000749 CHECK(it2 == table.DexToPcEnd());
Ian Rogers96faf5b2013-08-09 22:05:32 -0700750 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751}
752
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753void Mir2Lir::CreateNativeGcMap() {
Vladimir Marko06606b92013-12-02 15:31:08 +0000754 DCHECK(!encoded_mapping_table_.empty());
755 MappingTable mapping_table(&encoded_mapping_table_[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 uint32_t max_native_offset = 0;
Vladimir Marko06606b92013-12-02 15:31:08 +0000757 for (auto it = mapping_table.PcToDexBegin(), end = mapping_table.PcToDexEnd(); it != end; ++it) {
758 uint32_t native_offset = it.NativePcOffset();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 if (native_offset > max_native_offset) {
760 max_native_offset = native_offset;
761 }
762 }
763 MethodReference method_ref(cu_->dex_file, cu_->method_idx);
Vladimir Marko2730db02014-01-27 11:15:17 +0000764 const std::vector<uint8_t>& gc_map_raw =
765 mir_graph_->GetCurrentDexCompilationUnit()->GetVerifiedMethod()->GetDexGcMap();
766 verifier::DexPcToReferenceMap dex_gc_map(&(gc_map_raw)[0]);
767 DCHECK_EQ(gc_map_raw.size(), dex_gc_map.RawSize());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 // Compute native offset to references size.
Nicolas Geoffray92cf83e2014-03-18 17:59:20 +0000769 GcMapBuilder native_gc_map_builder(&native_gc_map_,
770 mapping_table.PcToDexSize(),
771 max_native_offset, dex_gc_map.RegWidth());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772
Vladimir Marko06606b92013-12-02 15:31:08 +0000773 for (auto it = mapping_table.PcToDexBegin(), end = mapping_table.PcToDexEnd(); it != end; ++it) {
774 uint32_t native_offset = it.NativePcOffset();
775 uint32_t dex_pc = it.DexPc();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700776 const uint8_t* references = dex_gc_map.FindBitMap(dex_pc, false);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700777 CHECK(references != nullptr) << "Missing ref for dex pc 0x" << std::hex << dex_pc <<
Dave Allisonf9439142014-03-27 15:10:22 -0700778 ": " << PrettyMethod(cu_->method_idx, *cu_->dex_file);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 native_gc_map_builder.AddEntry(native_offset, references);
780 }
Mathieu Chartierab972ef2014-12-03 17:38:22 -0800781
782 // Maybe not necessary, but this could help prevent errors where we access the verified method
783 // after it has been deleted.
784 mir_graph_->GetCurrentDexCompilationUnit()->ClearVerifiedMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700785}
786
787/* Determine the offset of each literal field */
buzbee0d829482013-10-11 15:24:55 -0700788int Mir2Lir::AssignLiteralOffset(CodeOffset offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 offset = AssignLiteralOffsetCommon(literal_list_, offset);
Matteo Franchin27cc0932014-09-08 18:29:24 +0100790 constexpr unsigned int ptr_size = sizeof(uint32_t);
Andreas Gampe785d2f22014-11-03 22:57:30 -0800791 static_assert(ptr_size >= sizeof(mirror::HeapReference<mirror::Object>),
792 "Pointer size cannot hold a heap reference");
Ian Rogersff093b32014-04-30 19:04:27 -0700793 offset = AssignLiteralPointerOffsetCommon(code_literal_list_, offset, ptr_size);
794 offset = AssignLiteralPointerOffsetCommon(method_literal_list_, offset, ptr_size);
795 offset = AssignLiteralPointerOffsetCommon(class_literal_list_, offset, ptr_size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 return offset;
797}
798
buzbee0d829482013-10-11 15:24:55 -0700799int Mir2Lir::AssignSwitchTablesOffset(CodeOffset offset) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100800 for (Mir2Lir::SwitchTable* tab_rec : switch_tables_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801 tab_rec->offset = offset;
802 if (tab_rec->table[0] == Instruction::kSparseSwitchSignature) {
803 offset += tab_rec->table[1] * (sizeof(int) * 2);
804 } else {
805 DCHECK_EQ(static_cast<int>(tab_rec->table[0]),
806 static_cast<int>(Instruction::kPackedSwitchSignature));
807 offset += tab_rec->table[1] * sizeof(int);
808 }
809 }
810 return offset;
811}
812
buzbee0d829482013-10-11 15:24:55 -0700813int Mir2Lir::AssignFillArrayDataOffset(CodeOffset offset) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100814 for (Mir2Lir::FillArrayData* tab_rec : fill_array_data_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 tab_rec->offset = offset;
816 offset += tab_rec->size;
817 // word align
Andreas Gampe66018822014-05-05 20:47:19 -0700818 offset = RoundUp(offset, 4);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100819 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 return offset;
821}
822
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823/*
824 * Insert a kPseudoCaseLabel at the beginning of the Dalvik
buzbeeb48819d2013-09-14 16:15:25 -0700825 * offset vaddr if pretty-printing, otherise use the standard block
826 * label. The selected label will be used to fix up the case
buzbee252254b2013-09-08 16:20:53 -0700827 * branch table during the assembly phase. All resource flags
828 * are set to prevent code motion. KeyVal is just there for debugging.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 */
buzbee0d829482013-10-11 15:24:55 -0700830LIR* Mir2Lir::InsertCaseLabel(DexOffset vaddr, int keyVal) {
buzbee252254b2013-09-08 16:20:53 -0700831 LIR* boundary_lir = &block_label_list_[mir_graph_->FindBlock(vaddr)->id];
buzbeeb48819d2013-09-14 16:15:25 -0700832 LIR* res = boundary_lir;
833 if (cu_->verbose) {
834 // Only pay the expense if we're pretty-printing.
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000835 LIR* new_label = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocLIR));
buzbeeb48819d2013-09-14 16:15:25 -0700836 new_label->dalvik_offset = vaddr;
837 new_label->opcode = kPseudoCaseLabel;
838 new_label->operands[0] = keyVal;
839 new_label->flags.fixup = kFixupLabel;
840 DCHECK(!new_label->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100841 new_label->u.m.def_mask = &kEncodeAll;
buzbeeb48819d2013-09-14 16:15:25 -0700842 InsertLIRAfter(boundary_lir, new_label);
843 res = new_label;
844 }
845 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700846}
847
buzbee0d829482013-10-11 15:24:55 -0700848void Mir2Lir::MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 const uint16_t* table = tab_rec->table;
buzbee0d829482013-10-11 15:24:55 -0700850 DexOffset base_vaddr = tab_rec->vaddr;
851 const int32_t *targets = reinterpret_cast<const int32_t*>(&table[4]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 int entries = table[1];
853 int low_key = s4FromSwitchData(&table[2]);
854 for (int i = 0; i < entries; i++) {
855 tab_rec->targets[i] = InsertCaseLabel(base_vaddr + targets[i], i + low_key);
856 }
857}
858
buzbee0d829482013-10-11 15:24:55 -0700859void Mir2Lir::MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 const uint16_t* table = tab_rec->table;
buzbee0d829482013-10-11 15:24:55 -0700861 DexOffset base_vaddr = tab_rec->vaddr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862 int entries = table[1];
buzbee0d829482013-10-11 15:24:55 -0700863 const int32_t* keys = reinterpret_cast<const int32_t*>(&table[2]);
864 const int32_t* targets = &keys[entries];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 for (int i = 0; i < entries; i++) {
866 tab_rec->targets[i] = InsertCaseLabel(base_vaddr + targets[i], keys[i]);
867 }
868}
869
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700870void Mir2Lir::ProcessSwitchTables() {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100871 for (Mir2Lir::SwitchTable* tab_rec : switch_tables_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872 if (tab_rec->table[0] == Instruction::kPackedSwitchSignature) {
873 MarkPackedCaseLabels(tab_rec);
874 } else if (tab_rec->table[0] == Instruction::kSparseSwitchSignature) {
875 MarkSparseCaseLabels(tab_rec);
876 } else {
877 LOG(FATAL) << "Invalid switch table";
878 }
879 }
880}
881
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700882void Mir2Lir::DumpSparseSwitchTable(const uint16_t* table) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700883 /*
884 * Sparse switch data format:
885 * ushort ident = 0x0200 magic value
886 * ushort size number of entries in the table; > 0
887 * int keys[size] keys, sorted low-to-high; 32-bit aligned
888 * int targets[size] branch targets, relative to switch opcode
889 *
890 * Total size is (2+size*4) 16-bit code units.
891 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 uint16_t ident = table[0];
893 int entries = table[1];
buzbee0d829482013-10-11 15:24:55 -0700894 const int32_t* keys = reinterpret_cast<const int32_t*>(&table[2]);
895 const int32_t* targets = &keys[entries];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700896 LOG(INFO) << "Sparse switch table - ident:0x" << std::hex << ident
897 << ", entries: " << std::dec << entries;
898 for (int i = 0; i < entries; i++) {
899 LOG(INFO) << " Key[" << keys[i] << "] -> 0x" << std::hex << targets[i];
900 }
901}
902
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700903void Mir2Lir::DumpPackedSwitchTable(const uint16_t* table) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700904 /*
905 * Packed switch data format:
906 * ushort ident = 0x0100 magic value
907 * ushort size number of entries in the table
908 * int first_key first (and lowest) switch case value
909 * int targets[size] branch targets, relative to switch opcode
910 *
911 * Total size is (4+size*2) 16-bit code units.
912 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 uint16_t ident = table[0];
buzbee0d829482013-10-11 15:24:55 -0700914 const int32_t* targets = reinterpret_cast<const int32_t*>(&table[4]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700915 int entries = table[1];
916 int low_key = s4FromSwitchData(&table[2]);
917 LOG(INFO) << "Packed switch table - ident:0x" << std::hex << ident
918 << ", entries: " << std::dec << entries << ", low_key: " << low_key;
919 for (int i = 0; i < entries; i++) {
920 LOG(INFO) << " Key[" << (i + low_key) << "] -> 0x" << std::hex
921 << targets[i];
922 }
923}
924
buzbee252254b2013-09-08 16:20:53 -0700925/* Set up special LIR to mark a Dalvik byte-code instruction start for pretty printing */
buzbee0d829482013-10-11 15:24:55 -0700926void Mir2Lir::MarkBoundary(DexOffset offset, const char* inst_str) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700927 UNUSED(offset);
buzbee0d829482013-10-11 15:24:55 -0700928 // NOTE: only used for debug listings.
929 NewLIR1(kPseudoDalvikByteCodeBoundary, WrapPointer(ArenaStrdup(inst_str)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700930}
931
Brian Carlstrom7940e442013-07-12 13:46:57 -0700932// Convert relation of src1/src2 to src2/src1
933ConditionCode Mir2Lir::FlipComparisonOrder(ConditionCode before) {
934 ConditionCode res;
935 switch (before) {
936 case kCondEq: res = kCondEq; break;
937 case kCondNe: res = kCondNe; break;
938 case kCondLt: res = kCondGt; break;
939 case kCondGt: res = kCondLt; break;
940 case kCondLe: res = kCondGe; break;
941 case kCondGe: res = kCondLe; break;
942 default:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700943 LOG(FATAL) << "Unexpected ccode " << before;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700944 UNREACHABLE();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700945 }
946 return res;
947}
948
Vladimir Markoa1a70742014-03-03 10:28:05 +0000949ConditionCode Mir2Lir::NegateComparison(ConditionCode before) {
950 ConditionCode res;
951 switch (before) {
952 case kCondEq: res = kCondNe; break;
953 case kCondNe: res = kCondEq; break;
954 case kCondLt: res = kCondGe; break;
955 case kCondGt: res = kCondLe; break;
956 case kCondLe: res = kCondGt; break;
957 case kCondGe: res = kCondLt; break;
958 default:
Vladimir Markoa1a70742014-03-03 10:28:05 +0000959 LOG(FATAL) << "Unexpected ccode " << before;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700960 UNREACHABLE();
Vladimir Markoa1a70742014-03-03 10:28:05 +0000961 }
962 return res;
963}
964
Brian Carlstrom7940e442013-07-12 13:46:57 -0700965// TODO: move to mir_to_lir.cc
966Mir2Lir::Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena)
967 : Backend(arena),
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700968 literal_list_(nullptr),
969 method_literal_list_(nullptr),
970 class_literal_list_(nullptr),
971 code_literal_list_(nullptr),
972 first_fixup_(nullptr),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 cu_(cu),
974 mir_graph_(mir_graph),
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100975 switch_tables_(arena->Adapter(kArenaAllocSwitchTable)),
976 fill_array_data_(arena->Adapter(kArenaAllocFillArrayData)),
977 tempreg_info_(arena->Adapter()),
978 reginfo_map_(arena->Adapter()),
979 pointer_storage_(arena->Adapter()),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 data_offset_(0),
981 total_size_(0),
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700982 block_label_list_(nullptr),
983 promotion_map_(nullptr),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700984 current_dalvik_offset_(0),
buzbeeb48819d2013-09-14 16:15:25 -0700985 estimated_native_code_size_(0),
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100986 reg_pool_(nullptr),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700987 live_sreg_(0),
Vladimir Marko8081d2b2014-07-31 15:33:43 +0100988 core_vmap_table_(mir_graph->GetArena()->Adapter()),
989 fp_vmap_table_(mir_graph->GetArena()->Adapter()),
Vladimir Markof4da6752014-08-01 19:04:18 +0100990 patches_(mir_graph->GetArena()->Adapter()),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 num_core_spills_(0),
992 num_fp_spills_(0),
993 frame_size_(0),
994 core_spill_mask_(0),
995 fp_spill_mask_(0),
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700996 first_lir_insn_(nullptr),
997 last_lir_insn_(nullptr),
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100998 slow_paths_(arena->Adapter(kArenaAllocSlowPaths)),
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100999 mem_ref_type_(ResourceMask::kHeapRef),
Serguei Katkov717a3e42014-11-13 17:19:42 +06001000 mask_cache_(arena),
1001 in_to_reg_storage_mapping_(arena) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001002 switch_tables_.reserve(4);
1003 fill_array_data_.reserve(4);
1004 tempreg_info_.reserve(20);
1005 reginfo_map_.reserve(RegStorage::kMaxRegs);
1006 pointer_storage_.reserve(128);
1007 slow_paths_.reserve(32);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001008 // Reserve pointer id 0 for nullptr.
1009 size_t null_idx = WrapPointer(nullptr);
buzbee0d829482013-10-11 15:24:55 -07001010 DCHECK_EQ(null_idx, 0U);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011}
1012
1013void Mir2Lir::Materialize() {
buzbeea61f4952013-08-23 14:27:06 -07001014 cu_->NewTimingSplit("RegisterAllocation");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015 CompilerInitializeRegAlloc(); // Needs to happen after SSA naming
1016
1017 /* Allocate Registers using simple local allocation scheme */
1018 SimpleRegAlloc();
1019
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001020 /* First try the custom light codegen for special cases. */
Vladimir Marko5816ed42013-11-27 17:04:20 +00001021 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001022 bool special_worked = cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
Vladimir Marko5816ed42013-11-27 17:04:20 +00001023 ->GenSpecial(this, cu_->method_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001024
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001025 /* Take normal path for converting MIR to LIR only if the special codegen did not succeed. */
1026 if (special_worked == false) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001027 MethodMIR2LIR();
1028 }
1029
1030 /* Method is not empty */
1031 if (first_lir_insn_) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001032 // mark the targets of switch statement case labels
1033 ProcessSwitchTables();
1034
1035 /* Convert LIR into machine code. */
1036 AssembleLIR();
1037
buzbeeb01bf152014-05-13 15:59:07 -07001038 if ((cu_->enable_debug & (1 << kDebugCodegenDump)) != 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001039 CodegenDump();
1040 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001042}
1043
1044CompiledMethod* Mir2Lir::GetCompiledMethod() {
Vladimir Marko2e589aa2014-02-25 17:53:53 +00001045 // Combine vmap tables - core regs, then fp regs - into vmap_table.
1046 Leb128EncodingVector vmap_encoder;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047 if (frame_size_ > 0) {
Vladimir Marko2e589aa2014-02-25 17:53:53 +00001048 // Prefix the encoded data with its size.
1049 size_t size = core_vmap_table_.size() + 1 /* marker */ + fp_vmap_table_.size();
1050 vmap_encoder.Reserve(size + 1u); // All values are likely to be one byte in ULEB128 (<128).
1051 vmap_encoder.PushBackUnsigned(size);
1052 // Core regs may have been inserted out of order - sort first.
1053 std::sort(core_vmap_table_.begin(), core_vmap_table_.end());
1054 for (size_t i = 0 ; i < core_vmap_table_.size(); ++i) {
1055 // Copy, stripping out the phys register sort key.
1056 vmap_encoder.PushBackUnsigned(
1057 ~(-1 << VREG_NUM_WIDTH) & (core_vmap_table_[i] + VmapTable::kEntryAdjustment));
1058 }
1059 // Push a marker to take place of lr.
1060 vmap_encoder.PushBackUnsigned(VmapTable::kAdjustedFpMarker);
Serguei Katkovc3801912014-07-08 17:21:53 +07001061 if (cu_->instruction_set == kThumb2) {
1062 // fp regs already sorted.
1063 for (uint32_t i = 0; i < fp_vmap_table_.size(); i++) {
1064 vmap_encoder.PushBackUnsigned(fp_vmap_table_[i] + VmapTable::kEntryAdjustment);
1065 }
1066 } else {
1067 // For other platforms regs may have been inserted out of order - sort first.
1068 std::sort(fp_vmap_table_.begin(), fp_vmap_table_.end());
1069 for (size_t i = 0 ; i < fp_vmap_table_.size(); ++i) {
1070 // Copy, stripping out the phys register sort key.
1071 vmap_encoder.PushBackUnsigned(
1072 ~(-1 << VREG_NUM_WIDTH) & (fp_vmap_table_[i] + VmapTable::kEntryAdjustment));
1073 }
Vladimir Marko2e589aa2014-02-25 17:53:53 +00001074 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001075 } else {
Vladimir Marko81949632014-05-02 11:53:22 +01001076 DCHECK_EQ(POPCOUNT(core_spill_mask_), 0);
1077 DCHECK_EQ(POPCOUNT(fp_spill_mask_), 0);
Vladimir Marko2e589aa2014-02-25 17:53:53 +00001078 DCHECK_EQ(core_vmap_table_.size(), 0u);
1079 DCHECK_EQ(fp_vmap_table_.size(), 0u);
1080 vmap_encoder.PushBackUnsigned(0u); // Size is 0.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001081 }
Mark Mendellae9fd932014-02-10 16:14:35 -08001082
Vladimir Markof4da6752014-08-01 19:04:18 +01001083 // Sort patches by literal offset for better deduplication.
1084 std::sort(patches_.begin(), patches_.end(), [](const LinkerPatch& lhs, const LinkerPatch& rhs) {
1085 return lhs.LiteralOffset() < rhs.LiteralOffset();
1086 });
1087
Tong Shen547cdfd2014-08-05 01:54:19 -07001088 std::unique_ptr<std::vector<uint8_t>> cfi_info(ReturnFrameDescriptionEntry());
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001089 ArrayRef<const uint8_t> cfi_ref;
1090 if (cfi_info.get() != nullptr) {
1091 cfi_ref = ArrayRef<const uint8_t>(*cfi_info);
1092 }
1093 return CompiledMethod::SwapAllocCompiledMethod(
1094 cu_->compiler_driver, cu_->instruction_set,
1095 ArrayRef<const uint8_t>(code_buffer_),
1096 frame_size_, core_spill_mask_, fp_spill_mask_,
1097 &src_mapping_table_,
1098 ArrayRef<const uint8_t>(encoded_mapping_table_),
1099 ArrayRef<const uint8_t>(vmap_encoder.GetData()),
1100 ArrayRef<const uint8_t>(native_gc_map_),
1101 cfi_ref,
1102 ArrayRef<LinkerPatch>(patches_));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001103}
1104
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001105size_t Mir2Lir::GetMaxPossibleCompilerTemps() const {
1106 // Chose a reasonably small value in order to contain stack growth.
1107 // Backends that are smarter about spill region can return larger values.
1108 const size_t max_compiler_temps = 10;
1109 return max_compiler_temps;
1110}
1111
1112size_t Mir2Lir::GetNumBytesForCompilerTempSpillRegion() {
1113 // By default assume that the Mir2Lir will need one slot for each temporary.
1114 // If the backend can better determine temps that have non-overlapping ranges and
1115 // temps that do not need spilled, it can actually provide a small region.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001116 mir_graph_->CommitCompilerTemps();
1117 return mir_graph_->GetNumBytesForSpecialTemps() + mir_graph_->GetMaximumBytesForNonSpecialTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001118}
1119
Brian Carlstrom7940e442013-07-12 13:46:57 -07001120int Mir2Lir::ComputeFrameSize() {
1121 /* Figure out the frame size */
Dmitry Petrochenkof29a4242014-05-05 20:28:47 +07001122 uint32_t size = num_core_spills_ * GetBytesPerGprSpillLocation(cu_->instruction_set)
1123 + num_fp_spills_ * GetBytesPerFprSpillLocation(cu_->instruction_set)
1124 + sizeof(uint32_t) // Filler.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001125 + mir_graph_->GetNumOfLocalCodeVRs() * sizeof(uint32_t)
1126 + mir_graph_->GetNumOfOutVRs() * sizeof(uint32_t)
Dmitry Petrochenkof29a4242014-05-05 20:28:47 +07001127 + GetNumBytesForCompilerTempSpillRegion();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001128 /* Align and set */
Andreas Gampe66018822014-05-05 20:47:19 -07001129 return RoundUp(size, kStackAlignment);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130}
1131
1132/*
1133 * Append an LIR instruction to the LIR list maintained by a compilation
1134 * unit
1135 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001136void Mir2Lir::AppendLIR(LIR* lir) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001137 if (first_lir_insn_ == nullptr) {
1138 DCHECK(last_lir_insn_ == nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001139 last_lir_insn_ = first_lir_insn_ = lir;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001140 lir->prev = lir->next = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001141 } else {
1142 last_lir_insn_->next = lir;
1143 lir->prev = last_lir_insn_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001144 lir->next = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001145 last_lir_insn_ = lir;
1146 }
1147}
1148
1149/*
1150 * Insert an LIR instruction before the current instruction, which cannot be the
1151 * first instruction.
1152 *
1153 * prev_lir <-> new_lir <-> current_lir
1154 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001155void Mir2Lir::InsertLIRBefore(LIR* current_lir, LIR* new_lir) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001156 DCHECK(current_lir->prev != nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001157 LIR *prev_lir = current_lir->prev;
1158
1159 prev_lir->next = new_lir;
1160 new_lir->prev = prev_lir;
1161 new_lir->next = current_lir;
1162 current_lir->prev = new_lir;
1163}
1164
1165/*
1166 * Insert an LIR instruction after the current instruction, which cannot be the
Andreas Gampe3c12c512014-06-24 18:46:29 +00001167 * last instruction.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001168 *
1169 * current_lir -> new_lir -> old_next
1170 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001171void Mir2Lir::InsertLIRAfter(LIR* current_lir, LIR* new_lir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001172 new_lir->prev = current_lir;
1173 new_lir->next = current_lir->next;
1174 current_lir->next = new_lir;
1175 new_lir->next->prev = new_lir;
1176}
1177
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001178bool Mir2Lir::PartiallyIntersects(RegLocation rl_src, RegLocation rl_dest) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001179 DCHECK(rl_src.wide);
1180 DCHECK(rl_dest.wide);
1181 return (abs(mir_graph_->SRegToVReg(rl_src.s_reg_low) - mir_graph_->SRegToVReg(rl_dest.s_reg_low)) == 1);
1182}
1183
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001184bool Mir2Lir::Intersects(RegLocation rl_src, RegLocation rl_dest) {
1185 DCHECK(rl_src.wide);
1186 DCHECK(rl_dest.wide);
1187 return (abs(mir_graph_->SRegToVReg(rl_src.s_reg_low) - mir_graph_->SRegToVReg(rl_dest.s_reg_low)) <= 1);
1188}
1189
buzbee2700f7e2014-03-07 09:46:20 -08001190LIR *Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001191 int offset, int check_value, LIR* target, LIR** compare) {
Mark Mendell766e9292014-01-27 07:55:47 -08001192 // Handle this for architectures that can't compare to memory.
Dave Allison69dfe512014-07-11 17:11:58 +00001193 LIR* inst = Load32Disp(base_reg, offset, temp_reg);
1194 if (compare != nullptr) {
1195 *compare = inst;
1196 }
Mark Mendell766e9292014-01-27 07:55:47 -08001197 LIR* branch = OpCmpImmBranch(cond, temp_reg, check_value, target);
1198 return branch;
1199}
1200
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001201void Mir2Lir::AddSlowPath(LIRSlowPath* slowpath) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001202 slow_paths_.push_back(slowpath);
Serguei Katkov589e0462014-09-05 18:37:22 +07001203 ResetDefTracking();
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001204}
Mark Mendell55d0eac2014-02-06 11:02:52 -08001205
Jeff Hao49161ce2014-03-12 11:05:25 -07001206void Mir2Lir::LoadCodeAddress(const MethodReference& target_method, InvokeType type,
1207 SpecialTargetRegister symbolic_reg) {
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001208 LIR* data_target = ScanLiteralPoolMethod(code_literal_list_, target_method);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001209 if (data_target == nullptr) {
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001210 data_target = AddWordData(&code_literal_list_, target_method.dex_method_index);
Jeff Hao49161ce2014-03-12 11:05:25 -07001211 data_target->operands[1] = WrapPointer(const_cast<DexFile*>(target_method.dex_file));
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001212 // NOTE: The invoke type doesn't contribute to the literal identity. In fact, we can have
1213 // the same method invoked with kVirtual, kSuper and kInterface but the class linker will
1214 // resolve these invokes to the same method, so we don't care which one we record here.
Jeff Hao49161ce2014-03-12 11:05:25 -07001215 data_target->operands[2] = type;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001216 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001217 // Loads a code pointer. Code from oat file can be mapped anywhere.
1218 LIR* load_pc_rel = OpPcRelLoad(TargetPtrReg(symbolic_reg), data_target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001219 AppendLIR(load_pc_rel);
1220 DCHECK_NE(cu_->instruction_set, kMips) << reinterpret_cast<void*>(data_target);
1221}
1222
Jeff Hao49161ce2014-03-12 11:05:25 -07001223void Mir2Lir::LoadMethodAddress(const MethodReference& target_method, InvokeType type,
1224 SpecialTargetRegister symbolic_reg) {
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001225 LIR* data_target = ScanLiteralPoolMethod(method_literal_list_, target_method);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001226 if (data_target == nullptr) {
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001227 data_target = AddWordData(&method_literal_list_, target_method.dex_method_index);
Jeff Hao49161ce2014-03-12 11:05:25 -07001228 data_target->operands[1] = WrapPointer(const_cast<DexFile*>(target_method.dex_file));
Vladimir Markoa51a0b02014-05-21 12:08:39 +01001229 // NOTE: The invoke type doesn't contribute to the literal identity. In fact, we can have
1230 // the same method invoked with kVirtual, kSuper and kInterface but the class linker will
1231 // resolve these invokes to the same method, so we don't care which one we record here.
Jeff Hao49161ce2014-03-12 11:05:25 -07001232 data_target->operands[2] = type;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001233 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001234 // Loads an ArtMethod pointer, which is a reference as it lives in the heap.
Andreas Gampeccc60262014-07-04 18:02:38 -07001235 LIR* load_pc_rel = OpPcRelLoad(TargetReg(symbolic_reg, kRef), data_target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001236 AppendLIR(load_pc_rel);
1237 DCHECK_NE(cu_->instruction_set, kMips) << reinterpret_cast<void*>(data_target);
1238}
1239
Fred Shihe7f82e22014-08-06 10:46:37 -07001240void Mir2Lir::LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1241 SpecialTargetRegister symbolic_reg) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001242 // Use the literal pool and a PC-relative load from a data word.
Fred Shihe7f82e22014-08-06 10:46:37 -07001243 LIR* data_target = ScanLiteralPoolClass(class_literal_list_, dex_file, type_idx);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001244 if (data_target == nullptr) {
1245 data_target = AddWordData(&class_literal_list_, type_idx);
Fred Shih4fc78532014-08-06 16:44:22 -07001246 data_target->operands[1] = WrapPointer(const_cast<DexFile*>(&dex_file));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001247 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07001248 // Loads a Class pointer, which is a reference as it lives in the heap.
Andreas Gampeccc60262014-07-04 18:02:38 -07001249 LIR* load_pc_rel = OpPcRelLoad(TargetReg(symbolic_reg, kRef), data_target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001250 AppendLIR(load_pc_rel);
1251}
1252
Tong Shen547cdfd2014-08-05 01:54:19 -07001253std::vector<uint8_t>* Mir2Lir::ReturnFrameDescriptionEntry() {
Mark Mendellae9fd932014-02-10 16:14:35 -08001254 // Default case is to do nothing.
1255 return nullptr;
1256}
1257
buzbee2700f7e2014-03-07 09:46:20 -08001258RegLocation Mir2Lir::NarrowRegLoc(RegLocation loc) {
buzbee091cc402014-03-31 10:14:40 -07001259 if (loc.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -07001260 DCHECK(!loc.reg.Is32Bit());
buzbee091cc402014-03-31 10:14:40 -07001261 if (loc.reg.IsPair()) {
buzbee85089dd2014-05-25 15:10:52 -07001262 RegisterInfo* info_lo = GetRegInfo(loc.reg.GetLow());
1263 RegisterInfo* info_hi = GetRegInfo(loc.reg.GetHigh());
1264 info_lo->SetIsWide(false);
1265 info_hi->SetIsWide(false);
1266 loc.reg = info_lo->GetReg();
buzbee091cc402014-03-31 10:14:40 -07001267 } else {
buzbee85089dd2014-05-25 15:10:52 -07001268 RegisterInfo* info = GetRegInfo(loc.reg);
1269 RegisterInfo* info_new = info->FindMatchingView(RegisterInfo::k32SoloStorageMask);
1270 DCHECK(info_new != nullptr);
1271 if (info->IsLive() && (info->SReg() == loc.s_reg_low)) {
1272 info->MarkDead();
1273 info_new->MarkLive(loc.s_reg_low);
1274 }
1275 loc.reg = info_new->GetReg();
buzbee091cc402014-03-31 10:14:40 -07001276 }
buzbee85089dd2014-05-25 15:10:52 -07001277 DCHECK(loc.reg.Valid());
buzbee2700f7e2014-03-07 09:46:20 -08001278 }
buzbee85089dd2014-05-25 15:10:52 -07001279 loc.wide = false;
buzbee2700f7e2014-03-07 09:46:20 -08001280 return loc;
1281}
1282
Mark Mendelld65c51a2014-04-29 16:55:20 -04001283void Mir2Lir::GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001284 UNUSED(bb, mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001285 LOG(FATAL) << "Unknown MIR opcode not supported on this architecture";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001286 UNREACHABLE();
Mark Mendelld65c51a2014-04-29 16:55:20 -04001287}
1288
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001289} // namespace art