blob: 2973e149e6c3de34b55e573b580bb9ed028b34cd [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_INL_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_INL_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "mir_to_lir.h"
21
22#include "dex/compiler_internals.h"
23
24namespace art {
25
26/* Mark a temp register as dead. Does not affect allocation state. */
27inline void Mir2Lir::ClobberBody(RegisterInfo* p) {
buzbeeba574512014-05-12 15:13:16 -070028 DCHECK(p->IsTemp());
29 if (!p->IsDead()) {
buzbee091cc402014-03-31 10:14:40 -070030 DCHECK(!(p->IsLive() && p->IsDirty())) << "Live & dirty temp in clobber";
buzbee30adc732014-05-09 15:10:18 -070031 p->MarkDead();
buzbee091cc402014-03-31 10:14:40 -070032 p->ResetDefBody();
33 if (p->IsWide()) {
34 p->SetIsWide(false);
35 if (p->GetReg() != p->Partner()) {
36 // Register pair - deal with the other half.
37 p = GetRegInfo(p->Partner());
38 p->SetIsWide(false);
buzbee30adc732014-05-09 15:10:18 -070039 p->MarkDead();
buzbee091cc402014-03-31 10:14:40 -070040 p->ResetDefBody();
41 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070042 }
43 }
44}
45
buzbee0d829482013-10-11 15:24:55 -070046inline LIR* Mir2Lir::RawLIR(DexOffset dalvik_offset, int opcode, int op0,
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 int op1, int op2, int op3, int op4, LIR* target) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +000048 LIR* insn = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -070049 insn->dalvik_offset = dalvik_offset;
50 insn->opcode = opcode;
51 insn->operands[0] = op0;
52 insn->operands[1] = op1;
53 insn->operands[2] = op2;
54 insn->operands[3] = op3;
55 insn->operands[4] = op4;
56 insn->target = target;
57 SetupResourceMasks(insn);
58 if ((opcode == kPseudoTargetLabel) || (opcode == kPseudoSafepointPC) ||
59 (opcode == kPseudoExportedPC)) {
60 // Always make labels scheduling barriers
buzbeeb48819d2013-09-14 16:15:25 -070061 DCHECK(!insn->flags.use_def_invalid);
62 insn->u.m.use_mask = insn->u.m.def_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 }
64 return insn;
65}
66
67/*
68 * The following are building blocks to construct low-level IRs with 0 - 4
69 * operands.
70 */
71inline LIR* Mir2Lir::NewLIR0(int opcode) {
buzbee409fe942013-10-11 10:49:56 -070072 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & NO_OPERAND))
Brian Carlstrom7940e442013-07-12 13:46:57 -070073 << GetTargetInstName(opcode) << " " << opcode << " "
74 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
75 << current_dalvik_offset_;
76 LIR* insn = RawLIR(current_dalvik_offset_, opcode);
77 AppendLIR(insn);
78 return insn;
79}
80
81inline LIR* Mir2Lir::NewLIR1(int opcode, int dest) {
buzbee409fe942013-10-11 10:49:56 -070082 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_UNARY_OP))
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 << GetTargetInstName(opcode) << " " << opcode << " "
84 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
85 << current_dalvik_offset_;
86 LIR* insn = RawLIR(current_dalvik_offset_, opcode, dest);
87 AppendLIR(insn);
88 return insn;
89}
90
91inline LIR* Mir2Lir::NewLIR2(int opcode, int dest, int src1) {
buzbee409fe942013-10-11 10:49:56 -070092 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_BINARY_OP))
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 << GetTargetInstName(opcode) << " " << opcode << " "
94 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
95 << current_dalvik_offset_;
96 LIR* insn = RawLIR(current_dalvik_offset_, opcode, dest, src1);
97 AppendLIR(insn);
98 return insn;
99}
100
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800101inline LIR* Mir2Lir::NewLIR2NoDest(int opcode, int src, int info) {
102 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_UNARY_OP))
103 << GetTargetInstName(opcode) << " " << opcode << " "
104 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
105 << current_dalvik_offset_;
106 LIR* insn = RawLIR(current_dalvik_offset_, opcode, src, info);
107 AppendLIR(insn);
108 return insn;
109}
110
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111inline LIR* Mir2Lir::NewLIR3(int opcode, int dest, int src1, int src2) {
buzbee409fe942013-10-11 10:49:56 -0700112 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_TERTIARY_OP))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 << GetTargetInstName(opcode) << " " << opcode << " "
114 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
115 << current_dalvik_offset_;
116 LIR* insn = RawLIR(current_dalvik_offset_, opcode, dest, src1, src2);
117 AppendLIR(insn);
118 return insn;
119}
120
121inline LIR* Mir2Lir::NewLIR4(int opcode, int dest, int src1, int src2, int info) {
buzbee409fe942013-10-11 10:49:56 -0700122 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_QUAD_OP))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 << GetTargetInstName(opcode) << " " << opcode << " "
124 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
125 << current_dalvik_offset_;
126 LIR* insn = RawLIR(current_dalvik_offset_, opcode, dest, src1, src2, info);
127 AppendLIR(insn);
128 return insn;
129}
130
131inline LIR* Mir2Lir::NewLIR5(int opcode, int dest, int src1, int src2, int info1,
132 int info2) {
buzbee409fe942013-10-11 10:49:56 -0700133 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_QUIN_OP))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 << GetTargetInstName(opcode) << " " << opcode << " "
135 << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
136 << current_dalvik_offset_;
137 LIR* insn = RawLIR(current_dalvik_offset_, opcode, dest, src1, src2, info1, info2);
138 AppendLIR(insn);
139 return insn;
140}
141
142/*
143 * Mark the corresponding bit(s).
144 */
145inline void Mir2Lir::SetupRegMask(uint64_t* mask, int reg) {
buzbee091cc402014-03-31 10:14:40 -0700146 DCHECK_EQ((reg & ~RegStorage::kRegValMask), 0);
147 DCHECK(reginfo_map_.Get(reg) != nullptr) << "No info for 0x" << reg;
148 *mask |= reginfo_map_.Get(reg)->DefUseMask();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149}
150
151/*
152 * Set up the proper fields in the resource mask
153 */
154inline void Mir2Lir::SetupResourceMasks(LIR* lir) {
155 int opcode = lir->opcode;
156
buzbee409fe942013-10-11 10:49:56 -0700157 if (IsPseudoLirOp(opcode)) {
158 if (opcode != kPseudoBarrier) {
159 lir->flags.fixup = kFixupLabel;
160 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161 return;
162 }
163
164 uint64_t flags = GetTargetInstFlags(opcode);
165
166 if (flags & NEEDS_FIXUP) {
buzbeeb48819d2013-09-14 16:15:25 -0700167 // Note: target-specific setup may specialize the fixup kind.
168 lir->flags.fixup = kFixupLabel;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 }
170
171 /* Get the starting size of the instruction's template */
172 lir->flags.size = GetInsnSize(lir);
buzbeeb48819d2013-09-14 16:15:25 -0700173 estimated_native_code_size_ += lir->flags.size;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 /* Set up the mask for resources that are updated */
175 if (flags & (IS_LOAD | IS_STORE)) {
176 /* Default to heap - will catch specialized classes later */
177 SetMemRefType(lir, flags & IS_LOAD, kHeapRef);
178 }
179
180 /*
181 * Conservatively assume the branch here will call out a function that in
182 * turn will trash everything.
183 */
184 if (flags & IS_BRANCH) {
buzbeeb48819d2013-09-14 16:15:25 -0700185 lir->u.m.def_mask = lir->u.m.use_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 return;
187 }
188
189 if (flags & REG_DEF0) {
buzbeeb48819d2013-09-14 16:15:25 -0700190 SetupRegMask(&lir->u.m.def_mask, lir->operands[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 }
192
193 if (flags & REG_DEF1) {
buzbeeb48819d2013-09-14 16:15:25 -0700194 SetupRegMask(&lir->u.m.def_mask, lir->operands[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 }
196
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800197 if (flags & REG_DEF2) {
198 SetupRegMask(&lir->u.m.def_mask, lir->operands[2]);
199 }
200
buzbeeb48819d2013-09-14 16:15:25 -0700201 if (flags & REG_USE0) {
202 SetupRegMask(&lir->u.m.use_mask, lir->operands[0]);
203 }
204
205 if (flags & REG_USE1) {
206 SetupRegMask(&lir->u.m.use_mask, lir->operands[1]);
207 }
208
209 if (flags & REG_USE2) {
210 SetupRegMask(&lir->u.m.use_mask, lir->operands[2]);
211 }
212
213 if (flags & REG_USE3) {
214 SetupRegMask(&lir->u.m.use_mask, lir->operands[3]);
215 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216
buzbee17189ac2013-11-08 11:07:02 -0800217 if (flags & REG_USE4) {
218 SetupRegMask(&lir->u.m.use_mask, lir->operands[4]);
219 }
220
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221 if (flags & SETS_CCODES) {
buzbeeb48819d2013-09-14 16:15:25 -0700222 lir->u.m.def_mask |= ENCODE_CCODE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 }
224
225 if (flags & USES_CCODES) {
buzbeeb48819d2013-09-14 16:15:25 -0700226 lir->u.m.use_mask |= ENCODE_CCODE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 }
228
229 // Handle target-specific actions
buzbeeb48819d2013-09-14 16:15:25 -0700230 SetupTargetResourceMasks(lir, flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231}
232
buzbee091cc402014-03-31 10:14:40 -0700233inline art::Mir2Lir::RegisterInfo* Mir2Lir::GetRegInfo(RegStorage reg) {
234 RegisterInfo* res = reg.IsPair() ? reginfo_map_.Get(reg.GetLowReg()) :
235 reginfo_map_.Get(reg.GetReg());
236 DCHECK(res != nullptr);
237 return res;
buzbeebd663de2013-09-10 15:41:31 -0700238}
239
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240} // namespace art
241
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700242#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_INL_H_