blob: bb84fb7ef1aa3894817df0d1cdc66a692d1465bc [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
19#include "arm_lir.h"
20#include "codegen_arm.h"
21#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
Brian Carlstrom7940e442013-07-12 13:46:57 -070026/*
27 * The sparse table in the literal pool is an array of <key,displacement>
28 * pairs. For each set, we'll load them as a pair using ldmia.
29 * This means that the register number of the temp we use for the key
30 * must be lower than the reg for the displacement.
31 *
32 * The test loop will look something like:
33 *
buzbee2700f7e2014-03-07 09:46:20 -080034 * adr r_base, <table>
Brian Carlstrom7940e442013-07-12 13:46:57 -070035 * ldr r_val, [rARM_SP, v_reg_off]
36 * mov r_idx, #table_size
37 * lp:
buzbee2700f7e2014-03-07 09:46:20 -080038 * ldmia r_base!, {r_key, r_disp}
Brian Carlstrom7940e442013-07-12 13:46:57 -070039 * sub r_idx, #1
40 * cmp r_val, r_key
41 * ifeq
42 * add rARM_PC, r_disp ; This is the branch from which we compute displacement
43 * cbnz r_idx, lp
44 */
45void ArmMir2Lir::GenSparseSwitch(MIR* mir, uint32_t table_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070046 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
48 if (cu_->verbose) {
49 DumpSparseSwitchTable(table);
50 }
51 // Add the table to the list - we'll process it later
52 SwitchTable *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +000053 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -070054 tab_rec->table = table;
55 tab_rec->vaddr = current_dalvik_offset_;
buzbee0d829482013-10-11 15:24:55 -070056 uint32_t size = table[1];
buzbee091cc402014-03-31 10:14:40 -070057 tab_rec->targets = static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 switch_tables_.Insert(tab_rec);
59
60 // Get the switch value
61 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -080062 RegStorage r_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 /* Allocate key and disp temps */
buzbee2700f7e2014-03-07 09:46:20 -080064 RegStorage r_key = AllocTemp();
65 RegStorage r_disp = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 // Make sure r_key's register number is less than r_disp's number for ldmia
buzbee2700f7e2014-03-07 09:46:20 -080067 if (r_key.GetReg() > r_disp.GetReg()) {
68 RegStorage tmp = r_disp;
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 r_disp = r_key;
70 r_key = tmp;
71 }
72 // Materialize a pointer to the switch table
buzbee2700f7e2014-03-07 09:46:20 -080073 NewLIR3(kThumb2Adr, r_base.GetReg(), 0, WrapPointer(tab_rec));
Brian Carlstrom7940e442013-07-12 13:46:57 -070074 // Set up r_idx
buzbee2700f7e2014-03-07 09:46:20 -080075 RegStorage r_idx = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070076 LoadConstant(r_idx, size);
77 // Establish loop branch target
78 LIR* target = NewLIR0(kPseudoTargetLabel);
79 // Load next key/disp
buzbee091cc402014-03-31 10:14:40 -070080 NewLIR2(kThumb2LdmiaWB, r_base.GetReg(), (1 << r_key.GetRegNum()) | (1 << r_disp.GetRegNum()));
buzbee2700f7e2014-03-07 09:46:20 -080081 OpRegReg(kOpCmp, r_key, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070082 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
Dave Allison3da67a52014-04-02 17:03:45 -070083 LIR* it = OpIT(kCondEq, "");
buzbee2700f7e2014-03-07 09:46:20 -080084 LIR* switch_branch = NewLIR1(kThumb2AddPCR, r_disp.GetReg());
Dave Allison3da67a52014-04-02 17:03:45 -070085 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 tab_rec->anchor = switch_branch;
87 // Needs to use setflags encoding here
Vladimir Markodbb8c492014-02-28 17:36:39 +000088 OpRegRegImm(kOpSub, r_idx, r_idx, 1); // For value == 1, this should set flags.
89 DCHECK(last_lir_insn_->u.m.def_mask & ENCODE_CCODE);
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 OpCondBranch(kCondNe, target);
91}
92
93
94void ArmMir2Lir::GenPackedSwitch(MIR* mir, uint32_t table_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070095 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
97 if (cu_->verbose) {
98 DumpPackedSwitchTable(table);
99 }
100 // Add the table to the list - we'll process it later
101 SwitchTable *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000102 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700103 tab_rec->table = table;
104 tab_rec->vaddr = current_dalvik_offset_;
buzbee0d829482013-10-11 15:24:55 -0700105 uint32_t size = table[1];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 tab_rec->targets =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000107 static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 switch_tables_.Insert(tab_rec);
109
110 // Get the switch value
111 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800112 RegStorage table_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 // Materialize a pointer to the switch table
buzbee2700f7e2014-03-07 09:46:20 -0800114 NewLIR3(kThumb2Adr, table_base.GetReg(), 0, WrapPointer(tab_rec));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 int low_key = s4FromSwitchData(&table[2]);
buzbee2700f7e2014-03-07 09:46:20 -0800116 RegStorage keyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 // Remove the bias, if necessary
118 if (low_key == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800119 keyReg = rl_src.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120 } else {
121 keyReg = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800122 OpRegRegImm(kOpSub, keyReg, rl_src.reg, low_key);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 }
124 // Bounds check - if < 0 or >= size continue following switch
125 OpRegImm(kOpCmp, keyReg, size-1);
126 LIR* branch_over = OpCondBranch(kCondHi, NULL);
127
128 // Load the displacement from the switch table
buzbee2700f7e2014-03-07 09:46:20 -0800129 RegStorage disp_reg = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700130 LoadBaseIndexed(table_base, keyReg, disp_reg, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131
132 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
buzbee2700f7e2014-03-07 09:46:20 -0800133 LIR* switch_branch = NewLIR1(kThumb2AddPCR, disp_reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 tab_rec->anchor = switch_branch;
135
136 /* branch_over target here */
137 LIR* target = NewLIR0(kPseudoTargetLabel);
138 branch_over->target = target;
139}
140
141/*
142 * Array data table format:
143 * ushort ident = 0x0300 magic value
144 * ushort width width of each element in the table
145 * uint size number of elements in the table
146 * ubyte data[size*width] table of data values (may contain a single-byte
147 * padding at the end)
148 *
149 * Total size is 4+(width * size + 1)/2 16-bit code units.
150 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700151void ArmMir2Lir::GenFillArrayData(uint32_t table_offset, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
153 // Add the table to the list - we'll process it later
154 FillArrayData *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000155 static_cast<FillArrayData*>(arena_->Alloc(sizeof(FillArrayData), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 tab_rec->table = table;
157 tab_rec->vaddr = current_dalvik_offset_;
158 uint16_t width = tab_rec->table[1];
159 uint32_t size = tab_rec->table[2] | ((static_cast<uint32_t>(tab_rec->table[3])) << 16);
160 tab_rec->size = (size * width) + 8;
161
162 fill_array_data_.Insert(tab_rec);
163
164 // Making a call - use explicit registers
165 FlushAllRegs(); /* Everything to home location */
buzbee2700f7e2014-03-07 09:46:20 -0800166 LoadValueDirectFixed(rl_src, rs_r0);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700167 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pHandleFillArrayData).Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -0800168 rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 // Materialize a pointer to the fill data image
buzbee091cc402014-03-31 10:14:40 -0700170 NewLIR3(kThumb2Adr, rs_r1.GetReg(), 0, WrapPointer(tab_rec));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000171 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800172 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 MarkSafepointPC(call_inst);
174}
175
176/*
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700177 * Handle unlocked -> thin locked transition inline or else call out to quick entrypoint. For more
178 * details see monitor.cc.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700180void ArmMir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 FlushAllRegs();
buzbee695d13a2014-04-19 13:32:20 -0700182 // FIXME: need separate LoadValues for object references.
buzbee2700f7e2014-03-07 09:46:20 -0800183 LoadValueDirectFixed(rl_src, rs_r0); // Get obj
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 LockCallTemps(); // Prepare for explicit register usage
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700185 constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15.
186 if (kArchVariantHasGoodBranchPredictor) {
Dave Allisonf9439142014-03-27 15:10:22 -0700187 LIR* null_check_branch = nullptr;
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700188 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
189 null_check_branch = nullptr; // No null check.
190 } else {
191 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allisonf9439142014-03-27 15:10:22 -0700192 if (Runtime::Current()->ExplicitNullChecks()) {
193 null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL);
194 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700195 }
buzbee695d13a2014-04-19 13:32:20 -0700196 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee091cc402014-03-31 10:14:40 -0700197 NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(),
198 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allisonf9439142014-03-27 15:10:22 -0700199 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800200 LIR* not_unlocked_branch = OpCmpImmBranch(kCondNe, rs_r1, 0, NULL);
buzbee091cc402014-03-31 10:14:40 -0700201 NewLIR4(kThumb2Strex, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(),
202 mirror::Object::MonitorOffset().Int32Value() >> 2);
buzbee2700f7e2014-03-07 09:46:20 -0800203 LIR* lock_success_branch = OpCmpImmBranch(kCondEq, rs_r1, 0, NULL);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700204
205
206 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
207 not_unlocked_branch->target = slow_path_target;
208 if (null_check_branch != nullptr) {
209 null_check_branch->target = slow_path_target;
210 }
211 // TODO: move to a slow path.
212 // Go expensive route - artLockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700213 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(), rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000214 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800215 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700216 MarkSafepointPC(call_inst);
217
218 LIR* success_target = NewLIR0(kPseudoTargetLabel);
219 lock_success_branch->target = success_target;
220 GenMemBarrier(kLoadLoad);
221 } else {
222 // Explicit null-check as slow-path is entered using an IT.
buzbee2700f7e2014-03-07 09:46:20 -0800223 GenNullCheck(rs_r0, opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700224 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee091cc402014-03-31 10:14:40 -0700225 NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(),
226 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allisonf9439142014-03-27 15:10:22 -0700227 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800228 OpRegImm(kOpCmp, rs_r1, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700229 LIR* it = OpIT(kCondEq, "");
buzbee091cc402014-03-31 10:14:40 -0700230 NewLIR4(kThumb2Strex/*eq*/, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(),
231 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allison3da67a52014-04-02 17:03:45 -0700232 OpEndIT(it);
buzbee2700f7e2014-03-07 09:46:20 -0800233 OpRegImm(kOpCmp, rs_r1, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700234 it = OpIT(kCondNe, "T");
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700235 // Go expensive route - artLockObjectFromCode(self, obj);
buzbee091cc402014-03-31 10:14:40 -0700236 LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(),
237 rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000238 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800239 LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR);
Dave Allison3da67a52014-04-02 17:03:45 -0700240 OpEndIT(it);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700241 MarkSafepointPC(call_inst);
242 GenMemBarrier(kLoadLoad);
243 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244}
245
246/*
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700247 * Handle thin locked -> unlocked transition inline or else call out to quick entrypoint. For more
248 * details see monitor.cc. Note the code below doesn't use ldrex/strex as the code holds the lock
249 * and can only give away ownership if its suspended.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700250 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700251void ArmMir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800253 LoadValueDirectFixed(rl_src, rs_r0); // Get obj
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254 LockCallTemps(); // Prepare for explicit register usage
Dave Allisonf9439142014-03-27 15:10:22 -0700255 LIR* null_check_branch = nullptr;
buzbee695d13a2014-04-19 13:32:20 -0700256 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700257 constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15.
258 if (kArchVariantHasGoodBranchPredictor) {
259 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
260 null_check_branch = nullptr; // No null check.
261 } else {
262 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allisonf9439142014-03-27 15:10:22 -0700263 if (Runtime::Current()->ExplicitNullChecks()) {
264 null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL);
265 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700266 }
buzbee695d13a2014-04-19 13:32:20 -0700267 Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1);
Dave Allisonf9439142014-03-27 15:10:22 -0700268 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800269 LoadConstantNoClobber(rs_r3, 0);
270 LIR* slow_unlock_branch = OpCmpBranch(kCondNe, rs_r1, rs_r2, NULL);
Andreas Gampe9b9dec82014-05-13 19:01:42 -0700271 GenMemBarrier(kStoreLoad);
buzbee695d13a2014-04-19 13:32:20 -0700272 Store32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700273 LIR* unlock_success_branch = OpUnconditionalBranch(NULL);
274
275 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
276 slow_unlock_branch->target = slow_path_target;
277 if (null_check_branch != nullptr) {
278 null_check_branch->target = slow_path_target;
279 }
280 // TODO: move to a slow path.
281 // Go expensive route - artUnlockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700282 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(), rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000283 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800284 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700285 MarkSafepointPC(call_inst);
286
287 LIR* success_target = NewLIR0(kPseudoTargetLabel);
288 unlock_success_branch->target = success_target;
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700289 } else {
290 // Explicit null-check as slow-path is entered using an IT.
buzbee2700f7e2014-03-07 09:46:20 -0800291 GenNullCheck(rs_r0, opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700292 Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1); // Get lock
Dave Allisonb373e092014-02-20 16:06:36 -0800293 MarkPossibleNullPointerException(opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700294 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee2700f7e2014-03-07 09:46:20 -0800295 LoadConstantNoClobber(rs_r3, 0);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700296 // Is lock unheld on lock or held by us (==thread_id) on unlock?
buzbee2700f7e2014-03-07 09:46:20 -0800297 OpRegReg(kOpCmp, rs_r1, rs_r2);
Andreas Gampe9b9dec82014-05-13 19:01:42 -0700298 LIR* it = OpIT(kCondEq, "TEE");
299 GenMemBarrier(kStoreLoad);
buzbee695d13a2014-04-19 13:32:20 -0700300 Store32Disp/*eq*/(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700301 // Go expensive route - UnlockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700302 LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -0800303 rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000304 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800305 LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR);
Dave Allison3da67a52014-04-02 17:03:45 -0700306 OpEndIT(it);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700307 MarkSafepointPC(call_inst);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700308 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700309}
310
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700311void ArmMir2Lir::GenMoveException(RegLocation rl_dest) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700312 int ex_offset = Thread::ExceptionOffset<4>().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700313 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800314 RegStorage reset_reg = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700315 Load32Disp(rs_rARM_SELF, ex_offset, rl_result.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 LoadConstant(reset_reg, 0);
buzbee695d13a2014-04-19 13:32:20 -0700317 Store32Disp(rs_rARM_SELF, ex_offset, reset_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 FreeTemp(reset_reg);
319 StoreValue(rl_dest, rl_result);
320}
321
322/*
323 * Mark garbage collection card. Skip if the value we're storing is null.
324 */
buzbee2700f7e2014-03-07 09:46:20 -0800325void ArmMir2Lir::MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) {
326 RegStorage reg_card_base = AllocTemp();
327 RegStorage reg_card_no = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700328 LIR* branch_over = OpCmpImmBranch(kCondEq, val_reg, 0, NULL);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700329 LoadWordDisp(rs_rARM_SELF, Thread::CardTableOffset<4>().Int32Value(), reg_card_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700330 OpRegRegImm(kOpLsr, reg_card_no, tgt_addr_reg, gc::accounting::CardTable::kCardShift);
buzbee2700f7e2014-03-07 09:46:20 -0800331 StoreBaseIndexed(reg_card_base, reg_card_no, reg_card_base, 0, kUnsignedByte);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 LIR* target = NewLIR0(kPseudoTargetLabel);
333 branch_over->target = target;
334 FreeTemp(reg_card_base);
335 FreeTemp(reg_card_no);
336}
337
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700338void ArmMir2Lir::GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 int spill_count = num_core_spills_ + num_fp_spills_;
340 /*
341 * On entry, r0, r1, r2 & r3 are live. Let the register allocation
342 * mechanism know so it doesn't try to use any of them when
343 * expanding the frame or flushing. This leaves the utility
344 * code with a single temp: r12. This should be enough.
345 */
buzbee091cc402014-03-31 10:14:40 -0700346 LockTemp(rs_r0);
347 LockTemp(rs_r1);
348 LockTemp(rs_r2);
349 LockTemp(rs_r3);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700350
351 /*
352 * We can safely skip the stack overflow check if we're
353 * a leaf *and* our frame size < fudge factor.
354 */
355 bool skip_overflow_check = (mir_graph_->MethodIsLeaf() &&
356 (static_cast<size_t>(frame_size_) <
357 Thread::kStackOverflowReservedBytes));
358 NewLIR0(kPseudoMethodEntry);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000359 bool large_frame = (static_cast<size_t>(frame_size_) > Thread::kStackOverflowReservedUsableBytes);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 if (!skip_overflow_check) {
Dave Allisonb373e092014-02-20 16:06:36 -0800361 if (Runtime::Current()->ExplicitStackOverflowChecks()) {
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000362 if (!large_frame) {
363 /* Load stack limit */
364 LockTemp(rs_r12);
365 Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12);
366 }
Dave Allison5cd33752014-04-15 15:57:58 -0700367 } else {
368 // Implicit stack overflow check.
369 // Generate a load from [sp, #-overflowsize]. If this is in the stack
370 // redzone we will get a segmentation fault.
371 //
372 // Caveat coder: if someone changes the kStackOverflowReservedBytes value
373 // we need to make sure that it's loadable in an immediate field of
374 // a sub instruction. Otherwise we will get a temp allocation and the
375 // code size will increase.
376 //
377 // This is done before the callee save instructions to avoid any possibility
378 // of these overflowing. This uses r12 and that's never saved in a callee
379 // save.
380 OpRegRegImm(kOpSub, rs_r12, rs_rARM_SP, Thread::kStackOverflowReservedBytes);
381 Load32Disp(rs_r12, 0, rs_r12);
382 MarkPossibleStackOverflowException();
Dave Allisonb373e092014-02-20 16:06:36 -0800383 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 }
385 /* Spill core callee saves */
386 NewLIR1(kThumb2Push, core_spill_mask_);
387 /* Need to spill any FP regs? */
388 if (num_fp_spills_) {
389 /*
390 * NOTE: fp spills are a little different from core spills in that
391 * they are pushed as a contiguous block. When promoting from
392 * the fp set, we must allocate all singles from s16..highest-promoted
393 */
394 NewLIR1(kThumb2VPushCS, num_fp_spills_);
395 }
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700396
Mathieu Chartier05a48b12014-03-31 16:11:41 -0700397 const int spill_size = spill_count * 4;
398 const int frame_size_without_spills = frame_size_ - spill_size;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700399 if (!skip_overflow_check) {
Dave Allisonb373e092014-02-20 16:06:36 -0800400 if (Runtime::Current()->ExplicitStackOverflowChecks()) {
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700401 class StackOverflowSlowPath : public LIRSlowPath {
402 public:
403 StackOverflowSlowPath(Mir2Lir* m2l, LIR* branch, bool restore_lr, size_t sp_displace)
404 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, nullptr), restore_lr_(restore_lr),
405 sp_displace_(sp_displace) {
406 }
407 void Compile() OVERRIDE {
408 m2l_->ResetRegPool();
409 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700410 GenerateTargetLabel(kPseudoThrowTarget);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700411 if (restore_lr_) {
buzbee2700f7e2014-03-07 09:46:20 -0800412 m2l_->LoadWordDisp(rs_rARM_SP, sp_displace_ - 4, rs_rARM_LR);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700413 }
buzbee2700f7e2014-03-07 09:46:20 -0800414 m2l_->OpRegImm(kOpAdd, rs_rARM_SP, sp_displace_);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700415 m2l_->ClobberCallerSave();
Ian Rogersdd7624d2014-03-14 17:43:00 -0700416 ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pThrowStackOverflow);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700417 // Load the entrypoint directly into the pc instead of doing a load + branch. Assumes
418 // codegen and target are in thumb2 mode.
buzbee695d13a2014-04-19 13:32:20 -0700419 // NOTE: native pointer.
buzbee2700f7e2014-03-07 09:46:20 -0800420 m2l_->LoadWordDisp(rs_rARM_SELF, func_offset.Int32Value(), rs_rARM_PC);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700421 }
422
423 private:
424 const bool restore_lr_;
425 const size_t sp_displace_;
426 };
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000427 if (large_frame) {
428 // Note: may need a temp reg, and we only have r12 free at this point.
buzbee2700f7e2014-03-07 09:46:20 -0800429 OpRegRegImm(kOpSub, rs_rARM_LR, rs_rARM_SP, frame_size_without_spills);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000430 Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12);
buzbee2700f7e2014-03-07 09:46:20 -0800431 LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_LR, rs_r12, nullptr);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700432 // Need to restore LR since we used it as a temp.
Mathieu Chartier05a48b12014-03-31 16:11:41 -0700433 AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, true, spill_size));
buzbee2700f7e2014-03-07 09:46:20 -0800434 OpRegCopy(rs_rARM_SP, rs_rARM_LR); // Establish stack
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700435 } else {
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000436 /*
437 * If the frame is small enough we are guaranteed to have enough space that remains to
438 * handle signals on the user stack. However, we may not have any free temp
439 * registers at this point, so we'll temporarily add LR to the temp pool.
440 */
441 DCHECK(!GetRegInfo(rs_rARM_LR)->IsTemp());
442 MarkTemp(rs_rARM_LR);
443 FreeTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -0800444 OpRegRegImm(kOpSub, rs_rARM_SP, rs_rARM_SP, frame_size_without_spills);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000445 Clobber(rs_rARM_LR);
446 UnmarkTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -0800447 LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_SP, rs_r12, nullptr);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700448 AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, false, frame_size_));
449 }
Dave Allisonb373e092014-02-20 16:06:36 -0800450 } else {
Dave Allison5cd33752014-04-15 15:57:58 -0700451 // Implicit stack overflow check has already been done. Just make room on the
452 // stack for the frame now.
Dave Allisonf9439142014-03-27 15:10:22 -0700453 OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills);
Dave Allisonb373e092014-02-20 16:06:36 -0800454 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800456 OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700457 }
458
459 FlushIns(ArgLocs, rl_method);
460
buzbee091cc402014-03-31 10:14:40 -0700461 FreeTemp(rs_r0);
462 FreeTemp(rs_r1);
463 FreeTemp(rs_r2);
464 FreeTemp(rs_r3);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000465 FreeTemp(rs_r12);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466}
467
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700468void ArmMir2Lir::GenExitSequence() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700469 int spill_count = num_core_spills_ + num_fp_spills_;
470 /*
471 * In the exit path, r0/r1 are live - make sure they aren't
472 * allocated by the register utilities as temps.
473 */
buzbee091cc402014-03-31 10:14:40 -0700474 LockTemp(rs_r0);
475 LockTemp(rs_r1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476
477 NewLIR0(kPseudoMethodExit);
buzbee2700f7e2014-03-07 09:46:20 -0800478 OpRegImm(kOpAdd, rs_rARM_SP, frame_size_ - (spill_count * 4));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700479 /* Need to restore any FP callee saves? */
480 if (num_fp_spills_) {
481 NewLIR1(kThumb2VPopCS, num_fp_spills_);
482 }
buzbee091cc402014-03-31 10:14:40 -0700483 if (core_spill_mask_ & (1 << rs_rARM_LR.GetRegNum())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700484 /* Unspill rARM_LR to rARM_PC */
buzbee091cc402014-03-31 10:14:40 -0700485 core_spill_mask_ &= ~(1 << rs_rARM_LR.GetRegNum());
486 core_spill_mask_ |= (1 << rs_rARM_PC.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 }
488 NewLIR1(kThumb2Pop, core_spill_mask_);
buzbee091cc402014-03-31 10:14:40 -0700489 if (!(core_spill_mask_ & (1 << rs_rARM_PC.GetRegNum()))) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 /* We didn't pop to rARM_PC, so must do a bv rARM_LR */
buzbee091cc402014-03-31 10:14:40 -0700491 NewLIR1(kThumbBx, rs_rARM_LR.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700492 }
493}
494
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800495void ArmMir2Lir::GenSpecialExitSequence() {
buzbee091cc402014-03-31 10:14:40 -0700496 NewLIR1(kThumbBx, rs_rARM_LR.GetReg());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800497}
498
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499} // namespace art