blob: fd2aa124fec1dc6308eebecf22355a8c2fa9edc5 [file] [log] [blame]
XNNPACK Teamb455b122019-09-27 18:10:33 -07001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8
9#include <stdbool.h>
10#include <stddef.h>
11#include <stdint.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080012#include <string.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070013
14#include <pthread.h>
15
Marat Dukhand343c222019-10-07 09:22:14 -070016#ifndef __EMSCRIPTEN__
17 #include <cpuinfo.h>
18#endif
XNNPACK Teamb455b122019-09-27 18:10:33 -070019
20#include <xnnpack.h>
21#include <xnnpack/argmaxpool.h>
22#include <xnnpack/avgpool.h>
Marat Dukhan69722492019-11-11 19:55:50 -080023#include <xnnpack/bilinear.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070024#include <xnnpack/clamp.h>
Marat Dukhan1dadbf72019-10-01 10:46:20 -070025#include <xnnpack/common.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070026#include <xnnpack/conv.h>
27#include <xnnpack/dwconv.h>
28#include <xnnpack/gavgpool.h>
29#include <xnnpack/gemm.h>
30#include <xnnpack/hswish.h>
31#include <xnnpack/igemm.h>
32#include <xnnpack/log.h>
33#include <xnnpack/lut.h>
34#include <xnnpack/maxpool.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080035#include <xnnpack/memory.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070036#include <xnnpack/pad.h>
37#include <xnnpack/params.h>
38#include <xnnpack/pavgpool.h>
39#include <xnnpack/prelu.h>
40#include <xnnpack/rmax.h>
41#include <xnnpack/spmm.h>
42#include <xnnpack/unpool.h>
43#include <xnnpack/vadd.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080044#include <xnnpack/vbinary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070045#include <xnnpack/vmulcaddc.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080046#include <xnnpack/vunary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070047#include <xnnpack/zip.h>
48
49#ifndef XNN_ENABLE_ASSEMBLY
50 #define XNN_ENABLE_ASSEMBLY 1
51#endif
52
53static pthread_once_t init_guard = PTHREAD_ONCE_INIT;
54
55struct xnn_parameters xnn_params = {
56 .initialized = false
57};
58
Marat Dukhan1dadbf72019-10-01 10:46:20 -070059#if XNN_ARCH_PNACL || XNN_ARCH_ASMJS || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070060 extern uint32_t xnn_stub_wasm_f32_sub(uint32_t a, uint32_t b);
61#endif
Marat Dukhan1dadbf72019-10-01 10:46:20 -070062#if XNN_ARCH_PNACL || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070063 extern uint32_t xnn_stub_wasm_f32_min(uint32_t a, uint32_t b);
64#endif
65
66static void init(void) {
Marat Dukhan1dadbf72019-10-01 10:46:20 -070067#if XNN_ARCH_ARM
XNNPACK Teamb455b122019-09-27 18:10:33 -070068 if (!cpuinfo_has_arm_neon()) {
69 xnn_log_error("XNNPACK initialization failed: NEON is not supported");
70 return;
71 }
72
73 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -070074 #ifndef XNN_NO_Q8_OPERATORS
75 xnn_params.q8.gemm = (struct gemm_parameters) {
76 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x8__neon,
77 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x8__neon,
78 .mr = 4,
79 .nr = 8,
80 };
XNNPACK Teamb455b122019-09-27 18:10:33 -070081
Marat Dukhan8fe54e42019-10-10 14:12:59 -070082 #if XNN_ENABLE_ASSEMBLY
83 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
84 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__aarch32_neon,
85 .cr = 8,
86 .mr = 9,
87 };
88 #else
89 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
90 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
91 .cr = 8,
92 .mr = 9,
93 };
94 #endif
95 xnn_params.q8.avgpool = (struct avgpool_parameters) {
96 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
97 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
98 .mr = 9,
99 .qr = 8,
100 };
101 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
102 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
103 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
104 .mr = 7,
105 };
106 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
107 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700108
109 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700110 #ifndef XNN_NO_U8_OPERATORS
111 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800112 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700113 .mr = 9,
114 .qr = 8,
115 };
116 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
117 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
118 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
119 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700120
121 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700122 #ifndef XNN_NO_X8_OPERATORS
123 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
124 xnn_params.x8.zip = (struct zip_parameters) {
125 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
126 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
127 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
128 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
129 };
130 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700131
132 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700133 #ifndef XNN_NO_F32_OPERATORS
134 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800135 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__neon_lane_ld128,
136 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_lane_ld128,
137 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_lane_ld64,
138 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700139 .mr = 4,
140 .nr = 8,
141 };
142 xnn_params.f32.gemm2 = (struct gemm_parameters) {
143 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800144 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neon_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700145 .mr = 4,
146 .nr = 2,
147 };
148 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
149 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
150 .cr = 4,
151 .mr = 4,
152 };
153 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
154 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neon,
155 .cr = 4,
156 .mr = 9,
157 };
158 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
159 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
160 .cr = 4,
161 .mr = 25,
162 };
163 xnn_params.f32.avgpool = (struct avgpool_parameters) {
164 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
165 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
166 .mr = 9,
167 .qr = 8,
168 };
169 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
170 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
171 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
172 .mr = 9,
173 .qr = 8,
174 };
175 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
176 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
177 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
178 .mr = 7,
179 };
180 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800181 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700182 .mr = 9,
183 .qr = 8,
184 };
185 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800186 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700187 .mr = 4,
188 };
189 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800190 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700191 .mr = 9,
192 };
193 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800194 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700195 .mr = 9,
196 .qr = 8,
197 };
Marat Dukhan69722492019-11-11 19:55:50 -0800198 xnn_params.f32.bilinear = (struct bilinear_parameters) {
199 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neon_c8,
200 .pixel_tile = 1,
201 .channel_tile = 8,
202 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700203 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
204 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neon;
205 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800206 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
207 .row_tile = 2,
208 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700209 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800210 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800211 xnn_params.f32.vmul = (struct vbinary_parameters) {
212 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
213 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
214 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800215 .element_tile = 8,
216 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700217 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800218 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neon_2x,
219 .channel_tile = 4,
220 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700221 };
222 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700223
224 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700225 #ifndef XNN_NO_X32_OPERATORS
226 xnn_params.x32.pad = (struct pad_parameters) {
227 .ukernel = xnn_x32_pad_x2__neon,
228 .mr = 2,
229 };
230 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
231 xnn_params.x32.zip = (struct zip_parameters) {
232 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
233 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
234 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
235 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
236 };
237 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700238
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700239#elif XNN_ARCH_ARM64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700240
241 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700242 #ifndef XNN_NO_Q8_OPERATORS
243 xnn_params.q8.gemm = (struct gemm_parameters) {
244 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_8x8__neon,
245 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_8x8__neon,
246 .mr = 8,
247 .nr = 8,
248 };
249 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
250 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
251 .cr = 8,
252 .mr = 9,
253 };
254 xnn_params.q8.avgpool = (struct avgpool_parameters) {
255 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
256 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
257 .mr = 9,
258 .qr = 8,
259 };
260 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
261 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
262 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
263 .mr = 7,
264 };
265 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
266 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700267
268 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700269 #ifndef XNN_NO_U8_OPERATORS
270 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800271 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700272 .mr = 9,
273 .qr = 8,
274 };
275 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
276 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
277 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
278 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700279
280 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700281 #ifndef XNN_NO_X8_OPERATORS
282 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
283 xnn_params.x8.zip = (struct zip_parameters) {
284 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
285 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
286 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
287 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
288 };
289 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700290
291 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700292 #ifndef XNN_NO_F32_OPERATORS
293 #if XNN_ENABLE_ASSEMBLY
294 switch (cpuinfo_get_core(0)->uarch) {
295 case cpuinfo_uarch_kryo:
296 xnn_params.f32.gemm = (struct gemm_parameters) {
297 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a57,
298 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
299 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
300 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
301 .mr = 4,
302 .nr = 8,
303 };
304 break;
305 case cpuinfo_uarch_cortex_a57:
306 xnn_params.f32.gemm = (struct gemm_parameters) {
307 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
308 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
309 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
310 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
311 .mr = 6,
312 .nr = 8,
313 };
314 break;
315 case cpuinfo_uarch_cortex_a72:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700316 xnn_params.f32.gemm = (struct gemm_parameters) {
317 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
318 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
319 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
320 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
321 .mr = 4,
322 .nr = 8,
323 };
324 break;
325 case cpuinfo_uarch_cortex_a75:
Frank Barchard263bb092019-10-28 15:28:46 -0700326 case cpuinfo_uarch_cortex_a76:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700327 case cpuinfo_uarch_meerkat_m3:
328 case (cpuinfo_uarch_meerkat_m3 + 1):
329 xnn_params.f32.gemm = (struct gemm_parameters) {
330 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
331 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
332 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
333 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
334 .mr = 6,
335 .nr = 8,
336 };
337 break;
Frank Barcharddf06d802019-11-20 15:53:46 -0800338
339 case cpuinfo_uarch_mongoose_m1:
340 case cpuinfo_uarch_mongoose_m2:
341 xnn_params.f32.gemm = (struct gemm_parameters) {
342 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__neonfma,
343 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__neonfma,
344 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8s4__neonfma,
345 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__neonfma,
346 .mr = 6,
347 .nr = 8,
348 .log2_sr = 2,
349 };
350 break;
351
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700352 case cpuinfo_uarch_cortex_a53:
353 case cpuinfo_uarch_cortex_a55:
354 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchardbd1d5d92019-10-30 15:53:30 -0700355 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
356 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
357 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
358 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
359 .mr = 6,
360 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700361 };
362 break;
363 case cpuinfo_uarch_cortex_a73:
364 xnn_params.f32.gemm = (struct gemm_parameters) {
365 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
366 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
367 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
368 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
369 .mr = 6,
370 .nr = 8,
371 };
372 break;
373 default:
374 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800375 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
376 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700377 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
378 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
Frank Barchard2af471b2019-10-16 19:10:32 -0700379 .mr = 6,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700380 .nr = 8,
381 };
382 break;
383 }
384 #else // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700385 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800386 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
387 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
388 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neonfma_lane_ld64,
389 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neonfma_lane_ld64,
Frank Barchard2af471b2019-10-16 19:10:32 -0700390 .mr = 6,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700391 .nr = 8,
392 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700393 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -0700394
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700395 xnn_params.f32.gemm2 = (struct gemm_parameters) {
396 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800397 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700398 .mr = 4,
399 .nr = 2,
400 };
401 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
402 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
403 .cr = 4,
404 .mr = 4,
405 };
406 switch (cpuinfo_get_core(0)->uarch) {
407 case cpuinfo_uarch_kryo:
408 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
409 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neonfma,
410 .cr = 4,
411 .mr = 9,
412 };
413 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700414#if XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700415 case cpuinfo_uarch_cortex_a53:
416 case cpuinfo_uarch_cortex_a55:
417 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
418 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__aarch64_neonfma_cortex_a55,
419 .cr = 4,
420 .mr = 9,
421 };
422 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700423#endif
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700424 default:
425 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
426 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__neonfma,
427 .cr = 8,
428 .mr = 9,
429 };
430 break;
431 }
432 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
433 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
434 .cr = 4,
435 .mr = 25,
436 };
437 xnn_params.f32.avgpool = (struct avgpool_parameters) {
438 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
439 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
440 .mr = 9,
441 .qr = 8,
442 };
443 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
444 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
445 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
446 .mr = 9,
447 .qr = 8,
448 };
449 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
450 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
451 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
452 .mr = 7,
453 };
454 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800455 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700456 .mr = 9,
457 .qr = 8,
458 };
459 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800460 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700461 .mr = 4,
462 };
463 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800464 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700465 .mr = 9,
466 };
467 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800468 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700469 .mr = 9,
470 .qr = 8,
471 };
Marat Dukhan69722492019-11-11 19:55:50 -0800472 xnn_params.f32.bilinear = (struct bilinear_parameters) {
473 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neonfma_c8,
474 .pixel_tile = 1,
475 .channel_tile = 8,
476 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700477 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
478 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neonfma;
Marat Dukhan14bec502019-11-18 11:35:31 -0800479 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__neon_frac_p9_p10_nr1recps_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700480 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800481 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
482 .row_tile = 2,
483 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700484 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800485 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800486 xnn_params.f32.vmul = (struct vbinary_parameters) {
487 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
488 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
489 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800490 .element_tile = 8,
491 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700492 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800493 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neonfma_2x,
494 .channel_tile = 4,
495 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700496 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800497 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700498 xnn_params.f32.spmm = (struct spmm_parameters) {
Erich Elsen9cdade32019-10-16 05:26:59 -0700499 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x1__neonfma_pipelined,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700500 .mr = 16,
501 .nr = 1,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700502 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700503 xnn_params.f32.spmm2 = (struct spmm_parameters) {
504 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x2__neonfma,
505 .mr = 16,
506 .nr = 2,
507 };
508 xnn_params.f32.spmm4 = (struct spmm_parameters) {
509 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x4__neonfma,
510 .mr = 16,
511 .nr = 4,
512 };
513 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
514 .ukernel_with_symm_padding =
515 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__neonfma_2x2,
516 .output_channel_tile = 4,
517 .output_height_tile = 2,
518 .output_width_tile = 2,
519 };
520 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
521 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__neonfma,
522 .input_width_tile = 4,
523 .output_width_tile = 4,
524 .output_height_tile = 3,
525 };
526 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
527 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__neonfma,
528 .input_width_tile = 4,
529 .output_width_tile = 4,
530 .output_height_tile = 1,
531 };
Marat Dukhana99918a2019-11-15 14:40:12 -0800532 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
533 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__neonfma,
534 .input_width_tile = 4,
535 .output_width_tile = 4,
Erich Elsen4ad51152019-11-19 13:11:53 -0800536 .output_height_tile = 3,
Marat Dukhana99918a2019-11-15 14:40:12 -0800537 };
538 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
539 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__neonfma,
540 .input_width_tile = 4,
541 .output_width_tile = 4,
542 .output_height_tile = 1,
543 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700544 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
545 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__neon_x4,
546 .channel_tile = 4,
547 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800548 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700549 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700550
551 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700552 #ifndef XNN_NO_X32_OPERATORS
553 xnn_params.x32.pad = (struct pad_parameters) {
554 .ukernel = xnn_x32_pad_x2__neon,
555 .mr = 2,
556 };
557 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
558 xnn_params.x32.zip = (struct zip_parameters) {
559 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
560 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
561 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
562 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
563 };
564 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700565
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700566#elif XNN_ARCH_X86 || XNN_ARCH_X86_64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700567 if (!cpuinfo_has_x86_sse2()) {
568 xnn_log_error("XNNPACK initialization failed: SSE2 is not supported");
569 return;
570 }
571
572 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700573 #ifndef XNN_NO_Q8_OPERATORS
574 xnn_params.q8.gemm = (struct gemm_parameters) {
575 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x4c2__sse2,
576 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x4c2__sse2,
577 .mr = 4,
578 .nr = 4,
579 .log2_kr = 1,
580 };
581 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
582 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__sse2,
583 .cr = 8,
584 .mr = 9,
585 };
586 xnn_params.q8.avgpool = (struct avgpool_parameters) {
587 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__sse2,
588 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__sse2,
589 .mr = 9,
590 .qr = 8,
591 };
592 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
593 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__sse2,
594 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__sse2,
595 .mr = 7,
596 };
597 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__sse2;
598 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700599
600 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700601 #ifndef XNN_NO_U8_OPERATORS
602 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800603 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__sse2_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700604 .mr = 9,
605 .qr = 8,
606 };
607 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__sse2;
608 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
609 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__sse2;
610 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700611
612 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700613 #ifndef XNN_NO_X8_OPERATORS
614 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
615 xnn_params.x8.zip = (struct zip_parameters) {
616 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__sse2,
617 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__sse2,
618 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__sse2,
619 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__sse2,
620 };
621 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700622
623 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700624 #ifndef XNN_NO_F32_OPERATORS
Marat Dukhan0f349c42019-11-27 11:58:54 -0800625 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
626 xnn_params.f32.gemm = (struct gemm_parameters) {
627 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x16__avx512f_broadcast,
628 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x16__avx512f_broadcast,
629 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16__avx512f_broadcast,
630 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16__avx512f_broadcast,
631 .mr = 7,
632 .nr = 16,
633 };
634 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
Marat Dukhan1025ea32019-11-21 16:01:08 -0800635 xnn_params.f32.gemm = (struct gemm_parameters) {
636 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__fma3_broadcast,
637 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__fma3_broadcast,
638 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__fma3_broadcast,
639 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__fma3_broadcast,
640 .mr = 7,
641 .nr = 8,
642 };
643 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
644 xnn_params.f32.gemm = (struct gemm_parameters) {
645 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__avx_broadcast,
646 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__avx_broadcast,
647 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__avx_broadcast,
648 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__avx_broadcast,
649 .mr = 7,
650 .nr = 8,
651 };
652 } else {
653 xnn_params.f32.gemm = (struct gemm_parameters) {
654 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__sse_load1,
655 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__sse_load1,
656 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__sse_load1,
657 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__sse_load1,
658 .mr = 4,
659 .nr = 8,
660 };
661 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700662 xnn_params.f32.gemm2 = (struct gemm_parameters) {
663 .gemm = NULL,
664 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__sse,
665 .mr = 4,
666 .nr = 2,
667 .log2_kr = 2,
668 };
Marat Dukhan17ec5f32019-11-22 13:34:16 -0800669 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
670 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
671 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__fma3,
672 .cr = 16,
673 .mr = 4,
674 };
675 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
676 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__fma3,
677 .cr = 16,
678 .mr = 9,
679 };
680 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
681 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__fma3,
682 .cr = 8,
683 .mr = 25,
684 };
685 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
686 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
687 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__avx,
688 .cr = 16,
689 .mr = 4,
690 };
691 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
692 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__avx,
693 .cr = 16,
694 .mr = 9,
695 };
696 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
697 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__avx,
698 .cr = 8,
699 .mr = 25,
700 };
701 } else {
702 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
703 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x4__sse,
704 .cr = 8,
705 .mr = 4,
706 };
707 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
708 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__sse,
709 .cr = 8,
710 .mr = 9,
711 };
712 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
713 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__sse,
714 .cr = 8,
715 .mr = 25,
716 };
717 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700718 xnn_params.f32.avgpool = (struct avgpool_parameters) {
719 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__sse,
720 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__sse,
721 .mr = 9,
722 .qr = 8,
723 };
724 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
725 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__sse,
726 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__sse,
727 .mr = 9,
728 .qr = 8,
729 };
730 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
731 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__sse,
732 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__sse,
733 .mr = 7,
734 };
735 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800736 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__sse_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700737 .mr = 9,
738 .qr = 8,
739 };
740 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800741 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700742 .mr = 4,
743 };
744 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800745 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700746 .mr = 9,
747 };
748 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800749 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700750 .mr = 9,
751 .qr = 8,
752 };
Marat Dukhan69722492019-11-11 19:55:50 -0800753 xnn_params.f32.bilinear = (struct bilinear_parameters) {
754 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__sse_c8,
755 .pixel_tile = 1,
756 .channel_tile = 8,
757 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700758 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__sse;
759 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__sse;
Marat Dukhan7bee7512019-11-18 15:15:48 -0800760 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__sse2_p5_div_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700761 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800762 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__sse2_2x8,
763 .row_tile = 2,
764 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700765 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800766 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__sse_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800767 xnn_params.f32.vmul = (struct vbinary_parameters) {
768 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__sse_x8,
769 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
770 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800771 .element_tile = 8,
772 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700773 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800774 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__sse_2x,
775 .channel_tile = 4,
776 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700777 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800778 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700779 xnn_params.f32.spmm = (struct spmm_parameters) {
780 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_4x1__sse,
781 .mr = 4,
782 .nr = 1,
783 };
784 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
785 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__sse,
786 .input_width_tile = 4,
787 .output_width_tile = 4,
788 .output_height_tile = 1,
789 };
790 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
791 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__sse,
792 .input_width_tile = 4,
793 .output_width_tile = 4,
794 .output_height_tile = 1,
795 };
796 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
797 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__sse_x4,
798 .channel_tile = 4,
799 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800800 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700801 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700802
803 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700804 #ifndef XNN_NO_X32_OPERATORS
805 xnn_params.x32.pad = (struct pad_parameters) {
806 .ukernel = xnn_x32_pad_x2__sse2,
807 .mr = 2,
808 };
809 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
810 xnn_params.x32.zip = (struct zip_parameters) {
811 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__sse2,
812 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__sse2,
813 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__sse2,
814 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__sse2,
815 };
816 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700817
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700818#elif XNN_ARCH_PNACL || XNN_ARCH_WASMSIMD
Marat Dukhan466b5232019-10-09 11:22:20 -0700819 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
820 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
821 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
822 // of two infinities (must produce NaN per IEEE 754 standard).
823 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
824 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
825
XNNPACK Teamb455b122019-09-27 18:10:33 -0700826 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700827 #ifndef XNN_NO_Q8_OPERATORS
828 xnn_params.q8.gemm = (struct gemm_parameters) {
829 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
830 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
831 .mr = 2,
832 .nr = 2,
833 };
834 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
835 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
836 .cr = 1,
837 .mr = 9,
838 };
839 xnn_params.q8.avgpool = (struct avgpool_parameters) {
840 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
841 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
842 .mr = 9,
843 .qr = 8,
844 };
845 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
846 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
847 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
848 .mr = 7,
849 };
850 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
851 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700852
853 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700854 #ifndef XNN_NO_U8_OPERATORS
855 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800856 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700857 .mr = 9,
858 .qr = 8,
859 };
860 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
861 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
862 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
863 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700864
865 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700866 #ifndef XNN_NO_X8_OPERATORS
867 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
868 xnn_params.x8.zip = (struct zip_parameters) {
869 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
870 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
871 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
872 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
873 };
874 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700875
876 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700877 #ifndef XNN_NO_F32_OPERATORS
878 if (is_wasm_x86) {
879 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancb801972019-10-23 02:10:33 -0700880 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__psimd_splat,
881 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__psimd_splat,
882 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__psimd_splat,
883 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__psimd_splat,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700884 .mr = 4,
885 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700886 };
887 } else {
888 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancd945c62019-10-25 11:59:50 -0700889 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__psimd,
890 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__psimd,
891 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
892 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700893 .mr = 6,
894 .nr = 8,
Marat Dukhancd945c62019-10-25 11:59:50 -0700895 .log2_sr = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700896 };
897 }
898 xnn_params.f32.gemm2 = (struct gemm_parameters) {
899 .gemm = NULL,
900 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__psimd,
Marat Dukhan466b5232019-10-09 11:22:20 -0700901 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700902 .nr = 2,
903 .log2_kr = 2,
Marat Dukhan466b5232019-10-09 11:22:20 -0700904 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700905 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800906 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700907 .cr = 4,
908 .mr = 4,
Marat Dukhan466b5232019-10-09 11:22:20 -0700909 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700910 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800911 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700912 .cr = 4,
913 .mr = 9,
914 };
915 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800916 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700917 .cr = 4,
918 .mr = 25,
919 };
920 xnn_params.f32.avgpool = (struct avgpool_parameters) {
921 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__psimd,
922 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__psimd,
923 .mr = 9,
924 .qr = 8,
925 };
926 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
927 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__psimd,
928 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__psimd,
929 .mr = 9,
930 .qr = 8,
931 };
932 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
933 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__psimd,
934 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__psimd,
935 .mr = 7,
936 };
937 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800938 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700939 .mr = 9,
940 .qr = 8,
941 };
942 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800943 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700944 .mr = 4,
945 };
946 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800947 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700948 .mr = 9,
949 };
950 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800951 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700952 .mr = 9,
953 .qr = 8,
954 };
Marat Dukhan69722492019-11-11 19:55:50 -0800955 xnn_params.f32.bilinear = (struct bilinear_parameters) {
956 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__psimd_c8,
957 .pixel_tile = 1,
958 .channel_tile = 8,
959 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700960 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__psimd;
961 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__psimd;
962 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800963 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__psimd_2x8,
964 .row_tile = 2,
965 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700966 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800967 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__psimd_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800968 xnn_params.f32.vmul = (struct vbinary_parameters) {
969 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__psimd_x8,
970 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
971 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800972 .element_tile = 8,
973 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700974 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800975 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__psimd_2x,
976 .channel_tile = 4,
977 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700978 };
979 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700980
981 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700982 #ifndef XNN_NO_X32_OPERATORS
983 xnn_params.x32.pad = (struct pad_parameters) {
984 .ukernel = xnn_x32_pad_x2__psimd,
985 .mr = 2,
986 };
987 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
988 xnn_params.x32.zip = (struct zip_parameters) {
989 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__psimd,
990 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__psimd,
991 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__psimd,
992 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__psimd,
993 };
994 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700995
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700996#elif XNN_ARCH_WASM || XNN_ARCH_ASMJS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700997 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
998 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
999 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
1000 // of two infinities (must produce NaN per IEEE 754 standard).
1001 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
1002 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
1003
1004 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001005 #ifndef XNN_NO_Q8_OPERATORS
1006 xnn_params.q8.gemm = (struct gemm_parameters) {
1007 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
1008 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
1009 .mr = 2,
1010 .nr = 2,
1011 };
1012 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
1013 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
1014 .cr = 1,
1015 .mr = 9,
1016 };
1017 xnn_params.q8.avgpool = (struct avgpool_parameters) {
1018 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
1019 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
1020 .mr = 9,
1021 .qr = 8,
1022 };
1023 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
1024 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
1025 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
1026 .mr = 7,
1027 };
1028 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
1029 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001030
1031 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001032 #ifndef XNN_NO_U8_OPERATORS
1033 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001034 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001035 .mr = 9,
1036 .qr = 8,
1037 };
1038 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
1039 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
1040 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
1041 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001042
1043 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001044 #ifndef XNN_NO_X8_OPERATORS
1045 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
1046 xnn_params.x8.zip = (struct zip_parameters) {
1047 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
1048 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
1049 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
1050 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
1051 };
1052 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001053
1054 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001055 #ifndef XNN_NO_F32_OPERATORS
1056 if (is_wasm_x86) {
1057 xnn_params.f32.gemm = (struct gemm_parameters) {
1058 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_2x4__scalar,
1059 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_2x4__scalar,
1060 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
1061 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
1062 .mr = 2,
1063 .nr = 4,
1064 };
1065 } else {
1066 xnn_params.f32.gemm = (struct gemm_parameters) {
1067 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x4__scalar,
1068 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x4__scalar,
1069 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
1070 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
1071 .mr = 4,
1072 .nr = 4,
1073 };
1074 }
1075 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1076 .gemm = NULL,
1077 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__scalar,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001078 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001079 .nr = 2,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001080 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001081 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001082 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x4__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001083 .cr = 1,
1084 .mr = 4,
1085 };
1086 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001087 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x9__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001088 .cr = 1,
1089 .mr = 9,
1090 };
1091 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001092 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x25__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001093 .cr = 1,
1094 .mr = 25,
1095 };
1096 xnn_params.f32.avgpool = (struct avgpool_parameters) {
1097 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__scalar,
1098 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__scalar,
1099 .mr = 9,
1100 .qr = 8,
1101 };
1102 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
1103 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__scalar,
1104 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__scalar,
1105 .mr = 9,
1106 .qr = 8,
1107 };
1108 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
1109 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__scalar,
1110 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__scalar,
1111 .mr = 7,
1112 };
1113 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001114 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001115 .mr = 9,
1116 .qr = 8,
1117 };
1118 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001119 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001120 .mr = 4,
1121 };
1122 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001123 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001124 .mr = 9,
1125 };
1126 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001127 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001128 .mr = 9,
1129 .qr = 8,
1130 };
Marat Dukhan69722492019-11-11 19:55:50 -08001131 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1132 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__scalar_c2,
1133 .pixel_tile = 1,
1134 .channel_tile = 2,
1135 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001136 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__scalar;
1137 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__scalar;
1138 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001139 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__scalar_2x4,
1140 .row_tile = 4,
1141 .channel_tile = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001142 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -08001143 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__scalar_x4;
Marat Dukhan1e782c42019-11-21 17:02:40 -08001144 xnn_params.f32.vmul = (struct vbinary_parameters) {
1145 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__scalar_x4,
1146 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
1147 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001148 .element_tile = 8,
1149 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001150 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001151 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c1__scalar_2x,
1152 .channel_tile = 1,
1153 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001154 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001155 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001156 xnn_params.f32.spmm = (struct spmm_parameters) {
Marat Dukhanbff791e2019-10-24 11:05:37 -07001157 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x1__scalar,
1158 .mr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001159 .nr = 1,
1160 };
Erich Elsenc6afd9b2019-10-24 16:10:53 -07001161 xnn_params.f32.spmm2 = (struct spmm_parameters) {
1162 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x2__scalar,
1163 .mr = 8,
1164 .nr = 2,
1165 };
1166 xnn_params.f32.spmm4 = (struct spmm_parameters) {
1167 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x4__scalar,
1168 .mr = 8,
1169 .nr = 4,
1170 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001171 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
1172 .ukernel_with_symm_padding =
1173 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__scalar_1x1,
1174 .output_channel_tile = 4,
1175 .output_height_tile = 1,
1176 .output_width_tile = 1,
1177 };
1178 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1179 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__scalar,
1180 .input_width_tile = 1,
1181 .output_width_tile = 1,
1182 .output_height_tile = 1,
1183 };
1184 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1185 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__scalar,
1186 .input_width_tile = 1,
1187 .output_width_tile = 1,
1188 .output_height_tile = 1,
1189 };
Marat Dukhana99918a2019-11-15 14:40:12 -08001190 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
1191 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__scalar,
1192 .input_width_tile = 1,
1193 .output_width_tile = 1,
1194 .output_height_tile = 1,
1195 };
1196 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
1197 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__scalar,
1198 .input_width_tile = 1,
1199 .output_width_tile = 1,
1200 .output_height_tile = 1,
1201 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001202 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1203 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__scalar_x1,
1204 .channel_tile = 1,
1205 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001206 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001207 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001208
1209 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001210 #ifndef XNN_NO_X32_OPERATORS
1211 xnn_params.x32.pad = (struct pad_parameters) {
1212 .ukernel = xnn_x32_pad_x2__scalar,
1213 .mr = 2,
1214 };
1215 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__scalar;
1216 xnn_params.x32.zip = (struct zip_parameters) {
1217 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__scalar,
1218 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__scalar,
1219 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__scalar,
1220 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__scalar,
1221 };
1222 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001223
1224#else
1225 #error "Unsupported architecture"
1226#endif
1227 xnn_params.initialized = true;
1228}
1229
Marat Dukhan04f03be2019-11-19 12:36:47 -08001230enum xnn_status xnn_initialize(const struct xnn_allocator* allocator) {
Marat Dukhand343c222019-10-07 09:22:14 -07001231 #ifndef __EMSCRIPTEN__
1232 if (!cpuinfo_initialize()) {
1233 return xnn_status_out_of_memory;
1234 }
1235 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001236 pthread_once(&init_guard, &init);
1237 if (xnn_params.initialized) {
Marat Dukhan04f03be2019-11-19 12:36:47 -08001238 if (allocator != NULL) {
1239 memcpy(&xnn_params.allocator, allocator, sizeof(struct xnn_allocator));
1240 } else {
1241 xnn_params.allocator.allocate = &xnn_allocate;
1242 xnn_params.allocator.reallocate = &xnn_reallocate;
1243 xnn_params.allocator.deallocate = &xnn_deallocate;
1244 xnn_params.allocator.aligned_allocate = &xnn_aligned_allocate;
1245 xnn_params.allocator.aligned_deallocate = &xnn_aligned_deallocate;
1246 }
XNNPACK Teamb455b122019-09-27 18:10:33 -07001247 return xnn_status_success;
1248 } else {
1249 return xnn_status_unsupported_hardware;
1250 }
1251}
1252
1253enum xnn_status xnn_deinitialize(void) {
Marat Dukhand343c222019-10-07 09:22:14 -07001254 #ifndef __EMSCRIPTEN__
1255 cpuinfo_deinitialize();
1256 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001257 return xnn_status_success;
1258}