blob: f38421aa90628a60e4e8dcb9cb06216f6d16da6f [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
dp-arm04c1db12017-01-31 13:01:04 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#ifndef __PSCI_PRIVATE_H__
8#define __PSCI_PRIVATE_H__
9
Achin Guptaa59caa42013-12-05 14:21:04 +000010#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011#include <bakery_lock.h>
Soby Mathew78879b92015-01-06 15:36:38 +000012#include <bl_common.h>
Soby Mathew67487842015-07-13 14:10:57 +010013#include <cpu_data.h>
Dan Handley97043ac2014-04-09 13:14:54 +010014#include <psci.h>
Soby Mathew67487842015-07-13 14:10:57 +010015#include <spinlock.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010016
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000017#if HW_ASSISTED_COHERENCY
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000018
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000019/*
20 * On systems with hardware-assisted coherency, make PSCI cache operations NOP,
21 * as PSCI participants are cache-coherent, and there's no need for explicit
22 * cache maintenance operations or barriers to coordinate their state.
23 */
24#define psci_flush_dcache_range(addr, size)
25#define psci_flush_cpu_data(member)
26#define psci_inv_cpu_data(member)
27
28#define psci_dsbish()
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000029
30/*
31 * On systems where participant CPUs are cache-coherent, we can use spinlocks
32 * instead of bakery locks.
33 */
34#define DEFINE_PSCI_LOCK(_name) spinlock_t _name
35#define DECLARE_PSCI_LOCK(_name) extern DEFINE_PSCI_LOCK(_name)
36
37#define psci_lock_get(non_cpu_pd_node) \
38 spin_lock(&psci_locks[(non_cpu_pd_node)->lock_index])
39#define psci_lock_release(non_cpu_pd_node) \
40 spin_unlock(&psci_locks[(non_cpu_pd_node)->lock_index])
41
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000042#else
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000043
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000044/*
45 * If not all PSCI participants are cache-coherent, perform cache maintenance
46 * and issue barriers wherever required to coordinate state.
47 */
48#define psci_flush_dcache_range(addr, size) flush_dcache_range(addr, size)
49#define psci_flush_cpu_data(member) flush_cpu_data(member)
50#define psci_inv_cpu_data(member) inv_cpu_data(member)
51
52#define psci_dsbish() dsbish()
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000053
Soby Mathew8c5fe0b2015-01-08 18:02:19 +000054/*
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000055 * Use bakery locks for state coordination as not all PSCI participants are
56 * cache coherent.
Soby Mathew8c5fe0b2015-01-08 18:02:19 +000057 */
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000058#define DEFINE_PSCI_LOCK(_name) DEFINE_BAKERY_LOCK(_name)
59#define DECLARE_PSCI_LOCK(_name) DECLARE_BAKERY_LOCK(_name)
60
Soby Mathew67487842015-07-13 14:10:57 +010061#define psci_lock_get(non_cpu_pd_node) \
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010062 bakery_lock_get(&psci_locks[(non_cpu_pd_node)->lock_index])
Soby Mathew67487842015-07-13 14:10:57 +010063#define psci_lock_release(non_cpu_pd_node) \
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010064 bakery_lock_release(&psci_locks[(non_cpu_pd_node)->lock_index])
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +010065
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000066#endif
67
68#define psci_lock_init(non_cpu_pd_node, idx) \
69 ((non_cpu_pd_node)[(idx)].lock_index = (idx))
70
Soby Mathew90e82582015-01-07 11:10:22 +000071/*
72 * The PSCI capability which are provided by the generic code but does not
73 * depend on the platform or spd capabilities.
74 */
75#define PSCI_GENERIC_CAP \
76 (define_psci_cap(PSCI_VERSION) | \
77 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
78 define_psci_cap(PSCI_FEATURES))
79
80/*
81 * The PSCI capabilities mask for 64 bit functions.
82 */
83#define PSCI_CAP_64BIT_MASK \
84 (define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) | \
85 define_psci_cap(PSCI_CPU_ON_AARCH64) | \
86 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
87 define_psci_cap(PSCI_MIG_AARCH64) | \
Soby Mathewc0aff0e2014-12-17 14:47:57 +000088 define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) | \
Jeenu Viswambharan28d3d612016-08-03 15:54:50 +010089 define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) | \
Yatharth Kochar170fb932016-05-09 18:26:35 +010090 define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) | \
91 define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) | \
Roberto Vargas36a8f8f2017-07-26 09:23:09 +010092 define_psci_cap(PSCI_STAT_COUNT_AARCH64) | \
93 define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64))
Soby Mathew90e82582015-01-07 11:10:22 +000094
Soby Mathew67487842015-07-13 14:10:57 +010095/*
96 * Helper macros to get/set the fields of PSCI per-cpu data.
97 */
98#define psci_set_aff_info_state(aff_state) \
99 set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state)
100#define psci_get_aff_info_state() \
101 get_cpu_data(psci_svc_cpu_data.aff_info_state)
102#define psci_get_aff_info_state_by_idx(idx) \
103 get_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state)
Soby Mathew203cdfe2016-01-26 11:47:53 +0000104#define psci_set_aff_info_state_by_idx(idx, aff_state) \
105 set_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state,\
106 aff_state)
Soby Mathew67487842015-07-13 14:10:57 +0100107#define psci_get_suspend_pwrlvl() \
108 get_cpu_data(psci_svc_cpu_data.target_pwrlvl)
109#define psci_set_suspend_pwrlvl(target_lvl) \
110 set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl)
111#define psci_set_cpu_local_state(state) \
112 set_cpu_data(psci_svc_cpu_data.local_state, state)
113#define psci_get_cpu_local_state() \
114 get_cpu_data(psci_svc_cpu_data.local_state)
115#define psci_get_cpu_local_state_by_idx(idx) \
116 get_cpu_data_by_index(idx, psci_svc_cpu_data.local_state)
117
118/*
119 * Helper macros for the CPU level spinlocks
120 */
121#define psci_spin_lock_cpu(idx) spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock)
122#define psci_spin_unlock_cpu(idx) spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock)
123
124/* Helper macro to identify a CPU standby request in PSCI Suspend call */
125#define is_cpu_standby_req(is_power_down_state, retn_lvl) \
126 (((!(is_power_down_state)) && ((retn_lvl) == 0)) ? 1 : 0)
Soby Mathew90e82582015-01-07 11:10:22 +0000127
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128/*******************************************************************************
Soby Mathew67487842015-07-13 14:10:57 +0100129 * The following two data structures implement the power domain tree. The tree
130 * is used to track the state of all the nodes i.e. power domain instances
131 * described by the platform. The tree consists of nodes that describe CPU power
132 * domains i.e. leaf nodes and all other power domains which are parents of a
133 * CPU power domain i.e. non-leaf nodes.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134 ******************************************************************************/
Soby Mathew67487842015-07-13 14:10:57 +0100135typedef struct non_cpu_pwr_domain_node {
136 /*
137 * Index of the first CPU power domain node level 0 which has this node
138 * as its parent.
139 */
140 unsigned int cpu_start_idx;
141
142 /*
143 * Number of CPU power domains which are siblings of the domain indexed
144 * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx
145 * -> cpu_start_idx + ncpus' have this node as their parent.
146 */
147 unsigned int ncpus;
148
149 /*
150 * Index of the parent power domain node.
151 * TODO: Figure out whether to whether using pointer is more efficient.
152 */
153 unsigned int parent_node;
154
155 plat_local_state_t local_state;
156
Achin Gupta75f73672013-12-05 16:33:10 +0000157 unsigned char level;
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100158
159 /* For indexing the psci_lock array*/
Soby Mathew67487842015-07-13 14:10:57 +0100160 unsigned char lock_index;
Soby Mathew67487842015-07-13 14:10:57 +0100161} non_cpu_pd_node_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162
Soby Mathew67487842015-07-13 14:10:57 +0100163typedef struct cpu_pwr_domain_node {
Soby Mathew9d070b92015-07-29 17:05:03 +0100164 u_register_t mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
Soby Mathew67487842015-07-13 14:10:57 +0100166 /*
167 * Index of the parent power domain node.
168 * TODO: Figure out whether to whether using pointer is more efficient.
169 */
170 unsigned int parent_node;
171
172 /*
173 * A CPU power domain does not require state coordination like its
174 * parent power domains. Hence this node does not include a bakery
175 * lock. A spinlock is required by the CPU_ON handler to prevent a race
176 * when multiple CPUs try to turn ON the same target CPU.
177 */
178 spinlock_t cpu_lock;
179} cpu_pd_node_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180
181/*******************************************************************************
182 * Data prototypes
183 ******************************************************************************/
Soby Mathew67487842015-07-13 14:10:57 +0100184extern const plat_psci_ops_t *psci_plat_pm_ops;
185extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS];
186extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
Soby Mathew9d070b92015-07-29 17:05:03 +0100187extern unsigned int psci_caps;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100188
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000189/* One lock is required per non-CPU power domain node */
190DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100191
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192/*******************************************************************************
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000193 * SPD's power management hooks registered with PSCI
Achin Gupta607084e2014-02-09 18:24:19 +0000194 ******************************************************************************/
Dan Handleyfb037bf2014-04-10 15:37:22 +0100195extern const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +0000196
197/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198 * Function prototypes
199 ******************************************************************************/
200/* Private exported functions from psci_common.c */
Soby Mathew67487842015-07-13 14:10:57 +0100201int psci_validate_power_state(unsigned int power_state,
202 psci_power_state_t *state_info);
203void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info);
Soby Mathew9d070b92015-07-29 17:05:03 +0100204int psci_validate_mpidr(u_register_t mpidr);
Soby Mathew67487842015-07-13 14:10:57 +0100205void psci_init_req_local_pwr_states(void);
Achin Gupta61eae522016-06-28 16:46:15 +0100206void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
207 psci_power_state_t *target_state);
Soby Mathew617540d2015-07-15 12:13:26 +0100208int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew9d070b92015-07-29 17:05:03 +0100209 uintptr_t entrypoint, u_register_t context_id);
Soby Mathew67487842015-07-13 14:10:57 +0100210void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
Soby Mathew9d070b92015-07-29 17:05:03 +0100211 unsigned int end_lvl,
Soby Mathew67487842015-07-13 14:10:57 +0100212 unsigned int node_index[]);
Soby Mathew9d070b92015-07-29 17:05:03 +0100213void psci_do_state_coordination(unsigned int end_pwrlvl,
Soby Mathew67487842015-07-13 14:10:57 +0100214 psci_power_state_t *state_info);
Soby Mathew9d070b92015-07-29 17:05:03 +0100215void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
Soby Mathew67487842015-07-13 14:10:57 +0100216 unsigned int cpu_idx);
Soby Mathew9d070b92015-07-29 17:05:03 +0100217void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
Soby Mathew67487842015-07-13 14:10:57 +0100218 unsigned int cpu_idx);
219int psci_validate_suspend_req(const psci_power_state_t *state_info,
220 unsigned int is_power_down_state_req);
221unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info);
222unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info);
Soby Mathew9d070b92015-07-29 17:05:03 +0100223void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl);
Soby Mathew67487842015-07-13 14:10:57 +0100224void psci_print_power_domain_map(void);
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000225unsigned int psci_is_last_on_cpu(void);
Soby Mathew9d070b92015-07-29 17:05:03 +0100226int psci_spd_migrate_info(u_register_t *mpidr);
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000227void psci_do_pwrdown_sequence(unsigned int power_level);
228
229/*
230 * CPU power down is directly called only when HW_ASSISTED_COHERENCY is
231 * available. Otherwise, this needs post-call stack maintenance, which is
232 * handled in assembly.
233 */
234void prepare_cpu_pwr_dwn(unsigned int power_level);
Achin Gupta0959db52013-12-02 17:33:04 +0000235
Soby Mathew67487842015-07-13 14:10:57 +0100236/* Private exported functions from psci_on.c */
Soby Mathew4c0d0392016-06-16 14:52:04 +0100237int psci_cpu_on_start(u_register_t target_cpu,
Sandrine Bailleux22b09c12016-04-25 09:28:43 +0100238 entry_point_info_t *ep);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Soby Mathew67487842015-07-13 14:10:57 +0100240void psci_cpu_on_finish(unsigned int cpu_idx,
241 psci_power_state_t *state_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000243/* Private exported functions from psci_off.c */
Soby Mathew9d070b92015-07-29 17:05:03 +0100244int psci_do_cpu_off(unsigned int end_pwrlvl);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000246/* Private exported functions from psci_suspend.c */
Soby Mathew67487842015-07-13 14:10:57 +0100247void psci_cpu_suspend_start(entry_point_info_t *ep,
Soby Mathew9d070b92015-07-29 17:05:03 +0100248 unsigned int end_pwrlvl,
Soby Mathew67487842015-07-13 14:10:57 +0100249 psci_power_state_t *state_info,
250 unsigned int is_power_down_state_req);
Soby Mathew78879b92015-01-06 15:36:38 +0000251
Soby Mathew67487842015-07-13 14:10:57 +0100252void psci_cpu_suspend_finish(unsigned int cpu_idx,
253 psci_power_state_t *state_info);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000254
Achin Guptab51da822014-06-26 09:58:52 +0100255/* Private exported functions from psci_helpers.S */
Soby Mathew9d070b92015-07-29 17:05:03 +0100256void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level);
Achin Guptab51da822014-06-26 09:58:52 +0100257void psci_do_pwrup_cache_maintenance(void);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100258
Juan Castillod5f13092014-08-12 11:17:06 +0100259/* Private exported functions from psci_system_off.c */
260void __dead2 psci_system_off(void);
261void __dead2 psci_system_reset(void);
Roberto Vargas36a8f8f2017-07-26 09:23:09 +0100262int psci_system_reset2(uint32_t reset_type, u_register_t cookie);
Juan Castillod5f13092014-08-12 11:17:06 +0100263
Yatharth Kochar170fb932016-05-09 18:26:35 +0100264/* Private exported functions from psci_stat.c */
265void psci_stats_update_pwr_down(unsigned int end_pwrlvl,
266 const psci_power_state_t *state_info);
267void psci_stats_update_pwr_up(unsigned int end_pwrlvl,
dp-arm04c1db12017-01-31 13:01:04 +0000268 const psci_power_state_t *state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100269u_register_t psci_stat_residency(u_register_t target_cpu,
270 unsigned int power_state);
271u_register_t psci_stat_count(u_register_t target_cpu,
272 unsigned int power_state);
273
Roberto Vargasd4c596b2017-08-03 08:16:16 +0100274/* Private exported functions from psci_mem_protect.c */
275int psci_mem_protect(unsigned int enable);
276int psci_mem_chk_range(uintptr_t base, u_register_t length);
277
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278#endif /* __PSCI_PRIVATE_H__ */