blob: f0945f506f8ce4232bb012135ff9c8d6c297f241 [file] [log] [blame]
Marat Dukhan2e00fed2017-08-10 17:23:43 -07001#include <gtest/gtest.h>
2
3#include <cpuinfo.h>
4#include <cpuinfo-mock.h>
5
6
7TEST(PROCESSORS, count) {
Marat Dukhan30401972017-09-26 18:35:52 -07008 ASSERT_EQ(8, cpuinfo_get_processors_count());
Marat Dukhan2e00fed2017-08-10 17:23:43 -07009}
10
11TEST(PROCESSORS, non_null) {
Marat Dukhan30401972017-09-26 18:35:52 -070012 ASSERT_TRUE(cpuinfo_get_processors());
Marat Dukhan2e00fed2017-08-10 17:23:43 -070013}
14
Marat Dukhan2d37dc42017-09-25 01:32:37 -070015TEST(PROCESSORS, smt_id) {
Marat Dukhan30401972017-09-26 18:35:52 -070016 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
17 ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id);
Marat Dukhan2e00fed2017-08-10 17:23:43 -070018 }
19}
20
Marat Dukhan2d37dc42017-09-25 01:32:37 -070021TEST(PROCESSORS, core) {
Marat Dukhan30401972017-09-26 18:35:52 -070022 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
23 ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core);
Marat Dukhan2d37dc42017-09-25 01:32:37 -070024 }
25}
26
Marat Dukhan2b307932018-03-18 16:15:36 -070027TEST(PROCESSORS, cluster) {
28 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
29 switch (i) {
30 case 0:
31 case 1:
32 case 2:
33 case 3:
34 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_processor(i)->cluster);
35 break;
36 case 4:
37 case 5:
38 case 6:
39 case 7:
40 ASSERT_EQ(cpuinfo_get_cluster(1), cpuinfo_get_processor(i)->cluster);
41 break;
42 }
43 }
44}
45
Marat Dukhan2d37dc42017-09-25 01:32:37 -070046TEST(PROCESSORS, package) {
Marat Dukhan30401972017-09-26 18:35:52 -070047 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
48 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package);
Marat Dukhan2e00fed2017-08-10 17:23:43 -070049 }
50}
51
Marat Dukhan846c1782017-09-13 09:47:26 -070052TEST(PROCESSORS, linux_id) {
Marat Dukhan30401972017-09-26 18:35:52 -070053 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
Marat Dukhan846c1782017-09-13 09:47:26 -070054 switch (i) {
55 case 0:
56 case 1:
57 case 2:
58 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -070059 ASSERT_EQ(i + 4, cpuinfo_get_processor(i)->linux_id);
Marat Dukhan846c1782017-09-13 09:47:26 -070060 break;
61 case 4:
62 case 5:
63 case 6:
64 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -070065 ASSERT_EQ(i - 4, cpuinfo_get_processor(i)->linux_id);
Marat Dukhan846c1782017-09-13 09:47:26 -070066 break;
67 }
68 }
69}
70
Marat Dukhan2d37dc42017-09-25 01:32:37 -070071TEST(PROCESSORS, l1i) {
Marat Dukhan30401972017-09-26 18:35:52 -070072 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
73 ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i);
Marat Dukhan2d37dc42017-09-25 01:32:37 -070074 }
75}
76
77TEST(PROCESSORS, l1d) {
Marat Dukhan30401972017-09-26 18:35:52 -070078 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
79 ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d);
Marat Dukhan2d37dc42017-09-25 01:32:37 -070080 }
81}
82
83TEST(PROCESSORS, l2) {
Marat Dukhan30401972017-09-26 18:35:52 -070084 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
Marat Dukhan2d37dc42017-09-25 01:32:37 -070085 switch (i) {
86 case 0:
87 case 1:
88 case 2:
89 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -070090 ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2);
Marat Dukhan2d37dc42017-09-25 01:32:37 -070091 break;
92 case 4:
93 case 5:
94 case 6:
95 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -070096 ASSERT_EQ(cpuinfo_get_l2_cache(1), cpuinfo_get_processor(i)->cache.l2);
Marat Dukhan2d37dc42017-09-25 01:32:37 -070097 break;
98 }
99 }
100}
101
102TEST(PROCESSORS, l3) {
Marat Dukhan30401972017-09-26 18:35:52 -0700103 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
104 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700105 }
106}
107
108TEST(PROCESSORS, l4) {
Marat Dukhan30401972017-09-26 18:35:52 -0700109 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
110 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700111 }
112}
113
Marat Dukhan7073e832017-09-24 22:23:55 -0700114TEST(CORES, count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700115 ASSERT_EQ(8, cpuinfo_get_cores_count());
Marat Dukhan7073e832017-09-24 22:23:55 -0700116}
117
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700118TEST(CORES, non_null) {
Marat Dukhan30401972017-09-26 18:35:52 -0700119 ASSERT_TRUE(cpuinfo_get_cores());
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700120}
121
Marat Dukhan7073e832017-09-24 22:23:55 -0700122TEST(CORES, processor_start) {
Marat Dukhan30401972017-09-26 18:35:52 -0700123 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
124 ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start);
Marat Dukhan7073e832017-09-24 22:23:55 -0700125 }
126}
127
128TEST(CORES, processor_count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700129 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
130 ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count);
Marat Dukhan7073e832017-09-24 22:23:55 -0700131 }
132}
133
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700134TEST(CORES, core_id) {
Marat Dukhan30401972017-09-26 18:35:52 -0700135 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
136 ASSERT_EQ(i, cpuinfo_get_core(i)->core_id);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700137 }
138}
139
Marat Dukhan2b307932018-03-18 16:15:36 -0700140TEST(CORES, cluster) {
141 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
142 switch (i) {
143 case 0:
144 case 1:
145 case 2:
146 case 3:
147 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_core(i)->cluster);
148 break;
149 case 4:
150 case 5:
151 case 6:
152 case 7:
153 ASSERT_EQ(cpuinfo_get_cluster(1), cpuinfo_get_core(i)->cluster);
154 break;
155 }
156 }
157}
158
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700159TEST(CORES, package) {
Marat Dukhan30401972017-09-26 18:35:52 -0700160 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
161 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700162 }
163}
164
165TEST(CORES, vendor) {
Marat Dukhan30401972017-09-26 18:35:52 -0700166 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700167 switch (i) {
168 case 0:
169 case 1:
170 case 2:
171 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700172 ASSERT_EQ(cpuinfo_vendor_samsung, cpuinfo_get_core(i)->vendor);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700173 break;
174 case 4:
175 case 5:
176 case 6:
177 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700178 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_core(i)->vendor);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700179 break;
180 }
181 }
182}
183
184TEST(CORES, uarch) {
Marat Dukhan30401972017-09-26 18:35:52 -0700185 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700186 switch (i) {
187 case 0:
188 case 1:
189 case 2:
190 case 3:
Marat Dukhana750f2a2018-03-07 11:07:48 -0800191 ASSERT_EQ(cpuinfo_uarch_mongoose_m1, cpuinfo_get_core(i)->uarch);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700192 break;
193 case 4:
194 case 5:
195 case 6:
196 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700197 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_core(i)->uarch);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700198 break;
199 }
200 }
201}
202
203TEST(CORES, midr) {
Marat Dukhan30401972017-09-26 18:35:52 -0700204 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700205 switch (i) {
206 case 0:
207 case 1:
208 case 2:
209 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700210 ASSERT_EQ(UINT32_C(0x531F0011), cpuinfo_get_core(i)->midr);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700211 break;
212 case 4:
213 case 5:
214 case 6:
215 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700216 ASSERT_EQ(UINT32_C(0x410FD034), cpuinfo_get_core(i)->midr);
Marat Dukhan2d37dc42017-09-25 01:32:37 -0700217 break;
218 }
219 }
220}
221
Marat Dukhan575a6302018-03-10 14:38:49 -0800222TEST(CORES, DISABLED_frequency) {
223 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
224 switch (i) {
225 case 0:
226 case 1:
227 case 2:
228 case 3:
229 ASSERT_EQ(UINT64_C(2600000000), cpuinfo_get_core(i)->frequency);
230 break;
231 case 4:
232 case 5:
233 case 6:
234 case 7:
235 ASSERT_EQ(UINT64_C(1586000000), cpuinfo_get_core(i)->frequency);
236 break;
237 }
238 }
239}
240
Marat Dukhandbc78402018-03-18 22:49:35 -0700241TEST(CLUSTERS, count) {
242 ASSERT_EQ(2, cpuinfo_get_clusters_count());
243}
244
245TEST(CLUSTERS, non_null) {
246 ASSERT_TRUE(cpuinfo_get_clusters());
247}
248
249TEST(CLUSTERS, processor_start) {
250 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
251 switch (i) {
252 case 0:
253 ASSERT_EQ(0, cpuinfo_get_cluster(i)->processor_start);
254 break;
255 case 1:
256 ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_start);
257 break;
258 }
259 }
260}
261
262TEST(CLUSTERS, processor_count) {
263 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
264 ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_count);
265 }
266}
267
268TEST(CLUSTERS, core_start) {
269 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
270 switch (i) {
271 case 0:
272 ASSERT_EQ(0, cpuinfo_get_cluster(i)->core_start);
273 break;
274 case 1:
275 ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_start);
276 break;
277 }
278 }
279}
280
281TEST(CLUSTERS, core_count) {
282 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
283 ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_count);
284 }
285}
286
287TEST(CLUSTERS, cluster_id) {
288 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
289 ASSERT_EQ(i, cpuinfo_get_cluster(i)->cluster_id);
290 }
291}
292
293TEST(CLUSTERS, package) {
294 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
295 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_cluster(i)->package);
296 }
297}
298
299TEST(CLUSTERS, vendor) {
300 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
301 switch (i) {
302 case 0:
303 ASSERT_EQ(cpuinfo_vendor_samsung, cpuinfo_get_cluster(i)->vendor);
304 break;
305 case 1:
306 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_cluster(i)->vendor);
307 break;
308 }
309 }
310}
311
312TEST(CLUSTERS, uarch) {
313 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
314 switch (i) {
315 case 0:
316 ASSERT_EQ(cpuinfo_uarch_mongoose_m1, cpuinfo_get_cluster(i)->uarch);
317 break;
318 case 1:
319 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_cluster(i)->uarch);
320 break;
321 }
322 }
323}
324
325TEST(CLUSTERS, midr) {
326 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
327 switch (i) {
328 case 0:
329 ASSERT_EQ(UINT32_C(0x531F0011), cpuinfo_get_cluster(i)->midr);
330 break;
331 case 1:
332 ASSERT_EQ(UINT32_C(0x410FD034), cpuinfo_get_cluster(i)->midr);
333 break;
334 }
335 }
336}
337
338TEST(CLUSTERS, DISABLED_frequency) {
339 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
340 switch (i) {
341 case 0:
342 ASSERT_EQ(UINT64_C(2600000000), cpuinfo_get_cluster(i)->frequency);
343 break;
344 case 1:
345 ASSERT_EQ(UINT64_C(1586000000), cpuinfo_get_cluster(i)->frequency);
346 break;
347 }
348 }
349}
350
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700351TEST(PACKAGES, count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700352 ASSERT_EQ(1, cpuinfo_get_packages_count());
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700353}
354
355TEST(PACKAGES, name) {
Marat Dukhan30401972017-09-26 18:35:52 -0700356 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700357 ASSERT_EQ("Samsung Exynos 8890",
Marat Dukhan30401972017-09-26 18:35:52 -0700358 std::string(cpuinfo_get_package(i)->name,
359 strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX)));
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700360 }
361}
362
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800363TEST(PACKAGES, gpu_name) {
364 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
365 ASSERT_EQ("ARM Mali-T880",
366 std::string(cpuinfo_get_package(i)->gpu_name,
367 strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX)));
368 }
369}
370
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700371TEST(PACKAGES, processor_start) {
Marat Dukhan30401972017-09-26 18:35:52 -0700372 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
373 ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start);
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700374 }
375}
376
377TEST(PACKAGES, processor_count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700378 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
379 ASSERT_EQ(8, cpuinfo_get_package(i)->processor_count);
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700380 }
381}
382
383TEST(PACKAGES, core_start) {
Marat Dukhan30401972017-09-26 18:35:52 -0700384 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
385 ASSERT_EQ(0, cpuinfo_get_package(i)->core_start);
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700386 }
387}
388
389TEST(PACKAGES, core_count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700390 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
391 ASSERT_EQ(8, cpuinfo_get_package(i)->core_count);
Marat Dukhanfb4fbe02017-09-13 00:51:05 -0700392 }
393}
394
Marat Dukhan2b307932018-03-18 16:15:36 -0700395TEST(PACKAGES, cluster_start) {
396 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
397 ASSERT_EQ(0, cpuinfo_get_package(i)->cluster_start);
398 }
399}
400
401TEST(PACKAGES, cluster_count) {
402 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
403 ASSERT_EQ(2, cpuinfo_get_package(i)->cluster_count);
404 }
405}
406
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700407TEST(ISA, thumb) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700408 #if CPUINFO_ARCH_ARM
409 ASSERT_TRUE(cpuinfo_has_arm_thumb());
410 #elif CPUINFO_ARCH_ARM64
411 ASSERT_FALSE(cpuinfo_has_arm_thumb());
412 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700413}
414
415TEST(ISA, thumb2) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700416 #if CPUINFO_ARCH_ARM
417 ASSERT_TRUE(cpuinfo_has_arm_thumb2());
418 #elif CPUINFO_ARCH_ARM64
419 ASSERT_FALSE(cpuinfo_has_arm_thumb2());
420 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700421}
422
423TEST(ISA, armv5e) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700424 #if CPUINFO_ARCH_ARM
425 ASSERT_TRUE(cpuinfo_has_arm_v5e());
426 #elif CPUINFO_ARCH_ARM64
427 ASSERT_FALSE(cpuinfo_has_arm_v5e());
428 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700429}
430
431TEST(ISA, armv6) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700432 #if CPUINFO_ARCH_ARM
433 ASSERT_TRUE(cpuinfo_has_arm_v6());
434 #elif CPUINFO_ARCH_ARM64
435 ASSERT_FALSE(cpuinfo_has_arm_v6());
436 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700437}
438
439TEST(ISA, armv6k) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700440 #if CPUINFO_ARCH_ARM
441 ASSERT_TRUE(cpuinfo_has_arm_v6k());
442 #elif CPUINFO_ARCH_ARM64
443 ASSERT_FALSE(cpuinfo_has_arm_v6k());
444 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700445}
446
447TEST(ISA, armv7) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700448 #if CPUINFO_ARCH_ARM
449 ASSERT_TRUE(cpuinfo_has_arm_v7());
450 #elif CPUINFO_ARCH_ARM64
451 ASSERT_FALSE(cpuinfo_has_arm_v7());
452 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700453}
454
455TEST(ISA, armv7mp) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700456 #if CPUINFO_ARCH_ARM
457 ASSERT_TRUE(cpuinfo_has_arm_v7mp());
458 #elif CPUINFO_ARCH_ARM64
459 ASSERT_FALSE(cpuinfo_has_arm_v7mp());
460 #endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700461}
462
463TEST(ISA, idiv) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700464 ASSERT_TRUE(cpuinfo_has_arm_idiv());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700465}
466
467TEST(ISA, vfpv2) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700468 ASSERT_FALSE(cpuinfo_has_arm_vfpv2());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700469}
470
471TEST(ISA, vfpv3) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700472 ASSERT_TRUE(cpuinfo_has_arm_vfpv3());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700473}
474
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700475TEST(ISA, vfpv3_d32) {
476 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700477}
478
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700479TEST(ISA, vfpv3_fp16) {
480 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700481}
482
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700483TEST(ISA, vfpv3_fp16_d32) {
484 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32());
485}
486
487TEST(ISA, vfpv4) {
488 ASSERT_TRUE(cpuinfo_has_arm_vfpv4());
489}
490
491TEST(ISA, vfpv4_d32) {
492 ASSERT_TRUE(cpuinfo_has_arm_vfpv4_d32());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700493}
494
495TEST(ISA, wmmx) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700496 ASSERT_FALSE(cpuinfo_has_arm_wmmx());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700497}
498
499TEST(ISA, wmmx2) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700500 ASSERT_FALSE(cpuinfo_has_arm_wmmx2());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700501}
502
503TEST(ISA, neon) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700504 ASSERT_TRUE(cpuinfo_has_arm_neon());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700505}
506
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700507TEST(ISA, neon_fp16) {
508 ASSERT_TRUE(cpuinfo_has_arm_neon_fp16());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700509}
510
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700511TEST(ISA, neon_fma) {
512 ASSERT_TRUE(cpuinfo_has_arm_neon_fma());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700513}
514
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700515TEST(ISA, atomics) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700516 ASSERT_FALSE(cpuinfo_has_arm_atomics());
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700517}
518
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700519TEST(ISA, neon_rdm) {
520 ASSERT_FALSE(cpuinfo_has_arm_neon_rdm());
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700521}
522
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700523TEST(ISA, fp16_arith) {
524 ASSERT_FALSE(cpuinfo_has_arm_fp16_arith());
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700525}
526
527TEST(ISA, jscvt) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700528 ASSERT_FALSE(cpuinfo_has_arm_jscvt());
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700529}
530
531TEST(ISA, fcma) {
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700532 ASSERT_FALSE(cpuinfo_has_arm_fcma());
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700533}
Marat Dukhaneb3025f2017-09-26 12:57:41 -0700534
535TEST(ISA, aes) {
536 ASSERT_TRUE(cpuinfo_has_arm_aes());
537}
538
539TEST(ISA, sha1) {
540 ASSERT_TRUE(cpuinfo_has_arm_sha1());
541}
542
543TEST(ISA, sha2) {
544 ASSERT_TRUE(cpuinfo_has_arm_sha2());
545}
546
547TEST(ISA, pmull) {
548 ASSERT_TRUE(cpuinfo_has_arm_pmull());
549}
550
551TEST(ISA, crc32) {
552 ASSERT_TRUE(cpuinfo_has_arm_crc32());
553}
Marat Dukhan3e8e1c72017-09-13 12:15:35 -0700554
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700555TEST(L1I, count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700556 ASSERT_EQ(8, cpuinfo_get_l1i_caches_count());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700557}
558
559TEST(L1I, non_null) {
Marat Dukhan30401972017-09-26 18:35:52 -0700560 ASSERT_TRUE(cpuinfo_get_l1i_caches());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700561}
562
563TEST(L1I, size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700564 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
565 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700566 case 0:
567 case 1:
568 case 2:
569 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700570 ASSERT_EQ(64 * 1024, cpuinfo_get_l1i_cache(i)->size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700571 break;
572 case 4:
573 case 5:
574 case 6:
575 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700576 ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700577 break;
578 }
579 }
580}
581
582TEST(L1I, associativity) {
Marat Dukhan30401972017-09-26 18:35:52 -0700583 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
584 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700585 case 0:
586 case 1:
587 case 2:
588 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700589 ASSERT_EQ(4, cpuinfo_get_l1i_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700590 break;
591 case 4:
592 case 5:
593 case 6:
594 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700595 ASSERT_EQ(2, cpuinfo_get_l1i_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700596 break;
597 }
598 }
599}
600
601TEST(L1I, sets) {
Marat Dukhan30401972017-09-26 18:35:52 -0700602 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
603 ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size,
604 cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700605 }
606}
607
608TEST(L1I, partitions) {
Marat Dukhan30401972017-09-26 18:35:52 -0700609 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
610 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700611 }
612}
613
614TEST(L1I, line_size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700615 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
616 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700617 case 0:
618 case 1:
619 case 2:
620 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700621 ASSERT_EQ(128, cpuinfo_get_l1i_cache(i)->line_size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700622 break;
623 case 4:
624 case 5:
625 case 6:
626 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700627 ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700628 break;
629 }
630 }
631}
632
633TEST(L1I, flags) {
Marat Dukhan30401972017-09-26 18:35:52 -0700634 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
635 ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700636 }
637}
638
639TEST(L1I, processors) {
Marat Dukhan30401972017-09-26 18:35:52 -0700640 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
641 ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start);
642 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700643 }
644}
645
646TEST(L1D, count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700647 ASSERT_EQ(8, cpuinfo_get_l1d_caches_count());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700648}
649
650TEST(L1D, non_null) {
Marat Dukhan30401972017-09-26 18:35:52 -0700651 ASSERT_TRUE(cpuinfo_get_l1d_caches());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700652}
653
654TEST(L1D, size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700655 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
656 ASSERT_EQ(32 * 1024, cpuinfo_get_l1d_cache(i)->size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700657 }
658}
659
660TEST(L1D, associativity) {
Marat Dukhan30401972017-09-26 18:35:52 -0700661 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
662 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700663 case 0:
664 case 1:
665 case 2:
666 case 3:
Marat Dukhan30401972017-09-26 18:35:52 -0700667 ASSERT_EQ(8, cpuinfo_get_l1d_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700668 break;
669 case 4:
670 case 5:
671 case 6:
672 case 7:
Marat Dukhan30401972017-09-26 18:35:52 -0700673 ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700674 break;
675 }
676 }
677}
678
679TEST(L1D, sets) {
Marat Dukhan30401972017-09-26 18:35:52 -0700680 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
681 ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size,
682 cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700683 }
684}
685
686TEST(L1D, partitions) {
Marat Dukhan30401972017-09-26 18:35:52 -0700687 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
688 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700689 }
690}
691
692TEST(L1D, line_size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700693 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
694 ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700695 }
696}
697
698TEST(L1D, flags) {
Marat Dukhan30401972017-09-26 18:35:52 -0700699 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
700 ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700701 }
702}
703
704TEST(L1D, processors) {
Marat Dukhan30401972017-09-26 18:35:52 -0700705 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
706 ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start);
707 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700708 }
709}
710
711TEST(L2, count) {
Marat Dukhan30401972017-09-26 18:35:52 -0700712 ASSERT_EQ(2, cpuinfo_get_l2_caches_count());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700713}
714
715TEST(L2, non_null) {
Marat Dukhan30401972017-09-26 18:35:52 -0700716 ASSERT_TRUE(cpuinfo_get_l2_caches());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700717}
718
719TEST(L2, size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700720 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
721 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700722 case 0:
Marat Dukhan30401972017-09-26 18:35:52 -0700723 ASSERT_EQ(2 * 1024 * 1024, cpuinfo_get_l2_cache(i)->size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700724 break;
725 case 1:
Marat Dukhan30401972017-09-26 18:35:52 -0700726 ASSERT_EQ(256 * 1024, cpuinfo_get_l2_cache(i)->size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700727 break;
728 }
729 }
730}
731
732TEST(L2, associativity) {
Marat Dukhan30401972017-09-26 18:35:52 -0700733 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
734 ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700735 }
736}
737
738TEST(L2, sets) {
Marat Dukhan30401972017-09-26 18:35:52 -0700739 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
740 ASSERT_EQ(cpuinfo_get_l2_cache(i)->size,
741 cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700742 }
743}
744
745TEST(L2, partitions) {
Marat Dukhan30401972017-09-26 18:35:52 -0700746 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
747 ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700748 }
749}
750
751TEST(L2, line_size) {
Marat Dukhan30401972017-09-26 18:35:52 -0700752 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
753 ASSERT_EQ(64, cpuinfo_get_l2_cache(i)->line_size);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700754 }
755}
756
757TEST(L2, flags) {
Marat Dukhan30401972017-09-26 18:35:52 -0700758 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
759 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700760 }
761}
762
763TEST(L2, processors) {
Marat Dukhan30401972017-09-26 18:35:52 -0700764 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
765 switch (i) {
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700766 case 0:
Marat Dukhan30401972017-09-26 18:35:52 -0700767 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start);
768 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700769 break;
770 case 1:
Marat Dukhan30401972017-09-26 18:35:52 -0700771 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_start);
772 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700773 break;
774 }
775 }
776}
777
778TEST(L3, none) {
Marat Dukhan30401972017-09-26 18:35:52 -0700779 ASSERT_EQ(0, cpuinfo_get_l3_caches_count());
780 ASSERT_FALSE(cpuinfo_get_l3_caches());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700781}
782
783TEST(L4, none) {
Marat Dukhan30401972017-09-26 18:35:52 -0700784 ASSERT_EQ(0, cpuinfo_get_l4_caches_count());
785 ASSERT_FALSE(cpuinfo_get_l4_caches());
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700786}
787
788#include <galaxy-s7-global.h>
789
790int main(int argc, char* argv[]) {
Marat Dukhan63a7a6b2017-11-29 15:11:56 -0800791#if CPUINFO_ARCH_ARM
792 cpuinfo_set_hwcap(UINT32_C(0x0037B0D6));
793 cpuinfo_set_hwcap2(UINT32_C(0x0000001F));
794#elif CPUINFO_ARCH_ARM64
795 cpuinfo_set_hwcap(UINT32_C(0x000000FF));
796#endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700797 cpuinfo_mock_filesystem(filesystem);
Marat Dukhana2658a62017-09-17 11:14:51 -0700798#ifdef __ANDROID__
799 cpuinfo_mock_android_properties(properties);
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800800 cpuinfo_mock_gl_renderer("Mali-T880");
Marat Dukhana2658a62017-09-17 11:14:51 -0700801#endif
Marat Dukhan2e00fed2017-08-10 17:23:43 -0700802 cpuinfo_initialize();
803 ::testing::InitGoogleTest(&argc, argv);
804 return RUN_ALL_TESTS();
Marat Dukhan30401972017-09-26 18:35:52 -0700805}