blob: bf6c44d2c72eadf77e707bfaee2086fcabc956ca [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersone50ed302009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000045 EVT valtype;
46 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersone50ed302009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
Owen Andersone50ed302009-08-10 22:56:29 +000077 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +000078 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000119 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000120 /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121 Callee, Args, DAG, Op.getDebugLoc(),
122 DAG.GetOrdering(InChain.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000123
124 return CallInfo.first;
125 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000126}
127
128SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000129 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
130 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000131 // Fold away setcc operations if possible.
132 setPow2DivIsCheap();
133
134 // Use _setjmp/_longjmp instead of setjmp/longjmp.
135 setUseUnderscoreSetJmp(true);
136 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000137
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000138 // Set RTLIB libcall names as used by SPU:
139 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
140
Scott Michel266bc8f2007-12-04 22:23:35 +0000141 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
143 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
144 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
145 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
146 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
147 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
148 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000149
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
153 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
156 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
161 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000162
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000164
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
167 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000168
169 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000171 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000173
Scott Michelf0569be2008-12-27 04:51:36 +0000174 setOperationAction(ISD::LOAD, VT, Custom);
175 setOperationAction(ISD::STORE, VT, Custom);
176 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
178 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
181 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000182 setTruncStoreAction(VT, StoreVT, Expand);
183 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000184 }
185
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000187 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000189
190 setOperationAction(ISD::LOAD, VT, Custom);
191 setOperationAction(ISD::STORE, VT, Custom);
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
194 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000195 setTruncStoreAction(VT, StoreVT, Expand);
196 }
197 }
198
Scott Michel266bc8f2007-12-04 22:23:35 +0000199 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
201 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000202
203 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
205 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000209
210 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000212
Eli Friedman5427d712009-07-17 06:36:24 +0000213 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SREM, MVT::i8, Expand);
215 setOperationAction(ISD::UREM, MVT::i8, Expand);
216 setOperationAction(ISD::SDIV, MVT::i8, Expand);
217 setOperationAction(ISD::UDIV, MVT::i8, Expand);
218 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
220 setOperationAction(ISD::SREM, MVT::i16, Expand);
221 setOperationAction(ISD::UREM, MVT::i16, Expand);
222 setOperationAction(ISD::SDIV, MVT::i16, Expand);
223 setOperationAction(ISD::UDIV, MVT::i16, Expand);
224 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
226 setOperationAction(ISD::SREM, MVT::i32, Expand);
227 setOperationAction(ISD::UREM, MVT::i32, Expand);
228 setOperationAction(ISD::SDIV, MVT::i32, Expand);
229 setOperationAction(ISD::UDIV, MVT::i32, Expand);
230 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
232 setOperationAction(ISD::SREM, MVT::i64, Expand);
233 setOperationAction(ISD::UREM, MVT::i64, Expand);
234 setOperationAction(ISD::SDIV, MVT::i64, Expand);
235 setOperationAction(ISD::UDIV, MVT::i64, Expand);
236 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
238 setOperationAction(ISD::SREM, MVT::i128, Expand);
239 setOperationAction(ISD::UREM, MVT::i128, Expand);
240 setOperationAction(ISD::SDIV, MVT::i128, Expand);
241 setOperationAction(ISD::UDIV, MVT::i128, Expand);
242 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
243 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000244
Scott Michel266bc8f2007-12-04 22:23:35 +0000245 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::FSIN , MVT::f64, Expand);
247 setOperationAction(ISD::FCOS , MVT::f64, Expand);
248 setOperationAction(ISD::FREM , MVT::f64, Expand);
249 setOperationAction(ISD::FSIN , MVT::f32, Expand);
250 setOperationAction(ISD::FCOS , MVT::f32, Expand);
251 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000253 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
254 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
256 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
259 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000260
261 // SPU can do rotate right and left, so legalize it... but customize for i8
262 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000263
264 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
265 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
268 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000269
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ROTL, MVT::i32, Legal);
271 setOperationAction(ISD::ROTL, MVT::i16, Legal);
272 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000273
Scott Michel266bc8f2007-12-04 22:23:35 +0000274 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL, MVT::i8, Custom);
276 setOperationAction(ISD::SRL, MVT::i8, Custom);
277 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000278
Scott Michel02d711b2008-12-30 23:28:25 +0000279 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL, MVT::i64, Legal);
281 setOperationAction(ISD::SRL, MVT::i64, Legal);
282 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000283
Scott Michel5af8f0e2008-07-16 17:17:29 +0000284 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::MUL, MVT::i8, Custom);
286 setOperationAction(ISD::MUL, MVT::i32, Legal);
287 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000288
Eli Friedman6314ac22009-06-16 06:40:59 +0000289 // Expand double-width multiplication
290 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
293 setOperationAction(ISD::MULHU, MVT::i8, Expand);
294 setOperationAction(ISD::MULHS, MVT::i8, Expand);
295 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
297 setOperationAction(ISD::MULHU, MVT::i16, Expand);
298 setOperationAction(ISD::MULHS, MVT::i16, Expand);
299 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
301 setOperationAction(ISD::MULHU, MVT::i32, Expand);
302 setOperationAction(ISD::MULHS, MVT::i32, Expand);
303 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
305 setOperationAction(ISD::MULHU, MVT::i64, Expand);
306 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000307
Scott Michel8bf61e82008-06-02 22:18:03 +0000308 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::ADD, MVT::i8, Custom);
310 setOperationAction(ISD::ADD, MVT::i64, Legal);
311 setOperationAction(ISD::SUB, MVT::i8, Custom);
312 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000313
Scott Michel266bc8f2007-12-04 22:23:35 +0000314 // SPU does not have BSWAP. It does have i32 support CTLZ.
315 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
317 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000318
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
322 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
323 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
328 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
329 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000330
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
332 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
333 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
334 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
335 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000336
Scott Michel8bf61e82008-06-02 22:18:03 +0000337 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000338 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SELECT, MVT::i8, Legal);
340 setOperationAction(ISD::SELECT, MVT::i16, Legal);
341 setOperationAction(ISD::SELECT, MVT::i32, Legal);
342 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000343
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SETCC, MVT::i8, Legal);
345 setOperationAction(ISD::SETCC, MVT::i16, Legal);
346 setOperationAction(ISD::SETCC, MVT::i32, Legal);
347 setOperationAction(ISD::SETCC, MVT::i64, Legal);
348 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000349
Scott Michelf0569be2008-12-27 04:51:36 +0000350 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000352
Scott Michel77f452d2009-08-25 22:37:34 +0000353 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000354 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
358 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000360 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
361 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
364 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
365 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
366 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
369 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000371
Scott Michel9de57a92009-01-26 22:33:37 +0000372 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
378 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
379 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
380 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
384 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
385 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000386
387 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000389
Scott Michel5af8f0e2008-07-16 17:17:29 +0000390 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000391 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000393 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000395
Scott Michel1df30c42008-12-29 03:23:36 +0000396 setOperationAction(ISD::GlobalAddress, VT, Custom);
397 setOperationAction(ISD::ConstantPool, VT, Custom);
398 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000399 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000403
Scott Michel266bc8f2007-12-04 22:23:35 +0000404 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
407 setOperationAction(ISD::VAEND , MVT::Other, Expand);
408 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000412
413 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
415 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000416
Scott Michel266bc8f2007-12-04 22:23:35 +0000417 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000422
423 // First set operation action for all vector types to expand. Then we
424 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000431
Scott Michel21213e72009-01-06 23:10:38 +0000432 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000434
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
436 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
437 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000438
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::ADD, VT, Legal);
441 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000445 setOperationAction(ISD::AND, VT, Legal);
446 setOperationAction(ISD::OR, VT, Legal);
447 setOperationAction(ISD::XOR, VT, Legal);
448 setOperationAction(ISD::LOAD, VT, Legal);
449 setOperationAction(ISD::SELECT, VT, Legal);
450 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000453 setOperationAction(ISD::SDIV, VT, Expand);
454 setOperationAction(ISD::SREM, VT, Expand);
455 setOperationAction(ISD::UDIV, VT, Expand);
456 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000457
458 // Custom lower build_vector, constant pool spills, insert and
459 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000460 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
461 setOperationAction(ISD::ConstantPool, VT, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
465 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 }
467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::AND, MVT::v16i8, Custom);
469 setOperationAction(ISD::OR, MVT::v16i8, Custom);
470 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
471 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000472
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000476 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000477
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000481 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000482 setTargetDAGCombine(ISD::ZERO_EXTEND);
483 setTargetDAGCombine(ISD::SIGN_EXTEND);
484 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000485
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487
Scott Michele07d3de2008-12-09 03:37:19 +0000488 // Set pre-RA register scheduler default to BURR, which produces slightly
489 // better code than the default (could also be TDRR, but TargetLowering.h
490 // needs a mod to support that model):
491 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000492}
493
494const char *
495SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
496{
497 if (node_names.empty()) {
498 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
499 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
500 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
501 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000502 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000503 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
505 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
506 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000507 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000509 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000510 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000511 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
512 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
514 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000515 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
516 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
517 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000518 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000519 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000520 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
521 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
522 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000523 }
524
525 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
526
527 return ((i != node_names.end()) ? i->second : 0);
528}
529
Bill Wendlingb4202b82009-07-01 18:50:55 +0000530/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000531unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
532 return 3;
533}
534
Scott Michelf0569be2008-12-27 04:51:36 +0000535//===----------------------------------------------------------------------===//
536// Return the Cell SPU's SETCC result type
537//===----------------------------------------------------------------------===//
538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000540 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
542 VT.getSimpleVT().SimpleTy :
543 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000544}
545
Scott Michel266bc8f2007-12-04 22:23:35 +0000546//===----------------------------------------------------------------------===//
547// Calling convention code:
548//===----------------------------------------------------------------------===//
549
550#include "SPUGenCallingConv.inc"
551
552//===----------------------------------------------------------------------===//
553// LowerOperation implementation
554//===----------------------------------------------------------------------===//
555
556/// Custom lower loads for CellSPU
557/*!
558 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
559 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000563
564\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000565%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000566%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000567%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000568%4 f32 = vec2perfslot %3
569%5 f64 = fp_extend %4
570\endverbatim
571*/
Dan Gohman475871a2008-07-27 21:46:04 +0000572static SDValue
573LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000574 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000575 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
577 EVT InVT = LN->getMemoryVT();
578 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000579 ISD::LoadExtType ExtType = LN->getExtensionType();
580 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000581 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000582 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000583
Scott Michel266bc8f2007-12-04 22:23:35 +0000584 switch (LN->getAddressingMode()) {
585 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000586 SDValue result;
587 SDValue basePtr = LN->getBasePtr();
588 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 if (alignment == 16) {
591 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000592
Scott Michelf0569be2008-12-27 04:51:36 +0000593 // Special cases for a known aligned load to simplify the base pointer
594 // and the rotation amount:
595 if (basePtr.getOpcode() == ISD::ADD
596 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
597 // Known offset into basePtr
598 int64_t offset = CN->getSExtValue();
599 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000600
Scott Michelf0569be2008-12-27 04:51:36 +0000601 if (rotamt < 0)
602 rotamt += 16;
603
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000605
606 // Simplify the base pointer for this case:
607 basePtr = basePtr.getOperand(0);
608 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000609 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000610 basePtr,
611 DAG.getConstant((offset & ~0xf), PtrVT));
612 }
613 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
614 || (basePtr.getOpcode() == SPUISD::IndirectAddr
615 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
616 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
617 // Plain aligned a-form address: rotate into preferred slot
618 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
619 int64_t rotamt = -vtm->prefslot_byte;
620 if (rotamt < 0)
621 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000623 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000624 // Offset the rotate amount by the basePtr and the preferred slot
625 // byte offset
626 int64_t rotamt = -vtm->prefslot_byte;
627 if (rotamt < 0)
628 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000629 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000630 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000631 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000632 }
Scott Michelf0569be2008-12-27 04:51:36 +0000633 } else {
634 // Unaligned load: must be more pessimistic about addressing modes:
635 if (basePtr.getOpcode() == ISD::ADD) {
636 MachineFunction &MF = DAG.getMachineFunction();
637 MachineRegisterInfo &RegInfo = MF.getRegInfo();
638 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
639 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000640
Scott Michelf0569be2008-12-27 04:51:36 +0000641 SDValue Op0 = basePtr.getOperand(0);
642 SDValue Op1 = basePtr.getOperand(1);
643
644 if (isa<ConstantSDNode>(Op1)) {
645 // Convert the (add <ptr>, <const>) to an indirect address contained
646 // in a register. Note that this is done because we need to avoid
647 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000648 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000649 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
650 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000651 } else {
652 // Convert the (add <arg1>, <arg2>) to an indirect address, which
653 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000655 }
656 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000658 basePtr,
659 DAG.getConstant(0, PtrVT));
660 }
661
662 // Offset the rotate amount by the basePtr and the preferred slot
663 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000664 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000665 basePtr,
666 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000667 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000668
Scott Michelf0569be2008-12-27 04:51:36 +0000669 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000671 LN->getSrcValue(), LN->getSrcValueOffset(),
672 LN->isVolatile(), 16);
673
674 // Update the chain
675 the_chain = result.getValue(1);
676
677 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000679 result.getValue(0), rotate);
680
Scott Michel30ee7df2008-12-04 03:02:42 +0000681 // Convert the loaded v16i8 vector to the appropriate vector type
682 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000683 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
684 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000685 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
686 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000687
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 // Handle extending loads by extending the scalar result:
689 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000690 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::EXTLOAD) {
694 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Scott Michel30ee7df2008-12-04 03:02:42 +0000696 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000697 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000698
Dale Johannesen33c960f2009-02-04 20:06:27 +0000699 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700 }
701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000703 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000704 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000705 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000706 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707
Dale Johannesen33c960f2009-02-04 20:06:27 +0000708 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000709 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000710 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000711 }
712 case ISD::PRE_INC:
713 case ISD::PRE_DEC:
714 case ISD::POST_INC:
715 case ISD::POST_DEC:
716 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000717 {
718 std::string msg;
719 raw_string_ostream Msg(msg);
720 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000721 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000722 Msg << (unsigned) LN->getAddressingMode();
723 llvm_report_error(Msg.str());
724 /*NOTREACHED*/
725 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000726 }
727
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000729}
730
731/// Custom lower stores for CellSPU
732/*!
733 All CellSPU stores are aligned to 16-byte boundaries, so for elements
734 within a 16-byte block, we have to generate a shuffle to insert the
735 requested element into its place, then store the resulting block.
736 */
Dan Gohman475871a2008-07-27 21:46:04 +0000737static SDValue
738LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000739 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000741 EVT VT = Value.getValueType();
742 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
743 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
747 switch (SN->getAddressingMode()) {
748 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000749 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000750 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
751 VT, (128 / VT.getSizeInBits())),
752 stVecVT = EVT::getVectorVT(*DAG.getContext(),
753 StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000754
Scott Michelf0569be2008-12-27 04:51:36 +0000755 SDValue alignLoadVec;
756 SDValue basePtr = SN->getBasePtr();
757 SDValue the_chain = SN->getChain();
758 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000759
Scott Michelf0569be2008-12-27 04:51:36 +0000760 if (alignment == 16) {
761 ConstantSDNode *CN;
762
763 // Special cases for a known aligned load to simplify the base pointer
764 // and insertion byte:
765 if (basePtr.getOpcode() == ISD::ADD
766 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
767 // Known offset into basePtr
768 int64_t offset = CN->getSExtValue();
769
770 // Simplify the base pointer for this case:
771 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000772 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000773 basePtr,
774 DAG.getConstant((offset & 0xf), PtrVT));
775
776 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000777 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000778 basePtr,
779 DAG.getConstant((offset & ~0xf), PtrVT));
780 }
781 } else {
782 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000783 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000784 basePtr,
785 DAG.getConstant(0, PtrVT));
786 }
787 } else {
788 // Unaligned load: must be more pessimistic about addressing modes:
789 if (basePtr.getOpcode() == ISD::ADD) {
790 MachineFunction &MF = DAG.getMachineFunction();
791 MachineRegisterInfo &RegInfo = MF.getRegInfo();
792 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
793 SDValue Flag;
794
795 SDValue Op0 = basePtr.getOperand(0);
796 SDValue Op1 = basePtr.getOperand(1);
797
798 if (isa<ConstantSDNode>(Op1)) {
799 // Convert the (add <ptr>, <const>) to an indirect address contained
800 // in a register. Note that this is done because we need to avoid
801 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000803 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
804 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000805 } else {
806 // Convert the (add <arg1>, <arg2>) to an indirect address, which
807 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000808 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000809 }
810 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000811 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000812 basePtr,
813 DAG.getConstant(0, PtrVT));
814 }
815
816 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000818 basePtr,
819 DAG.getConstant(0, PtrVT));
820 }
821
822 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000824 SN->getSrcValue(), SN->getSrcValueOffset(),
825 SN->isVolatile(), 16);
826
827 // Update the chain
828 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000829
Scott Michel9de5d0d2008-01-11 02:53:15 +0000830 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue theValue = SN->getValue();
832 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000833
834 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000835 && (theValue.getOpcode() == ISD::AssertZext
836 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000837 // Drill down and get the value for zero- and sign-extended
838 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000839 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000840 }
841
Scott Michel9de5d0d2008-01-11 02:53:15 +0000842 // If the base pointer is already a D-form address, then just create
843 // a new D-form address with a slot offset and the orignal base pointer.
844 // Otherwise generate a D-form address with the slot offset relative
845 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000846#if !defined(NDEBUG)
847 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000848 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000849 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000850 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000851 }
852#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000853
Scott Michel430a5552008-11-19 15:24:16 +0000854 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000856 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000858
Dale Johannesen33c960f2009-02-04 20:06:27 +0000859 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000860 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000861 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000863
Dale Johannesen33c960f2009-02-04 20:06:27 +0000864 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000865 LN->getSrcValue(), LN->getSrcValueOffset(),
866 LN->isVolatile(), LN->getAlignment());
867
Scott Michel23f2ff72008-12-04 17:16:59 +0000868#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000869 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
870 const SDValue &currentRoot = DAG.getRoot();
871
872 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000873 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000874 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000875 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000876 DAG.setRoot(currentRoot);
877 }
878#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000879
Scott Michel266bc8f2007-12-04 22:23:35 +0000880 return result;
881 /*UNREACHED*/
882 }
883 case ISD::PRE_INC:
884 case ISD::PRE_DEC:
885 case ISD::POST_INC:
886 case ISD::POST_DEC:
887 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000888 {
889 std::string msg;
890 raw_string_ostream Msg(msg);
891 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000892 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000893 Msg << (unsigned) SN->getAddressingMode();
894 llvm_report_error(Msg.str());
895 /*NOTREACHED*/
896 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000897 }
898
Dan Gohman475871a2008-07-27 21:46:04 +0000899 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000900}
901
Scott Michel94bd57e2009-01-15 04:41:47 +0000902//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000903static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000904LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000905 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000906 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
907 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000908 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
909 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000910 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000911 // FIXME there is no actual debug info here
912 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000913
914 if (TM.getRelocationModel() == Reloc::Static) {
915 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000916 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000917 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000919 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
920 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
921 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000922 }
923 }
924
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000926 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000927 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000928}
929
Scott Michel94bd57e2009-01-15 04:41:47 +0000930//! Alternate entry point for generating the address of a constant pool entry
931SDValue
932SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
933 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
934}
935
Dan Gohman475871a2008-07-27 21:46:04 +0000936static SDValue
937LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000938 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000939 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000940 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
941 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000942 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000943 // FIXME there is no actual debug info here
944 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000945
946 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000947 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000948 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000949 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000950 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
951 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
952 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000953 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 }
955
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000957 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000958 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000959}
960
Dan Gohman475871a2008-07-27 21:46:04 +0000961static SDValue
962LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000964 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
965 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000967 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000968 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000969 // FIXME there is no actual debug info here
970 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000971
Scott Michel266bc8f2007-12-04 22:23:35 +0000972 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000973 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000974 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000975 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000976 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
977 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
978 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000979 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000980 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000981 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
982 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000983 /*NOTREACHED*/
984 }
985
Dan Gohman475871a2008-07-27 21:46:04 +0000986 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000987}
988
Nate Begemanccef5802008-02-14 18:43:04 +0000989//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000990static SDValue
991LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000992 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000993 // FIXME there is no actual debug info here
994 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000995
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000997 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
998
999 assert((FP != 0) &&
1000 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001001
Scott Michel170783a2007-12-19 20:15:47 +00001002 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001003 SDValue T = DAG.getConstant(dbits, MVT::i64);
1004 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001005 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001006 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001007 }
1008
Dan Gohman475871a2008-07-27 21:46:04 +00001009 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001010}
1011
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012SDValue
1013SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001014 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 const SmallVectorImpl<ISD::InputArg>
1016 &Ins,
1017 DebugLoc dl, SelectionDAG &DAG,
1018 SmallVectorImpl<SDValue> &InVals) {
1019
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 MachineFunction &MF = DAG.getMachineFunction();
1021 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001022 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00001023
1024 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1025 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001026
Scott Michel266bc8f2007-12-04 22:23:35 +00001027 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1028 unsigned ArgRegIdx = 0;
1029 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001030
Owen Andersone50ed302009-08-10 22:56:29 +00001031 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001032
Scott Michel266bc8f2007-12-04 22:23:35 +00001033 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001034 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001035 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001036 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001037 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001038
Scott Micheld976c212008-10-30 01:51:48 +00001039 if (ArgRegIdx < NumArgRegs) {
1040 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001041
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 switch (ObjectVT.getSimpleVT().SimpleTy) {
Scott Micheld976c212008-10-30 01:51:48 +00001043 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001044 std::string msg;
1045 raw_string_ostream Msg(msg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001046 Msg << "LowerFormalArguments Unhandled argument type: "
Owen Andersone50ed302009-08-10 22:56:29 +00001047 << ObjectVT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001048 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001049 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001051 ArgRegClass = &SPU::R8CRegClass;
1052 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R16CRegClass;
1055 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R32CRegClass;
1058 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001060 ArgRegClass = &SPU::R64CRegClass;
1061 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001063 ArgRegClass = &SPU::GPRCRegClass;
1064 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001066 ArgRegClass = &SPU::R32FPRegClass;
1067 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001069 ArgRegClass = &SPU::R64FPRegClass;
1070 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 case MVT::v2f64:
1072 case MVT::v4f32:
1073 case MVT::v2i64:
1074 case MVT::v4i32:
1075 case MVT::v8i16:
1076 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001077 ArgRegClass = &SPU::VECREGRegClass;
1078 break;
Scott Micheld976c212008-10-30 01:51:48 +00001079 }
1080
1081 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1082 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001084 ++ArgRegIdx;
1085 } else {
1086 // We need to load the argument to a virtual register if we determined
1087 // above that we ran out of physical registers of the appropriate type
1088 // or we're forced to do vararg
David Greene3f2bf852009-11-12 20:49:22 +00001089 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 ArgOffset += StackSlotSize;
1093 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001094
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001096 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001098 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001099
Scott Micheld976c212008-10-30 01:51:48 +00001100 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001101 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001102 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1103 // We will spill (79-3)+1 registers to the stack
1104 SmallVector<SDValue, 79-3+1> MemOps;
1105
1106 // Create the frame slot
1107
Scott Michel266bc8f2007-12-04 22:23:35 +00001108 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
David Greene3f2bf852009-11-12 20:49:22 +00001109 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1110 true, false);
Scott Micheld976c212008-10-30 01:51:48 +00001111 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1114 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001115 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001116
1117 // Increment address by stack slot size for the next stored argument
1118 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001119 }
1120 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001124
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001126}
1127
1128/// isLSAAddress - Return the immediate to use if the specified
1129/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001130static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001131 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001132 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001133
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001134 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001135 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1136 (Addr << 14 >> 14) != Addr)
1137 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001138
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001140}
1141
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142SDValue
1143SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001144 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145 bool isTailCall,
1146 const SmallVectorImpl<ISD::OutputArg> &Outs,
1147 const SmallVectorImpl<ISD::InputArg> &Ins,
1148 DebugLoc dl, SelectionDAG &DAG,
1149 SmallVectorImpl<SDValue> &InVals) {
1150
1151 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1152 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1154 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1155 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1156
1157 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001159
Scott Michel266bc8f2007-12-04 22:23:35 +00001160 // Accumulate how many bytes are to be pushed on the stack, including the
1161 // linkage area, and parameter passing area. According to the SPU ABI,
1162 // we minimally need space for [LR] and [SP]
1163 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001164
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 // Set up a copy of the stack pointer for use loading and storing any
1166 // arguments that may not fit in the registers available for argument
1167 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001169
Scott Michel266bc8f2007-12-04 22:23:35 +00001170 // Figure out which arguments are going to go in registers, and which in
1171 // memory.
1172 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1173 unsigned ArgRegIdx = 0;
1174
1175 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001176 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001177 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001179
1180 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001182
Scott Michel266bc8f2007-12-04 22:23:35 +00001183 // PtrOff will be used to store the current argument to the stack if a
1184 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001186 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001187
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001189 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 case MVT::i8:
1191 case MVT::i16:
1192 case MVT::i32:
1193 case MVT::i64:
1194 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001195 if (ArgRegIdx != NumArgRegs) {
1196 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1197 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001198 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001199 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001200 }
1201 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 case MVT::f32:
1203 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001204 if (ArgRegIdx != NumArgRegs) {
1205 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1206 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001207 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001208 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001209 }
1210 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 case MVT::v2i64:
1212 case MVT::v2f64:
1213 case MVT::v4f32:
1214 case MVT::v4i32:
1215 case MVT::v8i16:
1216 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001217 if (ArgRegIdx != NumArgRegs) {
1218 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1219 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001220 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001221 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001222 }
1223 break;
1224 }
1225 }
1226
1227 // Update number of stack bytes actually used, insert a call sequence start
1228 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001229 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1230 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001231
1232 if (!MemOpChains.empty()) {
1233 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 &MemOpChains[0], MemOpChains.size());
1236 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001237
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 // Build a sequence of copy-to-reg nodes chained together with token chain
1239 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001241 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001242 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001243 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 InFlag = Chain.getValue(1);
1245 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001246
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001249
Bill Wendling056292f2008-09-16 21:48:12 +00001250 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1251 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1252 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001253 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001254 GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001255 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue Zero = DAG.getConstant(0, PtrVT);
1257 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001258
Scott Michel9de5d0d2008-01-11 02:53:15 +00001259 if (!ST->usingLargeMem()) {
1260 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1261 // style calls, otherwise, external symbols are BRASL calls. This assumes
1262 // that declared/defined symbols are in the same compilation unit and can
1263 // be reached through PC-relative jumps.
1264 //
1265 // NOTE:
1266 // This may be an unsafe assumption for JIT and really large compilation
1267 // units.
1268 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001269 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001270 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001271 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001272 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001273 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001274 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1275 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001276 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001277 }
Scott Michel1df30c42008-12-29 03:23:36 +00001278 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001280 SDValue Zero = DAG.getConstant(0, PtrVT);
1281 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1282 Callee.getValueType());
1283
1284 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001285 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001286 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001287 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001288 }
1289 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001290 // If this is an absolute destination address that appears to be a legal
1291 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001292 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001293 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001294
1295 Ops.push_back(Chain);
1296 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001297
Scott Michel266bc8f2007-12-04 22:23:35 +00001298 // Add argument registers to the end of the list so that they are known live
1299 // into the call.
1300 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001301 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001303
Gabor Greifba36cb52008-08-28 21:40:38 +00001304 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001306 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001308 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 InFlag = Chain.getValue(1);
1310
Chris Lattnere563bbc2008-10-11 22:08:30 +00001311 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1312 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001314 InFlag = Chain.getValue(1);
1315
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 // If the function returns void, just return the chain.
1317 if (Ins.empty())
1318 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001319
Scott Michel266bc8f2007-12-04 22:23:35 +00001320 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001322 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 case MVT::Other: break;
1324 case MVT::i32:
1325 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001326 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 case MVT::i64:
1339 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001342 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 case MVT::i128:
1344 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Chain.getValue(0));
Scott Micheldd950092009-01-06 03:36:14 +00001347 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 case MVT::f32:
1349 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001351 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 case MVT::v2f64:
1355 case MVT::v2i64:
1356 case MVT::v4f32:
1357 case MVT::v4i32:
1358 case MVT::v8i16:
1359 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001361 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001363 break;
1364 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001367}
1368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369SDValue
1370SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372 const SmallVectorImpl<ISD::OutputArg> &Outs,
1373 DebugLoc dl, SelectionDAG &DAG) {
1374
Scott Michel266bc8f2007-12-04 22:23:35 +00001375 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1377 RVLocs, *DAG.getContext());
1378 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001379
Scott Michel266bc8f2007-12-04 22:23:35 +00001380 // If this is the first return lowered for this function, add the regs to the
1381 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001382 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 }
1386
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001388
Scott Michel266bc8f2007-12-04 22:23:35 +00001389 // Copy the result values into the output registers.
1390 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1391 CCValAssign &VA = RVLocs[i];
1392 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001393 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001395 Flag = Chain.getValue(1);
1396 }
1397
Gabor Greifba36cb52008-08-28 21:40:38 +00001398 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001402}
1403
1404
1405//===----------------------------------------------------------------------===//
1406// Vector related lowering:
1407//===----------------------------------------------------------------------===//
1408
1409static ConstantSDNode *
1410getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001411 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001412
Scott Michel266bc8f2007-12-04 22:23:35 +00001413 // Check to see if this buildvec has a single non-undef value in its elements.
1414 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1415 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001416 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 OpVal = N->getOperand(i);
1418 else if (OpVal != N->getOperand(i))
1419 return 0;
1420 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001421
Gabor Greifba36cb52008-08-28 21:40:38 +00001422 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001423 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001424 return CN;
1425 }
1426 }
1427
Scott Michel7ea02ff2009-03-17 01:15:45 +00001428 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001429}
1430
1431/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1432/// and the value fits into an unsigned 18-bit constant, and if so, return the
1433/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001434SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001439 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001440 uint32_t upper = uint32_t(UValue >> 32);
1441 uint32_t lower = uint32_t(UValue);
1442 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001443 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001444 Value = Value >> 32;
1445 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001447 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001448 }
1449
Dan Gohman475871a2008-07-27 21:46:04 +00001450 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001451}
1452
1453/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1454/// and the value fits into a signed 16-bit constant, and if so, return the
1455/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001456SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001457 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001459 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001461 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001462 uint32_t upper = uint32_t(UValue >> 32);
1463 uint32_t lower = uint32_t(UValue);
1464 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001465 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001466 Value = Value >> 32;
1467 }
Scott Michelad2715e2008-03-05 23:02:02 +00001468 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001469 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001470 }
1471 }
1472
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001474}
1475
1476/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1477/// and the value fits into a signed 10-bit constant, and if so, return the
1478/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001479SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001482 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001484 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001485 uint32_t upper = uint32_t(UValue >> 32);
1486 uint32_t lower = uint32_t(UValue);
1487 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001488 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001489 Value = Value >> 32;
1490 }
Scott Michelad2715e2008-03-05 23:02:02 +00001491 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001492 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001493 }
1494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001496}
1497
1498/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1499/// and the value fits into a signed 8-bit constant, and if so, return the
1500/// constant.
1501///
1502/// @note: The incoming vector is v16i8 because that's the only way we can load
1503/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1504/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001505SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001506 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001507 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001508 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001510 && Value <= 0xffff /* truncated from uint64_t */
1511 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001512 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001514 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001515 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001516 }
1517
Dan Gohman475871a2008-07-27 21:46:04 +00001518 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001519}
1520
1521/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1522/// and the value fits into a signed 16-bit constant, and if so, return the
1523/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001524SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001525 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001527 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001529 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001531 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 }
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001535}
1536
1537/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001538SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001541 }
1542
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001544}
1545
1546/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001547SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001548 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 }
1551
Dan Gohman475871a2008-07-27 21:46:04 +00001552 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001553}
1554
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001555//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001556static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001557LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT VT = Op.getValueType();
1559 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001560 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001561 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1562 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1563 unsigned minSplatBits = EltVT.getSizeInBits();
1564
1565 if (minSplatBits < 16)
1566 minSplatBits = 16;
1567
1568 APInt APSplatBits, APSplatUndef;
1569 unsigned SplatBitSize;
1570 bool HasAnyUndefs;
1571
1572 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1573 HasAnyUndefs, minSplatBits)
1574 || minSplatBits < SplatBitSize)
1575 return SDValue(); // Wasn't a constant vector or splat exceeded min
1576
1577 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001578
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 switch (VT.getSimpleVT().SimpleTy) {
Torok Edwindac237e2009-07-08 20:53:28 +00001580 default: {
1581 std::string msg;
1582 raw_string_ostream Msg(msg);
1583 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
Owen Andersone50ed302009-08-10 22:56:29 +00001584 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001585 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001586 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001587 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001589 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001590 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001591 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001592 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 SDValue T = DAG.getConstant(Value32, MVT::i32);
1594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1595 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001596 break;
1597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001599 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001600 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001601 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 SDValue T = DAG.getConstant(f64val, MVT::i64);
1604 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1605 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001606 break;
1607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001609 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001610 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1611 SmallVector<SDValue, 8> Ops;
1612
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001614 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001618 unsigned short Value16 = SplatBits;
1619 SDValue T = DAG.getConstant(Value16, EltVT);
1620 SmallVector<SDValue, 8> Ops;
1621
1622 Ops.assign(8, T);
1623 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001626 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001627 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001628 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001630 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001631 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001632 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001634 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001635 }
1636 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001637
Dan Gohman475871a2008-07-27 21:46:04 +00001638 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001639}
1640
Scott Michel7ea02ff2009-03-17 01:15:45 +00001641/*!
1642 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001643SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001644SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001645 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001646 uint32_t upper = uint32_t(SplatVal >> 32);
1647 uint32_t lower = uint32_t(SplatVal);
1648
1649 if (upper == lower) {
1650 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001652 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001654 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001655 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001656 bool upper_special, lower_special;
1657
1658 // NOTE: This code creates common-case shuffle masks that can be easily
1659 // detected as common expressions. It is not attempting to create highly
1660 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1661
1662 // Detect if the upper or lower half is a special shuffle mask pattern:
1663 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1664 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1665
Scott Michel7ea02ff2009-03-17 01:15:45 +00001666 // Both upper and lower are special, lower to a constant pool load:
1667 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1669 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001670 SplatValCN, SplatValCN);
1671 }
1672
1673 SDValue LO32;
1674 SDValue HI32;
1675 SmallVector<SDValue, 16> ShufBytes;
1676 SDValue Result;
1677
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001678 // Create lower vector if not a special pattern
1679 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001681 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001683 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001684 }
1685
1686 // Create upper vector if not a special pattern
1687 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001689 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001691 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001692 }
1693
1694 // If either upper or lower are special, then the two input operands are
1695 // the same (basically, one of them is a "don't care")
1696 if (lower_special)
1697 LO32 = HI32;
1698 if (upper_special)
1699 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001700
1701 for (int i = 0; i < 4; ++i) {
1702 uint64_t val = 0;
1703 for (int j = 0; j < 4; ++j) {
1704 SDValue V;
1705 bool process_upper, process_lower;
1706 val <<= 8;
1707 process_upper = (upper_special && (i & 1) == 0);
1708 process_lower = (lower_special && (i & 1) == 1);
1709
1710 if (process_upper || process_lower) {
1711 if ((process_upper && upper == 0)
1712 || (process_lower && lower == 0))
1713 val |= 0x80;
1714 else if ((process_upper && upper == 0xffffffff)
1715 || (process_lower && lower == 0xffffffff))
1716 val |= 0xc0;
1717 else if ((process_upper && upper == 0x80000000)
1718 || (process_lower && lower == 0x80000000))
1719 val |= (j == 0 ? 0xe0 : 0x80);
1720 } else
1721 val |= i * 4 + j + ((i & 1) * 16);
1722 }
1723
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001725 }
1726
Dale Johannesened2eee62009-02-06 01:31:28 +00001727 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001729 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001730 }
1731}
1732
Scott Michel266bc8f2007-12-04 22:23:35 +00001733/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1734/// which the Cell can operate. The code inspects V3 to ascertain whether the
1735/// permutation vector, V3, is monotonically increasing with one "exception"
1736/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001737/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001738/// In either case, the net result is going to eventually invoke SHUFB to
1739/// permute/shuffle the bytes from V1 and V2.
1740/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001741/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001742/// control word for byte/halfword/word insertion. This takes care of a single
1743/// element move from V2 into V1.
1744/// \note
1745/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001746static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001747 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue V1 = Op.getOperand(0);
1749 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001750 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001751
Scott Michel266bc8f2007-12-04 22:23:35 +00001752 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001753
Scott Michel266bc8f2007-12-04 22:23:35 +00001754 // If we have a single element being moved from V1 to V2, this can be handled
1755 // using the C*[DX] compute mask instructions, but the vector elements have
1756 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001757 EVT VecVT = V1.getValueType();
1758 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001759 unsigned EltsFromV2 = 0;
1760 unsigned V2Elt = 0;
1761 unsigned V2EltIdx0 = 0;
1762 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001763 unsigned MaxElts = VecVT.getVectorNumElements();
1764 unsigned PrevElt = 0;
1765 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001766 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001767 bool rotate = true;
1768
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001770 V2EltIdx0 = 16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001772 V2EltIdx0 = 8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001774 V2EltIdx0 = 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001776 V2EltIdx0 = 2;
1777 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001778 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001779
Nate Begeman9008ca62009-04-27 18:41:29 +00001780 for (unsigned i = 0; i != MaxElts; ++i) {
1781 if (SVN->getMaskElt(i) < 0)
1782 continue;
1783
1784 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001785
Nate Begeman9008ca62009-04-27 18:41:29 +00001786 if (monotonic) {
1787 if (SrcElt >= V2EltIdx0) {
1788 if (1 >= (++EltsFromV2)) {
1789 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001790 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001791 } else if (CurrElt != SrcElt) {
1792 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001793 }
1794
Nate Begeman9008ca62009-04-27 18:41:29 +00001795 ++CurrElt;
1796 }
1797
1798 if (rotate) {
1799 if (PrevElt > 0 && SrcElt < MaxElts) {
1800 if ((PrevElt == SrcElt - 1)
1801 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001802 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001803 if (SrcElt == 0)
1804 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001805 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001806 rotate = false;
1807 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001808 } else if (PrevElt == 0) {
1809 // First time through, need to keep track of previous element
1810 PrevElt = SrcElt;
1811 } else {
1812 // This isn't a rotation, takes elements from vector 2
1813 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001814 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001816 }
1817
1818 if (EltsFromV2 == 1 && monotonic) {
1819 // Compute mask and shuffle
1820 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001821 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1822 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001824 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001826 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001827 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue ShufMaskOp =
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1830 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001831 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001832 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001833 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001834 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001835 } else if (rotate) {
1836 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001837
Dale Johannesena05dca42009-02-04 23:02:30 +00001838 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001840 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001841 // Convert the SHUFFLE_VECTOR mask's input element units to the
1842 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001843 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001844
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001846 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1847 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001848
Nate Begeman9008ca62009-04-27 18:41:29 +00001849 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001851 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001852
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001854 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001855 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 }
1857}
1858
Dan Gohman475871a2008-07-27 21:46:04 +00001859static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1860 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001861 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001862
Gabor Greifba36cb52008-08-28 21:40:38 +00001863 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001864 // For a constant, build the appropriate constant vector, which will
1865 // eventually simplify to a vector register load.
1866
Gabor Greifba36cb52008-08-28 21:40:38 +00001867 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001870 size_t n_copies;
1871
1872 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001874 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001875 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1877 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1878 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1879 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1880 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1881 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001882 }
1883
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001884 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001885 for (size_t j = 0; j < n_copies; ++j)
1886 ConstVecValues.push_back(CValue);
1887
Evan Chenga87008d2009-02-25 22:49:59 +00001888 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1889 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001890 } else {
1891 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001893 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 case MVT::i8:
1895 case MVT::i16:
1896 case MVT::i32:
1897 case MVT::i64:
1898 case MVT::f32:
1899 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001900 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001901 }
1902 }
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001905}
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001908 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001909 SDValue N = Op.getOperand(0);
1910 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001911 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001912 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001913
Scott Michel7a1c9e92008-11-22 23:50:42 +00001914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1915 // Constant argument:
1916 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001917
Scott Michel7a1c9e92008-11-22 23:50:42 +00001918 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001920 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001922 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001924 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001926 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001927
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001929 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001930 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001931 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001932
Scott Michel7a1c9e92008-11-22 23:50:42 +00001933 // Need to generate shuffle mask and extract:
1934 int prefslot_begin = -1, prefslot_end = -1;
1935 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1936
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001938 default:
1939 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001941 prefslot_begin = prefslot_end = 3;
1942 break;
1943 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001945 prefslot_begin = 2; prefslot_end = 3;
1946 break;
1947 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 case MVT::i32:
1949 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001950 prefslot_begin = 0; prefslot_end = 3;
1951 break;
1952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 case MVT::i64:
1954 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001955 prefslot_begin = 0; prefslot_end = 7;
1956 break;
1957 }
1958 }
1959
1960 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1961 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1962
Scott Michel9b2420d2009-08-24 21:53:27 +00001963 unsigned int ShufBytes[16] = {
1964 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1965 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001966 for (int i = 0; i < 16; ++i) {
1967 // zero fill uppper part of preferred slot, don't care about the
1968 // other slots:
1969 unsigned int mask_val;
1970 if (i <= prefslot_end) {
1971 mask_val =
1972 ((i < prefslot_begin)
1973 ? 0x80
1974 : elt_byte + (i - prefslot_begin));
1975
1976 ShufBytes[i] = mask_val;
1977 } else
1978 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1979 }
1980
1981 SDValue ShufMask[4];
1982 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001983 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001984 unsigned int bits = ((ShufBytes[bidx] << 24) |
1985 (ShufBytes[bidx+1] << 16) |
1986 (ShufBytes[bidx+2] << 8) |
1987 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001989 }
1990
Scott Michel7ea02ff2009-03-17 01:15:45 +00001991 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001993 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994
Dale Johannesened2eee62009-02-06 01:31:28 +00001995 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1996 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 N, N, ShufMaskVec));
1998 } else {
1999 // Variable index: Rotate the requested element into slot 0, then replicate
2000 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002001 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00002003 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2004 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005 }
2006
2007 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 if (Elt.getValueType() != MVT::i32)
2009 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002010
2011 // Scale the index to a bit/byte shift quantity
2012 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002013 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2014 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016
Scott Michel104de432008-11-24 17:11:17 +00002017 if (scaleShift > 0) {
2018 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2020 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 }
2022
Dale Johannesened2eee62009-02-06 01:31:28 +00002023 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002024
2025 // Replicate the bytes starting at byte 0 across the entire vector (for
2026 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 SDValue replicate;
2028
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002031 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2032 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i8: {
2035 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2036 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002037 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002038 break;
2039 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 case MVT::i16: {
2041 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2042 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002043 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 break;
2045 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 case MVT::i32:
2047 case MVT::f32: {
2048 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2049 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002050 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002051 break;
2052 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 case MVT::i64:
2054 case MVT::f64: {
2055 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2056 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2057 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002058 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002059 break;
2060 }
2061 }
2062
Dale Johannesened2eee62009-02-06 01:31:28 +00002063 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2064 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002065 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002066 }
2067
Scott Michel7a1c9e92008-11-22 23:50:42 +00002068 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002069}
2070
Dan Gohman475871a2008-07-27 21:46:04 +00002071static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2072 SDValue VecOp = Op.getOperand(0);
2073 SDValue ValOp = Op.getOperand(1);
2074 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002075 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002076 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002077
2078 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2079 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2080
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002082 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002083 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002084 DAG.getRegister(SPU::R1, PtrVT),
2085 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002086 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002087
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 DAG.getNode(SPUISD::SHUFB, dl, VT,
2090 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002091 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002093
2094 return result;
2095}
2096
Scott Michelf0569be2008-12-27 04:51:36 +00002097static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2098 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002099{
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002101 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002102 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002103
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002105 switch (Opc) {
2106 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002107 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002108 /*NOTREACHED*/
2109 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002110 case ISD::ADD: {
2111 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2112 // the result:
2113 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2115 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2116 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2117 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002118
2119 }
2120
Scott Michel266bc8f2007-12-04 22:23:35 +00002121 case ISD::SUB: {
2122 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2123 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002124 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2126 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2127 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2128 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002129 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002130 case ISD::ROTR:
2131 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002133 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002134
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002136 if (!N1VT.bitsEq(ShiftVT)) {
2137 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2138 ? ISD::ZERO_EXTEND
2139 : ISD::TRUNCATE;
2140 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2141 }
2142
2143 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2146 DAG.getNode(ISD::SHL, dl, MVT::i16,
2147 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148
2149 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2151 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002152 }
2153 case ISD::SRL:
2154 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002156 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002157
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002159 if (!N1VT.bitsEq(ShiftVT)) {
2160 unsigned N1Opc = ISD::ZERO_EXTEND;
2161
2162 if (N1.getValueType().bitsGT(ShiftVT))
2163 N1Opc = ISD::TRUNCATE;
2164
2165 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2166 }
2167
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2169 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002170 }
2171 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002172 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002173 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002174
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002176 if (!N1VT.bitsEq(ShiftVT)) {
2177 unsigned N1Opc = ISD::SIGN_EXTEND;
2178
2179 if (N1VT.bitsGT(ShiftVT))
2180 N1Opc = ISD::TRUNCATE;
2181 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2182 }
2183
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2185 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002186 }
2187 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002189
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2191 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2192 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2193 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002194 break;
2195 }
2196 }
2197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002199}
2200
2201//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002202static SDValue
2203LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2204 SDValue ConstVec;
2205 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002206 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002207 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002208
2209 ConstVec = Op.getOperand(0);
2210 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002211 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2212 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002213 ConstVec = ConstVec.getOperand(0);
2214 } else {
2215 ConstVec = Op.getOperand(1);
2216 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002217 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002218 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002219 }
2220 }
2221 }
2222
Gabor Greifba36cb52008-08-28 21:40:38 +00002223 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002224 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2225 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002226
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227 APInt APSplatBits, APSplatUndef;
2228 unsigned SplatBitSize;
2229 bool HasAnyUndefs;
2230 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2231
2232 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2233 HasAnyUndefs, minSplatBits)
2234 && minSplatBits <= SplatBitSize) {
2235 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002237
Scott Michel7ea02ff2009-03-17 01:15:45 +00002238 SmallVector<SDValue, 16> tcVec;
2239 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002240 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002241 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002242 }
2243 }
Scott Michel9de57a92009-01-26 22:33:37 +00002244
Nate Begeman24dc3462008-07-29 19:07:27 +00002245 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2246 // lowered. Return the operation, rather than a null SDValue.
2247 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002248}
2249
Scott Michel266bc8f2007-12-04 22:23:35 +00002250//! Custom lowering for CTPOP (count population)
2251/*!
2252 Custom lowering code that counts the number ones in the input
2253 operand. SPU has such an instruction, but it counts the number of
2254 ones per byte, which then have to be accumulated.
2255*/
Dan Gohman475871a2008-07-27 21:46:04 +00002256static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002257 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002258 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2259 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002260 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002261
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002263 default:
2264 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002268
Dale Johannesena05dca42009-02-04 23:02:30 +00002269 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2270 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002273 }
2274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002276 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002277 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002278
Chris Lattner84bc5422007-12-31 04:13:23 +00002279 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002280
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2283 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2284 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002285
Dale Johannesena05dca42009-02-04 23:02:30 +00002286 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2287 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002288
2289 // CNTB_result becomes the chain to which all of the virtual registers
2290 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002291 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002293
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002295 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002296
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002298
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 return DAG.getNode(ISD::AND, dl, MVT::i16,
2300 DAG.getNode(ISD::ADD, dl, MVT::i16,
2301 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002302 Tmp1, Shift1),
2303 Tmp1),
2304 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002305 }
2306
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002308 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002309 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
Chris Lattner84bc5422007-12-31 04:13:23 +00002311 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2312 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002313
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2316 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2317 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2318 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002319
Dale Johannesena05dca42009-02-04 23:02:30 +00002320 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2321 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002322
2323 // CNTB_result becomes the chain to which all of the virtual registers
2324 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002327
Dan Gohman475871a2008-07-27 21:46:04 +00002328 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002329 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 DAG.getNode(ISD::SRL, dl, MVT::i32,
2333 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002334 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2338 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002339
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002341 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getNode(ISD::SRL, dl, MVT::i32,
2345 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002346 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2349 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002350
Owen Anderson825b72b2009-08-11 20:47:22 +00002351 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002352 }
2353
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002355 break;
2356 }
2357
Dan Gohman475871a2008-07-27 21:46:04 +00002358 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002359}
2360
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002361//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002362/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002363 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2364 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002365 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2367 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002368 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002369 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002370 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002371
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2373 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002374 // Convert f32 / f64 to i32 / i64 via libcall.
2375 RTLIB::Libcall LC =
2376 (Op.getOpcode() == ISD::FP_TO_SINT)
2377 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2378 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2379 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2380 SDValue Dummy;
2381 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2382 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002383
Eli Friedman36df4992009-05-27 00:47:34 +00002384 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002385}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002386
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002387//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2388/*!
2389 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2390 All conversions from i64 are expanded to a libcall.
2391 */
2392static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2393 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002394 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002395 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002396 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2399 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002400 // Convert i32, i64 to f64 via libcall:
2401 RTLIB::Libcall LC =
2402 (Op.getOpcode() == ISD::SINT_TO_FP)
2403 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2404 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2405 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2406 SDValue Dummy;
2407 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2408 }
2409
Eli Friedman36df4992009-05-27 00:47:34 +00002410 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002411}
2412
2413//! Lower ISD::SETCC
2414/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002416 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002417static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2418 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002419 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002420 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002421 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2422
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002423 SDValue lhs = Op.getOperand(0);
2424 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002427
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002429 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002430 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002431
2432 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2433 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002434 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002435 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002437 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002439 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::AND, dl, MVT::i32,
2441 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002442 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002444
2445 // SETO and SETUO only use the lhs operand:
2446 if (CC->get() == ISD::SETO) {
2447 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2448 // SETUO
2449 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002450 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2451 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452 lhs, DAG.getConstantFP(0.0, lhsVT),
2453 ISD::SETUO),
2454 DAG.getConstant(ccResultAllOnes, ccResultVT));
2455 } else if (CC->get() == ISD::SETUO) {
2456 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002457 return DAG.getNode(ISD::AND, dl, ccResultVT,
2458 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002459 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002462 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465 ISD::SETGT));
2466 }
2467
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002468 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002470 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002471 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002473
2474 // If a value is negative, subtract from the sign magnitude constant:
2475 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2476
2477 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002478 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002480 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002482 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002483 lhsSelectMask, lhsSignMag2TC, i64lhs);
2484
Dale Johannesenf5d97892009-02-04 01:48:28 +00002485 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002487 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002489 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490 rhsSelectMask, rhsSignMag2TC, i64rhs);
2491
2492 unsigned compareOp;
2493
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002494 switch (CC->get()) {
2495 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 compareOp = ISD::SETEQ; break;
2498 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 compareOp = ISD::SETGT; break;
2501 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 compareOp = ISD::SETGE; break;
2504 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002505 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002506 compareOp = ISD::SETLT; break;
2507 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002509 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 case ISD::SETONE:
2512 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002513 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002514 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 }
2516
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002517 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002518 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002519 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520
2521 if ((CC->get() & 0x8) == 0) {
2522 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002523 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002529 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530
Dale Johannesenf5d97892009-02-04 01:48:28 +00002531 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532 }
2533
2534 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002535}
2536
Scott Michel7a1c9e92008-11-22 23:50:42 +00002537//! Lower ISD::SELECT_CC
2538/*!
2539 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2540 SELB instruction.
2541
2542 \note Need to revisit this in the future: if the code path through the true
2543 and false value computations is longer than the latency of a branch (6
2544 cycles), then it would be more advantageous to branch and insert a new basic
2545 block and branch on the condition. However, this code does not make that
2546 assumption, given the simplisitc uses so far.
2547 */
2548
Scott Michelf0569be2008-12-27 04:51:36 +00002549static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2550 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002551 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002552 SDValue lhs = Op.getOperand(0);
2553 SDValue rhs = Op.getOperand(1);
2554 SDValue trueval = Op.getOperand(2);
2555 SDValue falseval = Op.getOperand(3);
2556 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002557 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002558
Scott Michelf0569be2008-12-27 04:51:36 +00002559 // NOTE: SELB's arguments: $rA, $rB, $mask
2560 //
2561 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2562 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2563 // condition was true and 0s where the condition was false. Hence, the
2564 // arguments to SELB get reversed.
2565
Scott Michel7a1c9e92008-11-22 23:50:42 +00002566 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2567 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2568 // with another "cannot select select_cc" assert:
2569
Dale Johannesende064702009-02-06 21:50:26 +00002570 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002571 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002572 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002573 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002574}
2575
Scott Michelb30e8f62008-12-02 19:53:53 +00002576//! Custom lower ISD::TRUNCATE
2577static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2578{
Scott Michel6e1d1472009-03-16 18:47:25 +00002579 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002580 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002582 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2583 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002584 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002585
Scott Michel6e1d1472009-03-16 18:47:25 +00002586 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002587 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002589
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002591 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002592 unsigned maskHigh = 0x08090a0b;
2593 unsigned maskLow = 0x0c0d0e0f;
2594 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002595 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2596 DAG.getConstant(maskHigh, MVT::i32),
2597 DAG.getConstant(maskLow, MVT::i32),
2598 DAG.getConstant(maskHigh, MVT::i32),
2599 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002600
Scott Michel6e1d1472009-03-16 18:47:25 +00002601 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2602 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002603
Scott Michel6e1d1472009-03-16 18:47:25 +00002604 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002605 }
2606
Scott Michelf0569be2008-12-27 04:51:36 +00002607 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002608}
2609
Scott Michel77f452d2009-08-25 22:37:34 +00002610/*!
2611 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2612 * algorithm is to duplicate the sign bit using rotmai to generate at
2613 * least one byte full of sign bits. Then propagate the "sign-byte" into
2614 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2615 *
2616 * @param Op The sext operand
2617 * @param DAG The current DAG
2618 * @return The SDValue with the entire instruction sequence
2619 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002620static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2621{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002622 DebugLoc dl = Op.getDebugLoc();
2623
Scott Michel77f452d2009-08-25 22:37:34 +00002624 // Type to extend to
2625 MVT OpVT = Op.getValueType().getSimpleVT();
2626 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2627 OpVT, (128 / OpVT.getSizeInBits()));
2628
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002629 // Type to extend from
2630 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002631 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002632
Scott Michel77f452d2009-08-25 22:37:34 +00002633 // The type to extend to needs to be a i128 and
2634 // the type to extend from needs to be i64 or i32.
2635 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002636 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2637
2638 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002639 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2640 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2641 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002642 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2643 DAG.getConstant(mask1, MVT::i32),
2644 DAG.getConstant(mask1, MVT::i32),
2645 DAG.getConstant(mask2, MVT::i32),
2646 DAG.getConstant(mask3, MVT::i32));
2647
Scott Michel77f452d2009-08-25 22:37:34 +00002648 // Word wise arithmetic right shift to generate at least one byte
2649 // that contains sign bits.
2650 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002651 SDValue sraVal = DAG.getNode(ISD::SRA,
2652 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002653 mvt,
2654 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002655 DAG.getConstant(31, MVT::i32));
2656
Scott Michel77f452d2009-08-25 22:37:34 +00002657 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2658 // and the input value into the lower 64 bits.
2659 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2660 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002661
2662 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2663}
2664
Scott Michel7a1c9e92008-11-22 23:50:42 +00002665//! Custom (target-specific) lowering entry point
2666/*!
2667 This is where LLVM's DAG selection process calls to do target-specific
2668 lowering of nodes.
2669 */
Dan Gohman475871a2008-07-27 21:46:04 +00002670SDValue
2671SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002672{
Scott Michela59d4692008-02-23 18:41:37 +00002673 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002674 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002675
2676 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002677 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002678#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002679 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2680 errs() << "Op.getOpcode() = " << Opc << "\n";
2681 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002682 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002683#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002684 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002685 }
2686 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002687 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002688 case ISD::SEXTLOAD:
2689 case ISD::ZEXTLOAD:
2690 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2691 case ISD::STORE:
2692 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2693 case ISD::ConstantPool:
2694 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2695 case ISD::GlobalAddress:
2696 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2697 case ISD::JumpTable:
2698 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002699 case ISD::ConstantFP:
2700 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002701
Scott Michel02d711b2008-12-30 23:28:25 +00002702 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002703 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002704 case ISD::SUB:
2705 case ISD::ROTR:
2706 case ISD::ROTL:
2707 case ISD::SRL:
2708 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002709 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002711 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002712 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002713 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002714
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002715 case ISD::FP_TO_SINT:
2716 case ISD::FP_TO_UINT:
2717 return LowerFP_TO_INT(Op, DAG, *this);
2718
2719 case ISD::SINT_TO_FP:
2720 case ISD::UINT_TO_FP:
2721 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002722
Scott Michel266bc8f2007-12-04 22:23:35 +00002723 // Vector-related lowering.
2724 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002725 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002726 case ISD::SCALAR_TO_VECTOR:
2727 return LowerSCALAR_TO_VECTOR(Op, DAG);
2728 case ISD::VECTOR_SHUFFLE:
2729 return LowerVECTOR_SHUFFLE(Op, DAG);
2730 case ISD::EXTRACT_VECTOR_ELT:
2731 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2732 case ISD::INSERT_VECTOR_ELT:
2733 return LowerINSERT_VECTOR_ELT(Op, DAG);
2734
2735 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2736 case ISD::AND:
2737 case ISD::OR:
2738 case ISD::XOR:
2739 return LowerByteImmed(Op, DAG);
2740
2741 // Vector and i8 multiply:
2742 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002744 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002745
Scott Michel266bc8f2007-12-04 22:23:35 +00002746 case ISD::CTPOP:
2747 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002748
2749 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002750 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002751
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002752 case ISD::SETCC:
2753 return LowerSETCC(Op, DAG, *this);
2754
Scott Michelb30e8f62008-12-02 19:53:53 +00002755 case ISD::TRUNCATE:
2756 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002757
2758 case ISD::SIGN_EXTEND:
2759 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002760 }
2761
Dan Gohman475871a2008-07-27 21:46:04 +00002762 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002763}
2764
Duncan Sands1607f052008-12-01 11:39:25 +00002765void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2766 SmallVectorImpl<SDValue>&Results,
2767 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002768{
2769#if 0
2770 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002772
2773 switch (Opc) {
2774 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002775 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2776 errs() << "Op.getOpcode() = " << Opc << "\n";
2777 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002778 N->dump();
2779 abort();
2780 /*NOTREACHED*/
2781 }
2782 }
2783#endif
2784
2785 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002786}
2787
Scott Michel266bc8f2007-12-04 22:23:35 +00002788//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002789// Target Optimization Hooks
2790//===----------------------------------------------------------------------===//
2791
Dan Gohman475871a2008-07-27 21:46:04 +00002792SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002793SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2794{
2795#if 0
2796 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002797#endif
2798 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002799 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002800 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002801 EVT NodeVT = N->getValueType(0); // The node's value type
2802 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002803 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002804 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002805
2806 switch (N->getOpcode()) {
2807 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002808 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002809 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002810
Scott Michelf0569be2008-12-27 04:51:36 +00002811 if (Op0.getOpcode() == SPUISD::IndirectAddr
2812 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2813 // Normalize the operands to reduce repeated code
2814 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002815
Scott Michelf0569be2008-12-27 04:51:36 +00002816 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2817 IndirectArg = Op1;
2818 AddArg = Op0;
2819 }
2820
2821 if (isa<ConstantSDNode>(AddArg)) {
2822 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2823 SDValue IndOp1 = IndirectArg.getOperand(1);
2824
2825 if (CN0->isNullValue()) {
2826 // (add (SPUindirect <arg>, <arg>), 0) ->
2827 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002828
Scott Michel23f2ff72008-12-04 17:16:59 +00002829#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002830 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002831 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002832 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2833 << "With: (SPUindirect <arg>, <arg>)\n";
2834 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002835#endif
2836
Scott Michelf0569be2008-12-27 04:51:36 +00002837 return IndirectArg;
2838 } else if (isa<ConstantSDNode>(IndOp1)) {
2839 // (add (SPUindirect <arg>, <const>), <const>) ->
2840 // (SPUindirect <arg>, <const + const>)
2841 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2842 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2843 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002844
Scott Michelf0569be2008-12-27 04:51:36 +00002845#if !defined(NDEBUG)
2846 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002847 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002848 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2849 << "), " << CN0->getSExtValue() << ")\n"
2850 << "With: (SPUindirect <arg>, "
2851 << combinedConst << ")\n";
2852 }
2853#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002854
Dale Johannesende064702009-02-06 21:50:26 +00002855 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002856 IndirectArg, combinedValue);
2857 }
Scott Michel053c1da2008-01-29 02:16:57 +00002858 }
2859 }
Scott Michela59d4692008-02-23 18:41:37 +00002860 break;
2861 }
2862 case ISD::SIGN_EXTEND:
2863 case ISD::ZERO_EXTEND:
2864 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002865 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002866 // (any_extend (SPUextract_elt0 <arg>)) ->
2867 // (SPUextract_elt0 <arg>)
2868 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002869#if !defined(NDEBUG)
2870 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002871 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002872 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002873 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002874 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002875 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002876 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002877#endif
Scott Michela59d4692008-02-23 18:41:37 +00002878
2879 return Op0;
2880 }
2881 break;
2882 }
2883 case SPUISD::IndirectAddr: {
2884 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002885 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2886 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002887 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2888 // (SPUaform <addr>, 0)
2889
Chris Lattner4437ae22009-08-23 07:05:07 +00002890 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002891 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002892 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002893 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002894 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002895
2896 return Op0;
2897 }
Scott Michelf0569be2008-12-27 04:51:36 +00002898 } else if (Op0.getOpcode() == ISD::ADD) {
2899 SDValue Op1 = N->getOperand(1);
2900 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2901 // (SPUindirect (add <arg>, <arg>), 0) ->
2902 // (SPUindirect <arg>, <arg>)
2903 if (CN1->isNullValue()) {
2904
2905#if !defined(NDEBUG)
2906 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002907 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002908 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2909 << "With: (SPUindirect <arg>, <arg>)\n";
2910 }
2911#endif
2912
Dale Johannesende064702009-02-06 21:50:26 +00002913 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002914 Op0.getOperand(0), Op0.getOperand(1));
2915 }
2916 }
Scott Michela59d4692008-02-23 18:41:37 +00002917 }
2918 break;
2919 }
2920 case SPUISD::SHLQUAD_L_BITS:
2921 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002922 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002923 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002924
Scott Michelf0569be2008-12-27 04:51:36 +00002925 // Kill degenerate vector shifts:
2926 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2927 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002928 Result = Op0;
2929 }
2930 }
2931 break;
2932 }
Scott Michelf0569be2008-12-27 04:51:36 +00002933 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002934 switch (Op0.getOpcode()) {
2935 default:
2936 break;
2937 case ISD::ANY_EXTEND:
2938 case ISD::ZERO_EXTEND:
2939 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002940 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002941 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002942 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002943 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002944 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002945 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002946 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002947 Result = Op000;
2948 }
2949 }
2950 break;
2951 }
Scott Michel104de432008-11-24 17:11:17 +00002952 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002953 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002954 // <arg>
2955 Result = Op0.getOperand(0);
2956 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002957 }
Scott Michela59d4692008-02-23 18:41:37 +00002958 }
2959 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002960 }
2961 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002962
Scott Michel58c58182008-01-17 20:38:41 +00002963 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002964#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002965 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002966 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002967 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002968 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002969 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002970 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002971 }
2972#endif
2973
2974 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002975}
2976
2977//===----------------------------------------------------------------------===//
2978// Inline Assembly Support
2979//===----------------------------------------------------------------------===//
2980
2981/// getConstraintType - Given a constraint letter, return the type of
2982/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002983SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002984SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2985 if (ConstraintLetter.size() == 1) {
2986 switch (ConstraintLetter[0]) {
2987 default: break;
2988 case 'b':
2989 case 'r':
2990 case 'f':
2991 case 'v':
2992 case 'y':
2993 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002994 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002995 }
2996 return TargetLowering::getConstraintType(ConstraintLetter);
2997}
2998
Scott Michel5af8f0e2008-07-16 17:17:29 +00002999std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003000SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003001 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003002{
3003 if (Constraint.size() == 1) {
3004 // GCC RS6000 Constraint Letters
3005 switch (Constraint[0]) {
3006 case 'b': // R1-R31
3007 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003008 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003009 return std::make_pair(0U, SPU::R64CRegisterClass);
3010 return std::make_pair(0U, SPU::R32CRegisterClass);
3011 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003013 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003015 return std::make_pair(0U, SPU::R64FPRegisterClass);
3016 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003017 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003018 return std::make_pair(0U, SPU::GPRCRegisterClass);
3019 }
3020 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003021
Scott Michel266bc8f2007-12-04 22:23:35 +00003022 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3023}
3024
Scott Michela59d4692008-02-23 18:41:37 +00003025//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003026void
Dan Gohman475871a2008-07-27 21:46:04 +00003027SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003028 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003029 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003030 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003031 const SelectionDAG &DAG,
3032 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003033#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003034 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003035
3036 switch (Op.getOpcode()) {
3037 default:
3038 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3039 break;
Scott Michela59d4692008-02-23 18:41:37 +00003040 case CALL:
3041 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003042 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003043 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003044 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003045 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003046 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003047 case SPUISD::SHLQUAD_L_BITS:
3048 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003049 case SPUISD::VEC_ROTL:
3050 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003051 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003052 case SPUISD::SELECT_MASK:
3053 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003054 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003055#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003056}
Scott Michel02d711b2008-12-30 23:28:25 +00003057
Scott Michelf0569be2008-12-27 04:51:36 +00003058unsigned
3059SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3060 unsigned Depth) const {
3061 switch (Op.getOpcode()) {
3062 default:
3063 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003064
Scott Michelf0569be2008-12-27 04:51:36 +00003065 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003066 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003067
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3069 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003070 }
3071 return VT.getSizeInBits();
3072 }
3073 }
3074}
Scott Michel1df30c42008-12-29 03:23:36 +00003075
Scott Michel203b2d62008-04-30 00:30:08 +00003076// LowerAsmOperandForConstraint
3077void
Dan Gohman475871a2008-07-27 21:46:04 +00003078SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003079 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003080 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003081 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003082 SelectionDAG &DAG) const {
3083 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003084 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3085 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003086}
3087
Scott Michel266bc8f2007-12-04 22:23:35 +00003088/// isLegalAddressImmediate - Return true if the integer value can be used
3089/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003090bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3091 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003092 // SPU's addresses are 256K:
3093 return (V > -(1 << 18) && V < (1 << 18) - 1);
3094}
3095
3096bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003097 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003098}
Dan Gohman6520e202008-10-18 02:06:02 +00003099
3100bool
3101SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3102 // The SPU target isn't yet aware of offsets.
3103 return false;
3104}