blob: 11fc0dca79c151c587a3714805b654f8567efab7 [file] [log] [blame]
Jim Grosbach568eeed2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner2ac19022010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Chengee04a6d2011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengbe740292011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMMCExpr.h"
Evan Chengbe740292011-07-23 00:00:19 +000019#include "MCTargetDesc/ARMMCTargetDesc.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000020#include "llvm/MC/MCCodeEmitter.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000023#include "llvm/MC/MCInstrInfo.h"
Evan Chengbe740292011-07-23 00:00:19 +000024#include "llvm/MC/MCRegisterInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "llvm/ADT/APFloat.h"
Jim Grosbachd6d4b422010-10-07 22:12:50 +000027#include "llvm/ADT/Statistic.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000028#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000029
Jim Grosbach568eeed2010-09-17 18:46:17 +000030using namespace llvm;
31
Jim Grosbach70933262010-11-04 01:12:30 +000032STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
33STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbachd6d4b422010-10-07 22:12:50 +000034
Jim Grosbach568eeed2010-09-17 18:46:17 +000035namespace {
36class ARMMCCodeEmitter : public MCCodeEmitter {
37 ARMMCCodeEmitter(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
38 void operator=(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
Evan Cheng59ee62d2011-07-11 03:57:24 +000039 const MCInstrInfo &MCII;
40 const MCSubtargetInfo &STI;
Jim Grosbach568eeed2010-09-17 18:46:17 +000041
42public:
Evan Cheng59ee62d2011-07-11 03:57:24 +000043 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
44 MCContext &ctx)
Evan Chengaf0a2e62011-07-11 21:24:15 +000045 : MCII(mcii), STI(sti) {
Jim Grosbach568eeed2010-09-17 18:46:17 +000046 }
47
48 ~ARMMCCodeEmitter() {}
49
Evan Cheng59ee62d2011-07-11 03:57:24 +000050 bool isThumb() const {
51 // FIXME: Can tablegen auto-generate this?
52 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
53 }
54 bool isThumb2() const {
55 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
56 }
57 bool isTargetDarwin() const {
58 Triple TT(STI.getTargetTriple());
59 Triple::OSType OS = TT.getOS();
60 return OS == Triple::Darwin || OS == Triple::MacOSX || OS == Triple::IOS;
61 }
62
Jim Grosbach0de6ab32010-10-12 17:11:26 +000063 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
64
Jim Grosbach9af82ba2010-10-07 21:57:55 +000065 // getBinaryCodeForInstr - TableGen'erated function for getting the
66 // binary encoding for an instruction.
Jim Grosbach806e80e2010-11-03 23:52:49 +000067 unsigned getBinaryCodeForInstr(const MCInst &MI,
68 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000069
70 /// getMachineOpValue - Return binary encoding of operand. If the machine
71 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach806e80e2010-11-03 23:52:49 +000072 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
73 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000074
Evan Cheng75972122011-01-13 07:58:56 +000075 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson971b83b2011-02-08 22:39:40 +000076 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng75972122011-01-13 07:58:56 +000077 /// :upper16: prefixes.
78 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
79 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim837caa92010-11-18 23:37:15 +000080
Bill Wendling92b5a2e2010-11-03 01:49:29 +000081 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach806e80e2010-11-03 23:52:49 +000082 unsigned &Reg, unsigned &Imm,
83 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling92b5a2e2010-11-03 01:49:29 +000084
Jim Grosbach662a8162010-12-06 23:57:07 +000085 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling09aa3f02010-12-09 00:39:08 +000086 /// BL branch target.
Jim Grosbach662a8162010-12-06 23:57:07 +000087 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
88 SmallVectorImpl<MCFixup> &Fixups) const;
89
Bill Wendling09aa3f02010-12-09 00:39:08 +000090 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
91 /// BLX branch target.
92 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
93 SmallVectorImpl<MCFixup> &Fixups) const;
94
Jim Grosbache2467172010-12-10 18:21:33 +000095 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
96 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
97 SmallVectorImpl<MCFixup> &Fixups) const;
98
Jim Grosbach01086452010-12-10 17:13:40 +000099 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
100 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
101 SmallVectorImpl<MCFixup> &Fixups) const;
102
Jim Grosbach027d6e82010-12-09 19:04:53 +0000103 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
104 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000105 SmallVectorImpl<MCFixup> &Fixups) const;
106
Jim Grosbachc466b932010-11-11 18:04:49 +0000107 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
108 /// branch target.
109 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
110 SmallVectorImpl<MCFixup> &Fixups) const;
111
Owen Andersonc2666002010-12-13 19:31:11 +0000112 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
113 /// immediate Thumb2 direct branch target.
114 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
115 SmallVectorImpl<MCFixup> &Fixups) const;
116
Jason W Kim685c3502011-02-04 19:47:15 +0000117 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
118 /// branch target.
119 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
120 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonf1eab592011-08-26 23:32:08 +0000121 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
122 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonc2666002010-12-13 19:31:11 +0000123
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000124 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
125 /// ADR label target.
126 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
127 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000128 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
129 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersona838a252010-12-14 00:36:49 +0000130 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
131 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson971b83b2011-02-08 22:39:40 +0000132
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000133
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000134 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
135 /// operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000136 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
137 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000138
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
140 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
141 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000142
Owen Anderson9d63d902010-12-01 19:18:46 +0000143 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
144 /// operand.
145 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
146 SmallVectorImpl<MCFixup> &Fixups) const;
147
148
Jim Grosbach54fea632010-11-09 17:20:53 +0000149 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
150 /// operand as needed by load/store instructions.
151 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
152 SmallVectorImpl<MCFixup> &Fixups) const;
153
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000154 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
155 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
156 SmallVectorImpl<MCFixup> &Fixups) const {
157 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
158 switch (Mode) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000159 default: assert(0 && "Unknown addressing sub-mode!");
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000160 case ARM_AM::da: return 0;
161 case ARM_AM::ia: return 1;
162 case ARM_AM::db: return 2;
163 case ARM_AM::ib: return 3;
164 }
165 }
Jim Grosbach99f53d12010-11-15 20:47:07 +0000166 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
167 ///
168 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
169 switch (ShOpc) {
170 default: llvm_unreachable("Unknown shift opc!");
171 case ARM_AM::no_shift:
172 case ARM_AM::lsl: return 0;
173 case ARM_AM::lsr: return 1;
174 case ARM_AM::asr: return 2;
175 case ARM_AM::ror:
176 case ARM_AM::rrx: return 3;
177 }
178 return 0;
179 }
180
181 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
182 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
183 SmallVectorImpl<MCFixup> &Fixups) const;
184
185 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
186 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
187 SmallVectorImpl<MCFixup> &Fixups) const;
188
Jim Grosbach7ce05792011-08-03 23:50:40 +0000189 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
190 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
191 SmallVectorImpl<MCFixup> &Fixups) const;
192
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000193 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
194 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
195 SmallVectorImpl<MCFixup> &Fixups) const;
196
Jim Grosbach570a9222010-11-11 01:09:40 +0000197 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
198 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
199 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000200
Jim Grosbachd967cd02010-12-07 21:50:47 +0000201 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
202 /// operand.
203 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
204 SmallVectorImpl<MCFixup> &Fixups) const;
205
Bill Wendlingf4caf692010-12-14 03:36:38 +0000206 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
207 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling22447ae2010-12-15 08:51:02 +0000208 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000209
Bill Wendlingb8958b02010-12-08 01:57:09 +0000210 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
211 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
212 SmallVectorImpl<MCFixup> &Fixups) const;
213
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000214 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000215 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
216 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach3e556122010-10-26 22:37:02 +0000217
Jim Grosbach08bd5492010-10-12 23:00:24 +0000218 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000219 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
220 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000221 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
222 // '1' respectively.
223 return MI.getOperand(Op).getReg() == ARM::CPSR;
224 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000225
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000226 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000227 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
228 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000229 unsigned SoImm = MI.getOperand(Op).getImm();
230 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
231 assert(SoImmVal != -1 && "Not a valid so_imm value!");
232
233 // Encode rotate_imm.
234 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
235 << ARMII::SoRotImmShift;
236
237 // Encode immed_8.
238 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
239 return Binary;
240 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000241
Owen Anderson5de6d842010-11-12 21:12:40 +0000242 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
243 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
244 SmallVectorImpl<MCFixup> &Fixups) const {
245 unsigned SoImm = MI.getOperand(Op).getImm();
246 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
247 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
248 return Encoded;
249 }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000250
Owen Anderson75579f72010-11-29 22:44:32 +0000251 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
252 SmallVectorImpl<MCFixup> &Fixups) const;
253 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
254 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6af50f72010-11-30 00:14:31 +0000255 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
256 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000257 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
258 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson75579f72010-11-29 22:44:32 +0000259
Jim Grosbachef324d72010-10-12 23:53:58 +0000260 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson152d4a42011-07-21 23:38:37 +0000261 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
262 SmallVectorImpl<MCFixup> &Fixups) const;
263 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach806e80e2010-11-03 23:52:49 +0000264 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson5de6d842010-11-12 21:12:40 +0000265 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
266 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachef324d72010-10-12 23:53:58 +0000267
Jim Grosbach806e80e2010-11-03 23:52:49 +0000268 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
269 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson498ec202010-10-27 22:49:00 +0000270 return 64 - MI.getOperand(Op).getImm();
271 }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000272
Jim Grosbach806e80e2010-11-03 23:52:49 +0000273 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
274 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach3fea191052010-10-21 22:03:21 +0000275
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000276 unsigned getMsbOpValue(const MCInst &MI, unsigned Op,
277 SmallVectorImpl<MCFixup> &Fixups) const;
278
Jim Grosbach806e80e2010-11-03 23:52:49 +0000279 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
280 SmallVectorImpl<MCFixup> &Fixups) const;
281 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
282 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang183c6272011-05-09 17:47:27 +0000283 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
284 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000285 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
286 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach806e80e2010-11-03 23:52:49 +0000287 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
288 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000289
Bill Wendling3116dce2011-03-07 23:38:41 +0000290 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
291 SmallVectorImpl<MCFixup> &Fixups) const;
292 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
293 SmallVectorImpl<MCFixup> &Fixups) const;
294 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
295 SmallVectorImpl<MCFixup> &Fixups) const;
296 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
297 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga656b632011-03-01 01:00:59 +0000298
Owen Anderson6d746312011-08-08 20:42:17 +0000299 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
300 SmallVectorImpl<MCFixup> &Fixups) const;
301
Owen Andersonc7139a62010-11-11 19:07:48 +0000302 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
303 unsigned EncodedValue) const;
Owen Anderson57dac882010-11-11 21:36:43 +0000304 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendlingcf590262010-12-01 21:54:50 +0000305 unsigned EncodedValue) const;
Owen Anderson8f143912010-11-11 23:12:55 +0000306 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendlingcf590262010-12-01 21:54:50 +0000307 unsigned EncodedValue) const;
308
309 unsigned VFPThumb2PostEncoder(const MCInst &MI,
310 unsigned EncodedValue) const;
Owen Andersonc7139a62010-11-11 19:07:48 +0000311
Jim Grosbach70933262010-11-04 01:12:30 +0000312 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach568eeed2010-09-17 18:46:17 +0000313 OS << (char)C;
Jim Grosbach568eeed2010-09-17 18:46:17 +0000314 }
315
Jim Grosbach70933262010-11-04 01:12:30 +0000316 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach568eeed2010-09-17 18:46:17 +0000317 // Output the constant in little endian byte order.
318 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach70933262010-11-04 01:12:30 +0000319 EmitByte(Val & 255, OS);
Jim Grosbach568eeed2010-09-17 18:46:17 +0000320 Val >>= 8;
321 }
322 }
323
Jim Grosbach568eeed2010-09-17 18:46:17 +0000324 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
325 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach568eeed2010-09-17 18:46:17 +0000326};
327
328} // end anonymous namespace
329
Evan Cheng59ee62d2011-07-11 03:57:24 +0000330MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
331 const MCSubtargetInfo &STI,
Bill Wendling0800ce72010-11-02 22:53:11 +0000332 MCContext &Ctx) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000333 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach568eeed2010-09-17 18:46:17 +0000334}
335
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000336/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
337/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonc7139a62010-11-11 19:07:48 +0000338/// Thumb2 mode.
339unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
340 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000341 if (isThumb2()) {
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000342 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Andersonc7139a62010-11-11 19:07:48 +0000343 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
344 // set to 1111.
345 unsigned Bit24 = EncodedValue & 0x01000000;
346 unsigned Bit28 = Bit24 << 4;
347 EncodedValue &= 0xEFFFFFFF;
348 EncodedValue |= Bit28;
349 EncodedValue |= 0x0F000000;
350 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000351
Owen Andersonc7139a62010-11-11 19:07:48 +0000352 return EncodedValue;
353}
354
Owen Anderson57dac882010-11-11 21:36:43 +0000355/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000356/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson57dac882010-11-11 21:36:43 +0000357/// Thumb2 mode.
358unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
359 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000360 if (isThumb2()) {
Owen Anderson57dac882010-11-11 21:36:43 +0000361 EncodedValue &= 0xF0FFFFFF;
362 EncodedValue |= 0x09000000;
363 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000364
Owen Anderson57dac882010-11-11 21:36:43 +0000365 return EncodedValue;
366}
367
Owen Anderson8f143912010-11-11 23:12:55 +0000368/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000369/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson8f143912010-11-11 23:12:55 +0000370/// Thumb2 mode.
371unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
372 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000373 if (isThumb2()) {
Owen Anderson8f143912010-11-11 23:12:55 +0000374 EncodedValue &= 0x00FFFFFF;
375 EncodedValue |= 0xEE000000;
376 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000377
Owen Anderson8f143912010-11-11 23:12:55 +0000378 return EncodedValue;
379}
380
Bill Wendlingcf590262010-12-01 21:54:50 +0000381/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
382/// them to their Thumb2 form if we are currently in Thumb2 mode.
383unsigned ARMMCCodeEmitter::
384VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000385 if (isThumb2()) {
Bill Wendlingcf590262010-12-01 21:54:50 +0000386 EncodedValue &= 0x0FFFFFFF;
387 EncodedValue |= 0xE0000000;
388 }
389 return EncodedValue;
390}
Owen Anderson57dac882010-11-11 21:36:43 +0000391
Jim Grosbach56ac9072010-10-08 21:45:55 +0000392/// getMachineOpValue - Return binary encoding of operand. If the machine
393/// operand requires relocation, record the relocation and return zero.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000394unsigned ARMMCCodeEmitter::
395getMachineOpValue(const MCInst &MI, const MCOperand &MO,
396 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000397 if (MO.isReg()) {
Bill Wendling0800ce72010-11-02 22:53:11 +0000398 unsigned Reg = MO.getReg();
399 unsigned RegNo = getARMRegisterNumbering(Reg);
Jim Grosbachd8a11c22010-10-29 23:21:03 +0000400
Jim Grosbachb0708d22010-11-30 23:51:41 +0000401 // Q registers are encoded as 2x their register number.
Bill Wendling0800ce72010-11-02 22:53:11 +0000402 switch (Reg) {
403 default:
404 return RegNo;
405 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
406 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
407 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
408 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
409 return 2 * RegNo;
Owen Anderson90d4cf92010-10-21 20:49:13 +0000410 }
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000411 } else if (MO.isImm()) {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000412 return static_cast<unsigned>(MO.getImm());
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000413 } else if (MO.isFPImm()) {
414 return static_cast<unsigned>(APFloat(MO.getFPImm())
415 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbach56ac9072010-10-08 21:45:55 +0000416 }
Bill Wendling0800ce72010-11-02 22:53:11 +0000417
Jim Grosbach817c1a62010-11-19 00:27:09 +0000418 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbach56ac9072010-10-08 21:45:55 +0000419 return 0;
420}
421
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000422/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000423bool ARMMCCodeEmitter::
424EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
425 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 const MCOperand &MO = MI.getOperand(OpIdx);
427 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach9af3d1c2010-11-01 23:45:50 +0000428
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000429 Reg = getARMRegisterNumbering(MO.getReg());
430
431 int32_t SImm = MO1.getImm();
432 bool isAdd = true;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000433
Jim Grosbachab682a22010-10-28 18:34:10 +0000434 // Special value for #-0
Owen Anderson0da10cf2011-08-29 19:36:44 +0000435 if (SImm == INT32_MIN) {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000436 SImm = 0;
Owen Anderson0da10cf2011-08-29 19:36:44 +0000437 isAdd = false;
438 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000439
Jim Grosbachab682a22010-10-28 18:34:10 +0000440 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000441 if (SImm < 0) {
442 SImm = -SImm;
443 isAdd = false;
444 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000445
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000446 Imm = SImm;
447 return isAdd;
448}
449
Bill Wendlingdff2f712010-12-08 23:01:43 +0000450/// getBranchTargetOpValue - Helper function to get the branch target operand,
451/// which is either an immediate or requires a fixup.
452static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
453 unsigned FixupKind,
454 SmallVectorImpl<MCFixup> &Fixups) {
455 const MCOperand &MO = MI.getOperand(OpIdx);
456
457 // If the destination is an immediate, we have nothing to do.
458 if (MO.isImm()) return MO.getImm();
459 assert(MO.isExpr() && "Unexpected branch target type!");
460 const MCExpr *Expr = MO.getExpr();
461 MCFixupKind Kind = MCFixupKind(FixupKind);
462 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
463
464 // All of the information is in the fixup.
465 return 0;
466}
467
468/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach662a8162010-12-06 23:57:07 +0000469uint32_t ARMMCCodeEmitter::
470getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
471 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000472 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl, Fixups);
Jim Grosbach662a8162010-12-06 23:57:07 +0000473}
474
Bill Wendling09aa3f02010-12-09 00:39:08 +0000475/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
476/// BLX branch target.
477uint32_t ARMMCCodeEmitter::
478getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
479 SmallVectorImpl<MCFixup> &Fixups) const {
480 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx, Fixups);
481}
482
Jim Grosbache2467172010-12-10 18:21:33 +0000483/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
484uint32_t ARMMCCodeEmitter::
485getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
486 SmallVectorImpl<MCFixup> &Fixups) const {
487 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br, Fixups);
488}
489
Jim Grosbach01086452010-12-10 17:13:40 +0000490/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
491uint32_t ARMMCCodeEmitter::
492getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache2467172010-12-10 18:21:33 +0000493 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach01086452010-12-10 17:13:40 +0000494 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc, Fixups);
495}
496
Jim Grosbach027d6e82010-12-09 19:04:53 +0000497/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlingdff2f712010-12-08 23:01:43 +0000498uint32_t ARMMCCodeEmitter::
Jim Grosbach027d6e82010-12-09 19:04:53 +0000499getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000500 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000501 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000502}
503
Jason W Kim685c3502011-02-04 19:47:15 +0000504/// Return true if this branch has a non-always predication
505static bool HasConditionalBranch(const MCInst &MI) {
506 int NumOp = MI.getNumOperands();
507 if (NumOp >= 2) {
508 for (int i = 0; i < NumOp-1; ++i) {
509 const MCOperand &MCOp1 = MI.getOperand(i);
510 const MCOperand &MCOp2 = MI.getOperand(i + 1);
511 if (MCOp1.isImm() && MCOp2.isReg() &&
512 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
513 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
514 return true;
515 }
516 }
517 }
518 return false;
519}
520
Bill Wendlingdff2f712010-12-08 23:01:43 +0000521/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
522/// target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000523uint32_t ARMMCCodeEmitter::
524getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000525 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach092e2cd2010-12-10 23:41:10 +0000526 // FIXME: This really, really shouldn't use TargetMachine. We don't want
527 // coupling between MC and TM anywhere we can help it.
Evan Cheng59ee62d2011-07-11 03:57:24 +0000528 if (isThumb2())
Owen Andersonc2666002010-12-13 19:31:11 +0000529 return
530 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kim685c3502011-02-04 19:47:15 +0000531 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbachc466b932010-11-11 18:04:49 +0000532}
533
Jason W Kim685c3502011-02-04 19:47:15 +0000534/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
535/// target.
536uint32_t ARMMCCodeEmitter::
537getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
538 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond7568e12011-08-26 22:54:51 +0000539 const MCOperand MO = MI.getOperand(OpIdx);
540 if (MO.isExpr()) {
541 if (HasConditionalBranch(MI))
542 return ::getBranchTargetOpValue(MI, OpIdx,
543 ARM::fixup_arm_condbranch, Fixups);
544 return ::getBranchTargetOpValue(MI, OpIdx,
545 ARM::fixup_arm_uncondbranch, Fixups);
546 }
547
548 return MO.getImm() >> 2;
Jason W Kim685c3502011-02-04 19:47:15 +0000549}
550
Owen Andersonf1eab592011-08-26 23:32:08 +0000551uint32_t ARMMCCodeEmitter::
552getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
553 SmallVectorImpl<MCFixup> &Fixups) const {
554 const MCOperand MO = MI.getOperand(OpIdx);
555 if (MO.isExpr()) {
556 if (HasConditionalBranch(MI))
557 return ::getBranchTargetOpValue(MI, OpIdx,
558 ARM::fixup_arm_condbranch, Fixups);
559 return ::getBranchTargetOpValue(MI, OpIdx,
560 ARM::fixup_arm_uncondbranch, Fixups);
561 }
Jason W Kim685c3502011-02-04 19:47:15 +0000562
Owen Andersonf1eab592011-08-26 23:32:08 +0000563 return MO.getImm() >> 1;
564}
Jason W Kim685c3502011-02-04 19:47:15 +0000565
Owen Andersonc2666002010-12-13 19:31:11 +0000566/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
567/// immediate branch target.
568uint32_t ARMMCCodeEmitter::
569getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
570 SmallVectorImpl<MCFixup> &Fixups) const {
571 unsigned Val =
572 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
573 bool I = (Val & 0x800000);
574 bool J1 = (Val & 0x400000);
575 bool J2 = (Val & 0x200000);
576 if (I ^ J1)
577 Val &= ~0x400000;
578 else
579 Val |= 0x400000;
Owen Anderson971b83b2011-02-08 22:39:40 +0000580
Owen Andersonc2666002010-12-13 19:31:11 +0000581 if (I ^ J2)
582 Val &= ~0x200000;
583 else
584 Val |= 0x200000;
Owen Anderson971b83b2011-02-08 22:39:40 +0000585
Owen Andersonc2666002010-12-13 19:31:11 +0000586 return Val;
587}
588
Bill Wendlingdff2f712010-12-08 23:01:43 +0000589/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
590/// target.
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000591uint32_t ARMMCCodeEmitter::
592getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
593 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000594 const MCOperand MO = MI.getOperand(OpIdx);
595 if (MO.isExpr())
596 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
597 Fixups);
598 int32_t offset = MO.getImm();
599 uint32_t Val = 0x2000;
600 if (offset < 0) {
601 Val = 0x1000;
602 offset *= -1;
603 }
604 Val |= offset;
605 return Val;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000606}
607
Owen Andersona838a252010-12-14 00:36:49 +0000608/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
609/// target.
610uint32_t ARMMCCodeEmitter::
611getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
612 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000613 const MCOperand MO = MI.getOperand(OpIdx);
614 if (MO.isExpr())
615 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
616 Fixups);
617 return MO.getImm();
Owen Andersona838a252010-12-14 00:36:49 +0000618}
619
Jim Grosbachd40963c2010-12-14 22:28:03 +0000620/// getAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
621/// target.
622uint32_t ARMMCCodeEmitter::
623getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
624 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000625 const MCOperand MO = MI.getOperand(OpIdx);
626 if (MO.isExpr())
627 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
628 Fixups);
629 return MO.getImm();
Jim Grosbachd40963c2010-12-14 22:28:03 +0000630}
631
Bill Wendlingf4caf692010-12-14 03:36:38 +0000632/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
633/// operand.
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000634uint32_t ARMMCCodeEmitter::
Bill Wendlingf4caf692010-12-14 03:36:38 +0000635getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
636 SmallVectorImpl<MCFixup> &) const {
637 // [Rn, Rm]
638 // {5-3} = Rm
639 // {2-0} = Rn
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000640 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000641 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000642 unsigned Rn = getARMRegisterNumbering(MO1.getReg());
643 unsigned Rm = getARMRegisterNumbering(MO2.getReg());
644 return (Rm << 3) | Rn;
645}
646
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000647/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000648uint32_t ARMMCCodeEmitter::
649getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
650 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000651 // {17-13} = reg
652 // {12} = (U)nsigned (add == '1', sub == '0')
653 // {11-0} = imm12
654 unsigned Reg, Imm12;
Jim Grosbach70933262010-11-04 01:12:30 +0000655 bool isAdd = true;
656 // If The first operand isn't a register, we have a label reference.
657 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson971b83b2011-02-08 22:39:40 +0000658 if (!MO.isReg()) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000659 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach70933262010-11-04 01:12:30 +0000660 Imm12 = 0;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000661 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbach70933262010-11-04 01:12:30 +0000662
Owen Anderson971b83b2011-02-08 22:39:40 +0000663 assert(MO.isExpr() && "Unexpected machine operand type!");
664 const MCExpr *Expr = MO.getExpr();
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000665
Owen Andersond7b3f582010-12-09 01:51:07 +0000666 MCFixupKind Kind;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000667 if (isThumb2())
Owen Andersond7b3f582010-12-09 01:51:07 +0000668 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
669 else
670 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach70933262010-11-04 01:12:30 +0000671 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
672
673 ++MCNumCPRelocations;
674 } else
675 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000676
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000677 uint32_t Binary = Imm12 & 0xfff;
678 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbachab682a22010-10-28 18:34:10 +0000679 if (isAdd)
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000680 Binary |= (1 << 12);
681 Binary |= (Reg << 13);
682 return Binary;
683}
684
Owen Anderson9d63d902010-12-01 19:18:46 +0000685/// getT2AddrModeImm8s4OpValue - Return encoding info for
686/// 'reg +/- imm8<<2' operand.
687uint32_t ARMMCCodeEmitter::
688getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
689 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach90cc5332010-12-10 21:05:07 +0000690 // {12-9} = reg
691 // {8} = (U)nsigned (add == '1', sub == '0')
692 // {7-0} = imm8
Owen Anderson9d63d902010-12-01 19:18:46 +0000693 unsigned Reg, Imm8;
694 bool isAdd = true;
695 // If The first operand isn't a register, we have a label reference.
696 const MCOperand &MO = MI.getOperand(OpIdx);
697 if (!MO.isReg()) {
698 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
699 Imm8 = 0;
700 isAdd = false ; // 'U' bit is set as part of the fixup.
701
702 assert(MO.isExpr() && "Unexpected machine operand type!");
703 const MCExpr *Expr = MO.getExpr();
704 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
705 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
706
707 ++MCNumCPRelocations;
708 } else
709 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
710
711 uint32_t Binary = (Imm8 >> 2) & 0xff;
712 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
713 if (isAdd)
Jim Grosbach90cc5332010-12-10 21:05:07 +0000714 Binary |= (1 << 8);
Owen Anderson9d63d902010-12-01 19:18:46 +0000715 Binary |= (Reg << 9);
716 return Binary;
717}
718
Jason W Kim86a97f22011-01-12 00:19:25 +0000719// FIXME: This routine assumes that a binary
720// expression will always result in a PCRel expression
721// In reality, its only true if one or more subexpressions
722// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
723// but this is good enough for now.
724static bool EvaluateAsPCRel(const MCExpr *Expr) {
725 switch (Expr->getKind()) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000726 default: assert(0 && "Unexpected expression type");
Jason W Kim86a97f22011-01-12 00:19:25 +0000727 case MCExpr::SymbolRef: return false;
728 case MCExpr::Binary: return true;
Jason W Kim86a97f22011-01-12 00:19:25 +0000729 }
730}
731
Evan Cheng75972122011-01-13 07:58:56 +0000732uint32_t
733ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
734 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim837caa92010-11-18 23:37:15 +0000735 // {20-16} = imm{15-12}
736 // {11-0} = imm{11-0}
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000737 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng75972122011-01-13 07:58:56 +0000738 if (MO.isImm())
739 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim837caa92010-11-18 23:37:15 +0000740 return static_cast<unsigned>(MO.getImm());
Evan Cheng75972122011-01-13 07:58:56 +0000741
742 // Handle :upper16: and :lower16: assembly prefixes.
743 const MCExpr *E = MO.getExpr();
744 if (E->getKind() == MCExpr::Target) {
745 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
746 E = ARM16Expr->getSubExpr();
747
Jason W Kim837caa92010-11-18 23:37:15 +0000748 MCFixupKind Kind;
Evan Cheng75972122011-01-13 07:58:56 +0000749 switch (ARM16Expr->getKind()) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000750 default: assert(0 && "Unsupported ARMFixup");
Evan Cheng75972122011-01-13 07:58:56 +0000751 case ARMMCExpr::VK_ARM_HI16:
Evan Cheng59ee62d2011-07-11 03:57:24 +0000752 if (!isTargetDarwin() && EvaluateAsPCRel(E))
753 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000754 ? ARM::fixup_t2_movt_hi16_pcrel
755 : ARM::fixup_arm_movt_hi16_pcrel);
756 else
Evan Cheng59ee62d2011-07-11 03:57:24 +0000757 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000758 ? ARM::fixup_t2_movt_hi16
759 : ARM::fixup_arm_movt_hi16);
Jason W Kim837caa92010-11-18 23:37:15 +0000760 break;
Evan Cheng75972122011-01-13 07:58:56 +0000761 case ARMMCExpr::VK_ARM_LO16:
Evan Cheng59ee62d2011-07-11 03:57:24 +0000762 if (!isTargetDarwin() && EvaluateAsPCRel(E))
763 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000764 ? ARM::fixup_t2_movw_lo16_pcrel
765 : ARM::fixup_arm_movw_lo16_pcrel);
766 else
Evan Cheng59ee62d2011-07-11 03:57:24 +0000767 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000768 ? ARM::fixup_t2_movw_lo16
769 : ARM::fixup_arm_movw_lo16);
Jason W Kim837caa92010-11-18 23:37:15 +0000770 break;
Jason W Kim837caa92010-11-18 23:37:15 +0000771 }
Evan Cheng75972122011-01-13 07:58:56 +0000772 Fixups.push_back(MCFixup::Create(0, E, Kind));
Jason W Kim837caa92010-11-18 23:37:15 +0000773 return 0;
Jim Grosbach817c1a62010-11-19 00:27:09 +0000774 };
Evan Cheng75972122011-01-13 07:58:56 +0000775
Jim Grosbach817c1a62010-11-19 00:27:09 +0000776 llvm_unreachable("Unsupported MCExpr type in MCOperand!");
Jason W Kim837caa92010-11-18 23:37:15 +0000777 return 0;
778}
779
780uint32_t ARMMCCodeEmitter::
Jim Grosbach54fea632010-11-09 17:20:53 +0000781getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
782 SmallVectorImpl<MCFixup> &Fixups) const {
783 const MCOperand &MO = MI.getOperand(OpIdx);
784 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
785 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
786 unsigned Rn = getARMRegisterNumbering(MO.getReg());
787 unsigned Rm = getARMRegisterNumbering(MO1.getReg());
Jim Grosbach54fea632010-11-09 17:20:53 +0000788 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
789 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach99f53d12010-11-15 20:47:07 +0000790 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
791 unsigned SBits = getShiftOp(ShOp);
Jim Grosbach54fea632010-11-09 17:20:53 +0000792
793 // {16-13} = Rn
794 // {12} = isAdd
795 // {11-0} = shifter
796 // {3-0} = Rm
797 // {4} = 0
798 // {6-5} = type
799 // {11-7} = imm
Jim Grosbach570a9222010-11-11 01:09:40 +0000800 uint32_t Binary = Rm;
Jim Grosbach54fea632010-11-09 17:20:53 +0000801 Binary |= Rn << 13;
802 Binary |= SBits << 5;
803 Binary |= ShImm << 7;
804 if (isAdd)
805 Binary |= 1 << 12;
806 return Binary;
807}
808
Jim Grosbach570a9222010-11-11 01:09:40 +0000809uint32_t ARMMCCodeEmitter::
Jim Grosbach99f53d12010-11-15 20:47:07 +0000810getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
811 SmallVectorImpl<MCFixup> &Fixups) const {
812 // {17-14} Rn
813 // {13} 1 == imm12, 0 == Rm
814 // {12} isAdd
815 // {11-0} imm12/Rm
816 const MCOperand &MO = MI.getOperand(OpIdx);
817 unsigned Rn = getARMRegisterNumbering(MO.getReg());
818 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
819 Binary |= Rn << 14;
820 return Binary;
821}
822
823uint32_t ARMMCCodeEmitter::
824getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
825 SmallVectorImpl<MCFixup> &Fixups) const {
826 // {13} 1 == imm12, 0 == Rm
827 // {12} isAdd
828 // {11-0} imm12/Rm
829 const MCOperand &MO = MI.getOperand(OpIdx);
830 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
831 unsigned Imm = MO1.getImm();
832 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
833 bool isReg = MO.getReg() != 0;
834 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
835 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
836 if (isReg) {
837 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
838 Binary <<= 7; // Shift amount is bits [11:7]
839 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
840 Binary |= getARMRegisterNumbering(MO.getReg()); // Rm is bits [3:0]
841 }
842 return Binary | (isAdd << 12) | (isReg << 13);
843}
844
845uint32_t ARMMCCodeEmitter::
Jim Grosbach7ce05792011-08-03 23:50:40 +0000846getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
847 SmallVectorImpl<MCFixup> &Fixups) const {
848 // {4} isAdd
849 // {3-0} Rm
850 const MCOperand &MO = MI.getOperand(OpIdx);
851 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbach16578b52011-08-05 16:11:38 +0000852 bool isAdd = MO1.getImm() != 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000853 return getARMRegisterNumbering(MO.getReg()) | (isAdd << 4);
854}
855
856uint32_t ARMMCCodeEmitter::
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000857getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
858 SmallVectorImpl<MCFixup> &Fixups) const {
859 // {9} 1 == imm8, 0 == Rm
860 // {8} isAdd
861 // {7-4} imm7_4/zero
862 // {3-0} imm3_0/Rm
863 const MCOperand &MO = MI.getOperand(OpIdx);
864 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
865 unsigned Imm = MO1.getImm();
866 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
867 bool isImm = MO.getReg() == 0;
868 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
869 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
870 if (!isImm)
871 Imm8 = getARMRegisterNumbering(MO.getReg());
872 return Imm8 | (isAdd << 8) | (isImm << 9);
873}
874
875uint32_t ARMMCCodeEmitter::
Jim Grosbach570a9222010-11-11 01:09:40 +0000876getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
877 SmallVectorImpl<MCFixup> &Fixups) const {
878 // {13} 1 == imm8, 0 == Rm
879 // {12-9} Rn
880 // {8} isAdd
881 // {7-4} imm7_4/zero
882 // {3-0} imm3_0/Rm
883 const MCOperand &MO = MI.getOperand(OpIdx);
884 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
885 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
886 unsigned Rn = getARMRegisterNumbering(MO.getReg());
887 unsigned Imm = MO2.getImm();
888 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
889 bool isImm = MO1.getReg() == 0;
890 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
891 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
892 if (!isImm)
893 Imm8 = getARMRegisterNumbering(MO1.getReg());
894 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
895}
896
Bill Wendlingb8958b02010-12-08 01:57:09 +0000897/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbachd967cd02010-12-07 21:50:47 +0000898uint32_t ARMMCCodeEmitter::
899getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
900 SmallVectorImpl<MCFixup> &Fixups) const {
901 // [SP, #imm]
902 // {7-0} = imm8
Jim Grosbachd967cd02010-12-07 21:50:47 +0000903 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingb8958b02010-12-08 01:57:09 +0000904 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
905 "Unexpected base register!");
Bill Wendling7a905a82010-12-15 23:32:27 +0000906
Jim Grosbachd967cd02010-12-07 21:50:47 +0000907 // The immediate is already shifted for the implicit zeroes, so no change
908 // here.
909 return MO1.getImm() & 0xff;
910}
911
Bill Wendlingf4caf692010-12-14 03:36:38 +0000912/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling272df512010-12-09 21:49:07 +0000913uint32_t ARMMCCodeEmitter::
Bill Wendlingf4caf692010-12-14 03:36:38 +0000914getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling22447ae2010-12-15 08:51:02 +0000915 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000916 // [Rn, #imm]
917 // {7-3} = imm5
918 // {2-0} = Rn
919 const MCOperand &MO = MI.getOperand(OpIdx);
920 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000921 unsigned Rn = getARMRegisterNumbering(MO.getReg());
Matt Beaumont-Gay656b3d22010-12-16 01:34:26 +0000922 unsigned Imm5 = MO1.getImm();
Bill Wendling272df512010-12-09 21:49:07 +0000923 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000924}
925
Bill Wendlingb8958b02010-12-08 01:57:09 +0000926/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
927uint32_t ARMMCCodeEmitter::
928getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
929 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling09aa3f02010-12-09 00:39:08 +0000930 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
Bill Wendlingb8958b02010-12-08 01:57:09 +0000931}
932
Jim Grosbach5177f792010-12-01 21:09:40 +0000933/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000934uint32_t ARMMCCodeEmitter::
935getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
936 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000937 // {12-9} = reg
938 // {8} = (U)nsigned (add == '1', sub == '0')
939 // {7-0} = imm8
940 unsigned Reg, Imm8;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000941 bool isAdd;
Jim Grosbach70933262010-11-04 01:12:30 +0000942 // If The first operand isn't a register, we have a label reference.
943 const MCOperand &MO = MI.getOperand(OpIdx);
944 if (!MO.isReg()) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000945 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach70933262010-11-04 01:12:30 +0000946 Imm8 = 0;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000947 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach70933262010-11-04 01:12:30 +0000948
949 assert(MO.isExpr() && "Unexpected machine operand type!");
950 const MCExpr *Expr = MO.getExpr();
Owen Andersond8e351b2010-12-08 00:18:36 +0000951 MCFixupKind Kind;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000952 if (isThumb2())
Owen Andersond8e351b2010-12-08 00:18:36 +0000953 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
954 else
955 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach70933262010-11-04 01:12:30 +0000956 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
957
958 ++MCNumCPRelocations;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000959 } else {
Jim Grosbach70933262010-11-04 01:12:30 +0000960 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000961 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
962 }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000963
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000964 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
965 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000966 if (isAdd)
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000967 Binary |= (1 << 8);
968 Binary |= (Reg << 9);
Jim Grosbach3e556122010-10-26 22:37:02 +0000969 return Binary;
970}
971
Jim Grosbach806e80e2010-11-03 23:52:49 +0000972unsigned ARMMCCodeEmitter::
Owen Anderson152d4a42011-07-21 23:38:37 +0000973getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach806e80e2010-11-03 23:52:49 +0000974 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling0800ce72010-11-02 22:53:11 +0000975 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson354712c2011-07-28 17:56:55 +0000976 // shifted. The second is Rs, the amount to shift by, and the third specifies
977 // the type of the shift.
Jim Grosbach35b2de02010-11-03 22:03:20 +0000978 //
Jim Grosbachef324d72010-10-12 23:53:58 +0000979 // {3-0} = Rm.
Owen Anderson354712c2011-07-28 17:56:55 +0000980 // {4} = 1
Jim Grosbachef324d72010-10-12 23:53:58 +0000981 // {6-5} = type
Owen Anderson354712c2011-07-28 17:56:55 +0000982 // {11-8} = Rs
983 // {7} = 0
Jim Grosbachef324d72010-10-12 23:53:58 +0000984
985 const MCOperand &MO = MI.getOperand(OpIdx);
986 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
987 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
988 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
989
990 // Encode Rm.
991 unsigned Binary = getARMRegisterNumbering(MO.getReg());
992
993 // Encode the shift opcode.
994 unsigned SBits = 0;
995 unsigned Rs = MO1.getReg();
996 if (Rs) {
997 // Set shift operand (bit[7:4]).
998 // LSL - 0001
999 // LSR - 0011
1000 // ASR - 0101
1001 // ROR - 0111
Jim Grosbachef324d72010-10-12 23:53:58 +00001002 switch (SOpc) {
1003 default: llvm_unreachable("Unknown shift opc!");
1004 case ARM_AM::lsl: SBits = 0x1; break;
1005 case ARM_AM::lsr: SBits = 0x3; break;
1006 case ARM_AM::asr: SBits = 0x5; break;
1007 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachef324d72010-10-12 23:53:58 +00001008 }
1009 }
Bill Wendling0800ce72010-11-02 22:53:11 +00001010
Jim Grosbachef324d72010-10-12 23:53:58 +00001011 Binary |= SBits << 4;
Jim Grosbachef324d72010-10-12 23:53:58 +00001012
Owen Anderson354712c2011-07-28 17:56:55 +00001013 // Encode the shift operation Rs.
Owen Anderson152d4a42011-07-21 23:38:37 +00001014 // Encode Rs bit[11:8].
1015 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
1016 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
1017}
1018
1019unsigned ARMMCCodeEmitter::
1020getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1021 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson354712c2011-07-28 17:56:55 +00001022 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1023 // shifted. The second is the amount to shift by.
Owen Anderson152d4a42011-07-21 23:38:37 +00001024 //
1025 // {3-0} = Rm.
Owen Anderson354712c2011-07-28 17:56:55 +00001026 // {4} = 0
Owen Anderson152d4a42011-07-21 23:38:37 +00001027 // {6-5} = type
Owen Anderson354712c2011-07-28 17:56:55 +00001028 // {11-7} = imm
Owen Anderson152d4a42011-07-21 23:38:37 +00001029
1030 const MCOperand &MO = MI.getOperand(OpIdx);
1031 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1032 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1033
1034 // Encode Rm.
1035 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1036
1037 // Encode the shift opcode.
1038 unsigned SBits = 0;
1039
1040 // Set shift operand (bit[6:4]).
1041 // LSL - 000
1042 // LSR - 010
1043 // ASR - 100
1044 // ROR - 110
1045 // RRX - 110 and bit[11:8] clear.
1046 switch (SOpc) {
1047 default: llvm_unreachable("Unknown shift opc!");
1048 case ARM_AM::lsl: SBits = 0x0; break;
1049 case ARM_AM::lsr: SBits = 0x2; break;
1050 case ARM_AM::asr: SBits = 0x4; break;
1051 case ARM_AM::ror: SBits = 0x6; break;
1052 case ARM_AM::rrx:
1053 Binary |= 0x60;
1054 return Binary;
Jim Grosbachef324d72010-10-12 23:53:58 +00001055 }
1056
1057 // Encode shift_imm bit[11:7].
Owen Anderson152d4a42011-07-21 23:38:37 +00001058 Binary |= SBits << 4;
Owen Anderson3dac0be2011-08-11 18:41:59 +00001059 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
1060 assert(Offset && "Offset must be in range 1-32!");
1061 if (Offset == 32) Offset = 0;
1062 return Binary | (Offset << 7);
Jim Grosbachef324d72010-10-12 23:53:58 +00001063}
1064
Owen Anderson152d4a42011-07-21 23:38:37 +00001065
Jim Grosbach806e80e2010-11-03 23:52:49 +00001066unsigned ARMMCCodeEmitter::
Owen Anderson75579f72010-11-29 22:44:32 +00001067getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1068 SmallVectorImpl<MCFixup> &Fixups) const {
1069 const MCOperand &MO1 = MI.getOperand(OpNum);
1070 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001071 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1072
Owen Anderson75579f72010-11-29 22:44:32 +00001073 // Encoded as [Rn, Rm, imm].
1074 // FIXME: Needs fixup support.
1075 unsigned Value = getARMRegisterNumbering(MO1.getReg());
1076 Value <<= 4;
1077 Value |= getARMRegisterNumbering(MO2.getReg());
1078 Value <<= 2;
1079 Value |= MO3.getImm();
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001080
Owen Anderson75579f72010-11-29 22:44:32 +00001081 return Value;
1082}
1083
1084unsigned ARMMCCodeEmitter::
1085getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1086 SmallVectorImpl<MCFixup> &Fixups) const {
1087 const MCOperand &MO1 = MI.getOperand(OpNum);
1088 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1089
1090 // FIXME: Needs fixup support.
1091 unsigned Value = getARMRegisterNumbering(MO1.getReg());
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001092
Owen Anderson75579f72010-11-29 22:44:32 +00001093 // Even though the immediate is 8 bits long, we need 9 bits in order
1094 // to represent the (inverse of the) sign bit.
1095 Value <<= 9;
Owen Anderson6af50f72010-11-30 00:14:31 +00001096 int32_t tmp = (int32_t)MO2.getImm();
1097 if (tmp < 0)
1098 tmp = abs(tmp);
1099 else
1100 Value |= 256; // Set the ADD bit
1101 Value |= tmp & 255;
1102 return Value;
1103}
1104
1105unsigned ARMMCCodeEmitter::
1106getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1107 SmallVectorImpl<MCFixup> &Fixups) const {
1108 const MCOperand &MO1 = MI.getOperand(OpNum);
1109
1110 // FIXME: Needs fixup support.
1111 unsigned Value = 0;
1112 int32_t tmp = (int32_t)MO1.getImm();
1113 if (tmp < 0)
1114 tmp = abs(tmp);
1115 else
1116 Value |= 256; // Set the ADD bit
1117 Value |= tmp & 255;
Owen Anderson75579f72010-11-29 22:44:32 +00001118 return Value;
1119}
1120
1121unsigned ARMMCCodeEmitter::
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001122getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1123 SmallVectorImpl<MCFixup> &Fixups) const {
1124 const MCOperand &MO1 = MI.getOperand(OpNum);
1125
1126 // FIXME: Needs fixup support.
1127 unsigned Value = 0;
1128 int32_t tmp = (int32_t)MO1.getImm();
1129 if (tmp < 0)
1130 tmp = abs(tmp);
1131 else
1132 Value |= 4096; // Set the ADD bit
1133 Value |= tmp & 4095;
1134 return Value;
1135}
1136
1137unsigned ARMMCCodeEmitter::
Owen Anderson5de6d842010-11-12 21:12:40 +00001138getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1139 SmallVectorImpl<MCFixup> &Fixups) const {
1140 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1141 // shifted. The second is the amount to shift by.
1142 //
1143 // {3-0} = Rm.
1144 // {4} = 0
1145 // {6-5} = type
1146 // {11-7} = imm
1147
1148 const MCOperand &MO = MI.getOperand(OpIdx);
1149 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1150 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1151
1152 // Encode Rm.
1153 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1154
1155 // Encode the shift opcode.
1156 unsigned SBits = 0;
1157 // Set shift operand (bit[6:4]).
1158 // LSL - 000
1159 // LSR - 010
1160 // ASR - 100
1161 // ROR - 110
1162 switch (SOpc) {
1163 default: llvm_unreachable("Unknown shift opc!");
1164 case ARM_AM::lsl: SBits = 0x0; break;
1165 case ARM_AM::lsr: SBits = 0x2; break;
1166 case ARM_AM::asr: SBits = 0x4; break;
1167 case ARM_AM::ror: SBits = 0x6; break;
1168 }
1169
1170 Binary |= SBits << 4;
1171 if (SOpc == ARM_AM::rrx)
1172 return Binary;
1173
1174 // Encode shift_imm bit[11:7].
1175 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1176}
1177
1178unsigned ARMMCCodeEmitter::
Jim Grosbach806e80e2010-11-03 23:52:49 +00001179getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1180 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach3fea191052010-10-21 22:03:21 +00001181 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1182 // msb of the mask.
1183 const MCOperand &MO = MI.getOperand(Op);
1184 uint32_t v = ~MO.getImm();
1185 uint32_t lsb = CountTrailingZeros_32(v);
1186 uint32_t msb = (32 - CountLeadingZeros_32 (v)) - 1;
1187 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1188 return lsb | (msb << 5);
1189}
1190
Jim Grosbach806e80e2010-11-03 23:52:49 +00001191unsigned ARMMCCodeEmitter::
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00001192getMsbOpValue(const MCInst &MI, unsigned Op,
1193 SmallVectorImpl<MCFixup> &Fixups) const {
1194 // MSB - 5 bits.
1195 uint32_t lsb = MI.getOperand(Op-1).getImm();
1196 uint32_t width = MI.getOperand(Op).getImm();
1197 uint32_t msb = lsb+width-1;
1198 assert (width != 0 && msb < 32 && "Illegal bit width!");
1199 return msb;
1200}
1201
1202unsigned ARMMCCodeEmitter::
Jim Grosbach806e80e2010-11-03 23:52:49 +00001203getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling5e559a22010-11-09 00:30:18 +00001204 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001205 // VLDM/VSTM:
1206 // {12-8} = Vd
1207 // {7-0} = Number of registers
1208 //
1209 // LDM/STM:
1210 // {15-0} = Bitfield of GPRs.
1211 unsigned Reg = MI.getOperand(Op).getReg();
Evan Chengbe740292011-07-23 00:00:19 +00001212 bool SPRRegs = llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1213 bool DPRRegs = llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling6bc105a2010-11-17 00:45:23 +00001214
Bill Wendling5e559a22010-11-09 00:30:18 +00001215 unsigned Binary = 0;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001216
1217 if (SPRRegs || DPRRegs) {
1218 // VLDM/VSTM
1219 unsigned RegNo = getARMRegisterNumbering(Reg);
1220 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1221 Binary |= (RegNo & 0x1f) << 8;
1222 if (SPRRegs)
1223 Binary |= NumRegs;
1224 else
1225 Binary |= NumRegs * 2;
1226 } else {
1227 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
1228 unsigned RegNo = getARMRegisterNumbering(MI.getOperand(I).getReg());
1229 Binary |= 1 << RegNo;
1230 }
Bill Wendling5e559a22010-11-09 00:30:18 +00001231 }
Bill Wendling6bc105a2010-11-17 00:45:23 +00001232
Jim Grosbach6b5252d2010-10-30 00:37:59 +00001233 return Binary;
1234}
1235
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001236/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1237/// with the alignment operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +00001238unsigned ARMMCCodeEmitter::
1239getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1240 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond9aa7d32010-11-02 00:05:05 +00001241 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendling0800ce72010-11-02 22:53:11 +00001242 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach35b2de02010-11-03 22:03:20 +00001243
Owen Andersond9aa7d32010-11-02 00:05:05 +00001244 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
Bill Wendling0800ce72010-11-02 22:53:11 +00001245 unsigned Align = 0;
1246
1247 switch (Imm.getImm()) {
1248 default: break;
1249 case 2:
1250 case 4:
1251 case 8: Align = 0x01; break;
1252 case 16: Align = 0x02; break;
1253 case 32: Align = 0x03; break;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001254 }
Bill Wendling0800ce72010-11-02 22:53:11 +00001255
Owen Andersond9aa7d32010-11-02 00:05:05 +00001256 return RegNo | (Align << 4);
1257}
1258
Mon P Wang183c6272011-05-09 17:47:27 +00001259/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1260/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1261unsigned ARMMCCodeEmitter::
1262getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1263 SmallVectorImpl<MCFixup> &Fixups) const {
1264 const MCOperand &Reg = MI.getOperand(Op);
1265 const MCOperand &Imm = MI.getOperand(Op + 1);
1266
1267 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1268 unsigned Align = 0;
1269
1270 switch (Imm.getImm()) {
1271 default: break;
1272 case 2:
1273 case 4:
1274 case 8:
1275 case 16: Align = 0x00; break;
1276 case 32: Align = 0x03; break;
1277 }
1278
1279 return RegNo | (Align << 4);
1280}
1281
1282
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001283/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1284/// alignment operand for use in VLD-dup instructions. This is the same as
1285/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1286/// different for VLD4-dup.
1287unsigned ARMMCCodeEmitter::
1288getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1289 SmallVectorImpl<MCFixup> &Fixups) const {
1290 const MCOperand &Reg = MI.getOperand(Op);
1291 const MCOperand &Imm = MI.getOperand(Op + 1);
1292
1293 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1294 unsigned Align = 0;
1295
1296 switch (Imm.getImm()) {
1297 default: break;
1298 case 2:
1299 case 4:
1300 case 8: Align = 0x01; break;
1301 case 16: Align = 0x03; break;
1302 }
1303
1304 return RegNo | (Align << 4);
1305}
1306
Jim Grosbach806e80e2010-11-03 23:52:49 +00001307unsigned ARMMCCodeEmitter::
1308getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1309 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling0800ce72010-11-02 22:53:11 +00001310 const MCOperand &MO = MI.getOperand(Op);
1311 if (MO.getReg() == 0) return 0x0D;
1312 return MO.getReg();
Owen Andersoncf667be2010-11-02 01:24:55 +00001313}
1314
Bill Wendlinga656b632011-03-01 01:00:59 +00001315unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001316getShiftRight8Imm(const MCInst &MI, unsigned Op,
1317 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001318 return 8 - MI.getOperand(Op).getImm();
1319}
1320
1321unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001322getShiftRight16Imm(const MCInst &MI, unsigned Op,
1323 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001324 return 16 - MI.getOperand(Op).getImm();
1325}
1326
1327unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001328getShiftRight32Imm(const MCInst &MI, unsigned Op,
1329 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001330 return 32 - MI.getOperand(Op).getImm();
1331}
1332
Bill Wendling3116dce2011-03-07 23:38:41 +00001333unsigned ARMMCCodeEmitter::
1334getShiftRight64Imm(const MCInst &MI, unsigned Op,
1335 SmallVectorImpl<MCFixup> &Fixups) const {
1336 return 64 - MI.getOperand(Op).getImm();
1337}
1338
Jim Grosbach568eeed2010-09-17 18:46:17 +00001339void ARMMCCodeEmitter::
1340EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach806e80e2010-11-03 23:52:49 +00001341 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd6d4b422010-10-07 22:12:50 +00001342 // Pseudo instructions don't get encoded.
Evan Cheng59ee62d2011-07-11 03:57:24 +00001343 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbache50e6bc2010-11-11 23:41:09 +00001344 uint64_t TSFlags = Desc.TSFlags;
1345 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbachd6d4b422010-10-07 22:12:50 +00001346 return;
Owen Anderson16884412011-07-13 23:22:26 +00001347
Jim Grosbache50e6bc2010-11-11 23:41:09 +00001348 int Size;
Owen Anderson16884412011-07-13 23:22:26 +00001349 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1350 Size = Desc.getSize();
1351 else
1352 llvm_unreachable("Unexpected instruction size!");
1353
Jim Grosbachd91f4e42010-12-03 22:31:40 +00001354 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng75972122011-01-13 07:58:56 +00001355 // Thumb 32-bit wide instructions need to emit the high order halfword
1356 // first.
Evan Cheng59ee62d2011-07-11 03:57:24 +00001357 if (isThumb() && Size == 4) {
Jim Grosbachd91f4e42010-12-03 22:31:40 +00001358 EmitConstant(Binary >> 16, 2, OS);
1359 EmitConstant(Binary & 0xffff, 2, OS);
1360 } else
1361 EmitConstant(Binary, Size, OS);
Bill Wendling7292e0a2010-11-02 22:44:12 +00001362 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach568eeed2010-09-17 18:46:17 +00001363}
Jim Grosbach9af82ba2010-10-07 21:57:55 +00001364
Jim Grosbach806e80e2010-11-03 23:52:49 +00001365#include "ARMGenMCCodeEmitter.inc"