blob: c057be5f7690c1b2875679cb145ca06e0add28b7 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman6f2766d2008-08-19 22:31:46 +000014#include "llvm/Instructions.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000015#include "llvm/CodeGen/FastISel.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000018#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000019#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000020#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000021#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000022using namespace llvm;
23
Owen Anderson99aaf102008-09-03 17:37:03 +000024// Don't cache constant materializations. To do so would require
25// tracking what uses they dominate. Non-constants, however, already
26// have the SSA def-doms-use requirement enforced, so we can cache their
27// computations.
Dan Gohman3df24e62008-09-03 23:12:08 +000028unsigned FastISel::getRegForValue(Value *V) {
Owen Anderson99aaf102008-09-03 17:37:03 +000029 if (ValueMap.count(V))
30 return ValueMap[V];
Dan Gohmanad368ac2008-08-27 18:10:19 +000031
32 MVT::SimpleValueType VT = TLI.getValueType(V->getType()).getSimpleVT();
33 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
34 if (CI->getValue().getActiveBits() > 64)
35 return 0;
Owen Anderson99aaf102008-09-03 17:37:03 +000036 // Don't cache constant materializations. To do so would require
37 // tracking what uses they dominate.
38 return FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman205d9252008-08-28 21:19:07 +000039 } else if (isa<ConstantPointerNull>(V)) {
Owen Anderson99aaf102008-09-03 17:37:03 +000040 return FastEmit_i(VT, VT, ISD::Constant, 0);
Dan Gohmanad368ac2008-08-27 18:10:19 +000041 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Owen Anderson99aaf102008-09-03 17:37:03 +000042 unsigned Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000043
44 if (!Reg) {
45 const APFloat &Flt = CF->getValueAPF();
46 MVT IntVT = TLI.getPointerTy();
47
48 uint64_t x[2];
49 uint32_t IntBitWidth = IntVT.getSizeInBits();
50 if (Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
51 APFloat::rmTowardZero) != APFloat::opOK)
52 return 0;
53 APInt IntVal(IntBitWidth, 2, x);
54
55 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
56 ISD::Constant, IntVal.getZExtValue());
57 if (IntegerReg == 0)
58 return 0;
59 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
60 if (Reg == 0)
61 return 0;
62 }
Owen Anderson99aaf102008-09-03 17:37:03 +000063
64 return Reg;
Dan Gohman205d9252008-08-28 21:19:07 +000065 } else if (isa<UndefValue>(V)) {
Owen Anderson99aaf102008-09-03 17:37:03 +000066 unsigned Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman205d9252008-08-28 21:19:07 +000067 BuildMI(MBB, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Owen Anderson99aaf102008-09-03 17:37:03 +000068 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000069 }
Owen Andersond5d81a42008-09-03 17:51:57 +000070
71 return 0;
Dan Gohmanad368ac2008-08-27 18:10:19 +000072}
73
Owen Andersoncc54e762008-08-30 00:38:46 +000074/// UpdateValueMap - Update the value map to include the new mapping for this
75/// instruction, or insert an extra copy to get the result in a previous
76/// determined register.
77/// NOTE: This is only necessary because we might select a block that uses
78/// a value before we select the block that defines the value. It might be
79/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman3df24e62008-09-03 23:12:08 +000080void FastISel::UpdateValueMap(Instruction* I, unsigned Reg) {
Owen Andersoncc54e762008-08-30 00:38:46 +000081 if (!ValueMap.count(I))
82 ValueMap[I] = Reg;
83 else
84 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
85 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
86}
87
Dan Gohmanbdedd442008-08-20 00:11:48 +000088/// SelectBinaryOp - Select and emit code for a binary operator instruction,
89/// which has an opcode which directly corresponds to the given ISD opcode.
90///
Dan Gohman3df24e62008-09-03 23:12:08 +000091bool FastISel::SelectBinaryOp(Instruction *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +000092 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
93 if (VT == MVT::Other || !VT.isSimple())
94 // Unhandled type. Halt "fast" selection and bail.
95 return false;
Dan Gohmanb71fea22008-08-26 20:52:40 +000096 // We only handle legal types. For example, on x86-32 the instruction
97 // selector contains all of the 64-bit instructions from x86-64,
98 // under the assumption that i64 won't be used if the target doesn't
99 // support it.
100 if (!TLI.isTypeLegal(VT))
101 return false;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000102
Dan Gohman3df24e62008-09-03 23:12:08 +0000103 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000104 if (Op0 == 0)
105 // Unhandled operand. Halt "fast" selection and bail.
106 return false;
107
108 // Check if the second operand is a constant and handle it appropriately.
109 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
111 ISDOpcode, Op0, CI->getZExtValue());
112 if (ResultReg != 0) {
113 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000114 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 return true;
116 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000117 }
118
Dan Gohman10df0fa2008-08-27 01:09:54 +0000119 // Check if the second operand is a constant float.
120 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000121 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
122 ISDOpcode, Op0, CF);
123 if (ResultReg != 0) {
124 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000125 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000126 return true;
127 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000128 }
129
Dan Gohman3df24e62008-09-03 23:12:08 +0000130 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000131 if (Op1 == 0)
132 // Unhandled operand. Halt "fast" selection and bail.
133 return false;
134
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000136 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
137 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000138 if (ResultReg == 0)
139 // Target-specific code wasn't able to find a machine opcode for
140 // the given ISD opcode and type. Halt "fast" selection and bail.
141 return false;
142
Dan Gohman8014e862008-08-20 00:23:20 +0000143 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000144 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000145 return true;
146}
147
Dan Gohman3df24e62008-09-03 23:12:08 +0000148bool FastISel::SelectGetElementPtr(Instruction *I) {
149 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000150 if (N == 0)
151 // Unhandled operand. Halt "fast" selection and bail.
152 return false;
153
154 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000155 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000156 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
157 OI != E; ++OI) {
158 Value *Idx = *OI;
159 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
160 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
161 if (Field) {
162 // N = N + Offset
163 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
164 // FIXME: This can be optimized by combining the add with a
165 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000166 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000167 if (N == 0)
168 // Unhandled operand. Halt "fast" selection and bail.
169 return false;
170 }
171 Ty = StTy->getElementType(Field);
172 } else {
173 Ty = cast<SequentialType>(Ty)->getElementType();
174
175 // If this is a constant subscript, handle it quickly.
176 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
177 if (CI->getZExtValue() == 0) continue;
178 uint64_t Offs =
179 TD.getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000180 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000181 if (N == 0)
182 // Unhandled operand. Halt "fast" selection and bail.
183 return false;
184 continue;
185 }
186
187 // N = N + Idx * ElementSize;
188 uint64_t ElementSize = TD.getABITypeSize(Ty);
Dan Gohman3df24e62008-09-03 23:12:08 +0000189 unsigned IdxN = getRegForValue(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000190 if (IdxN == 0)
191 // Unhandled operand. Halt "fast" selection and bail.
192 return false;
193
194 // If the index is smaller or larger than intptr_t, truncate or extend
195 // it.
Evan Cheng2076aa82008-08-21 01:19:11 +0000196 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
Evan Cheng83785c82008-08-20 22:45:34 +0000197 if (IdxVT.bitsLT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000198 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::SIGN_EXTEND, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000199 else if (IdxVT.bitsGT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000200 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::TRUNCATE, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000201 if (IdxN == 0)
202 // Unhandled operand. Halt "fast" selection and bail.
203 return false;
204
Dan Gohman80bc6e22008-08-26 20:57:08 +0000205 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000206 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000207 if (IdxN == 0)
208 // Unhandled operand. Halt "fast" selection and bail.
209 return false;
210 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000211 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000212 if (N == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215 }
216 }
217
218 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000219 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000220 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000221}
222
Dan Gohman3df24e62008-09-03 23:12:08 +0000223bool FastISel::SelectCast(Instruction *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000224 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
225 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000226
227 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
228 DstVT == MVT::Other || !DstVT.isSimple() ||
229 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
230 // Unhandled type. Halt "fast" selection and bail.
231 return false;
232
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000234 if (!InputReg)
235 // Unhandled operand. Halt "fast" selection and bail.
236 return false;
237
238 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
239 DstVT.getSimpleVT(),
240 Opcode,
241 InputReg);
242 if (!ResultReg)
243 return false;
244
Dan Gohman3df24e62008-09-03 23:12:08 +0000245 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000246 return true;
247}
248
Dan Gohman3df24e62008-09-03 23:12:08 +0000249bool FastISel::SelectBitCast(Instruction *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000250 // If the bitcast doesn't change the type, just use the operand value.
251 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000253 if (Reg == 0)
254 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000255 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000256 return true;
257 }
258
259 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000260 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
261 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000262
263 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
264 DstVT == MVT::Other || !DstVT.isSimple() ||
265 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
266 // Unhandled type. Halt "fast" selection and bail.
267 return false;
268
Dan Gohman3df24e62008-09-03 23:12:08 +0000269 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000270 if (Op0 == 0)
271 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000272 return false;
273
Dan Gohmanad368ac2008-08-27 18:10:19 +0000274 // First, try to perform the bitcast by inserting a reg-reg copy.
275 unsigned ResultReg = 0;
276 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
277 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
278 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
279 ResultReg = createResultReg(DstClass);
280
281 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
282 Op0, DstClass, SrcClass);
283 if (!InsertedCopy)
284 ResultReg = 0;
285 }
286
287 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
288 if (!ResultReg)
289 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
290 ISD::BIT_CONVERT, Op0);
291
292 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000293 return false;
294
Dan Gohman3df24e62008-09-03 23:12:08 +0000295 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000296 return true;
297}
298
Dan Gohman3df24e62008-09-03 23:12:08 +0000299bool
300FastISel::SelectInstruction(Instruction *I) {
301 switch (I->getOpcode()) {
302 case Instruction::Add: {
303 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
304 return SelectBinaryOp(I, Opc);
305 }
306 case Instruction::Sub: {
307 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
308 return SelectBinaryOp(I, Opc);
309 }
310 case Instruction::Mul: {
311 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
312 return SelectBinaryOp(I, Opc);
313 }
314 case Instruction::SDiv:
315 return SelectBinaryOp(I, ISD::SDIV);
316 case Instruction::UDiv:
317 return SelectBinaryOp(I, ISD::UDIV);
318 case Instruction::FDiv:
319 return SelectBinaryOp(I, ISD::FDIV);
320 case Instruction::SRem:
321 return SelectBinaryOp(I, ISD::SREM);
322 case Instruction::URem:
323 return SelectBinaryOp(I, ISD::UREM);
324 case Instruction::FRem:
325 return SelectBinaryOp(I, ISD::FREM);
326 case Instruction::Shl:
327 return SelectBinaryOp(I, ISD::SHL);
328 case Instruction::LShr:
329 return SelectBinaryOp(I, ISD::SRL);
330 case Instruction::AShr:
331 return SelectBinaryOp(I, ISD::SRA);
332 case Instruction::And:
333 return SelectBinaryOp(I, ISD::AND);
334 case Instruction::Or:
335 return SelectBinaryOp(I, ISD::OR);
336 case Instruction::Xor:
337 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000338
Dan Gohman3df24e62008-09-03 23:12:08 +0000339 case Instruction::GetElementPtr:
340 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000341
Dan Gohman3df24e62008-09-03 23:12:08 +0000342 case Instruction::Br: {
343 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000344
Dan Gohman3df24e62008-09-03 23:12:08 +0000345 if (BI->isUnconditional()) {
346 MachineFunction::iterator NextMBB =
347 next(MachineFunction::iterator(MBB));
348 BasicBlock *LLVMSucc = BI->getSuccessor(0);
349 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohman6f2766d2008-08-19 22:31:46 +0000350
Dan Gohman3df24e62008-09-03 23:12:08 +0000351 if (NextMBB != MF.end() && MSucc == NextMBB) {
352 // The unconditional fall-through case, which needs no instructions.
Owen Anderson9d5b4162008-08-27 00:31:01 +0000353 } else {
Dan Gohman3df24e62008-09-03 23:12:08 +0000354 // The unconditional branch case.
355 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
Owen Anderson9d5b4162008-08-27 00:31:01 +0000356 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000357 MBB->addSuccessor(MSucc);
358 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000359 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000360
361 // Conditional branches are not handed yet.
362 // Halt "fast" selection and bail.
363 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000364 }
365
Dan Gohman3df24e62008-09-03 23:12:08 +0000366 case Instruction::PHI:
367 // PHI nodes are already emitted.
368 return true;
369
370 case Instruction::BitCast:
371 return SelectBitCast(I);
372
373 case Instruction::FPToSI:
374 return SelectCast(I, ISD::FP_TO_SINT);
375 case Instruction::ZExt:
376 return SelectCast(I, ISD::ZERO_EXTEND);
377 case Instruction::SExt:
378 return SelectCast(I, ISD::SIGN_EXTEND);
379 case Instruction::Trunc:
380 return SelectCast(I, ISD::TRUNCATE);
381 case Instruction::SIToFP:
382 return SelectCast(I, ISD::SINT_TO_FP);
383
384 case Instruction::IntToPtr: // Deliberate fall-through.
385 case Instruction::PtrToInt: {
386 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
387 MVT DstVT = TLI.getValueType(I->getType());
388 if (DstVT.bitsGT(SrcVT))
389 return SelectCast(I, ISD::ZERO_EXTEND);
390 if (DstVT.bitsLT(SrcVT))
391 return SelectCast(I, ISD::TRUNCATE);
392 unsigned Reg = getRegForValue(I->getOperand(0));
393 if (Reg == 0) return false;
394 UpdateValueMap(I, Reg);
395 return true;
396 }
397
398 default:
399 // Unhandled instruction. Halt "fast" selection and bail.
400 return false;
401 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000402}
403
Dan Gohman3df24e62008-09-03 23:12:08 +0000404FastISel::FastISel(MachineFunction &mf,
405 DenseMap<const Value *, unsigned> &vm,
406 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm)
407 : MBB(0),
408 ValueMap(vm),
409 MBBMap(bm),
410 MF(mf),
411 MRI(MF.getRegInfo()),
412 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000413 TD(*TM.getTargetData()),
414 TII(*TM.getInstrInfo()),
415 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000416}
417
Dan Gohmane285a742008-08-14 21:51:29 +0000418FastISel::~FastISel() {}
419
Evan Cheng36fd9412008-09-02 21:59:13 +0000420unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
421 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000422 return 0;
423}
424
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000425unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
426 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000427 return 0;
428}
429
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000430unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
431 ISD::NodeType, unsigned /*Op0*/,
432 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000433 return 0;
434}
435
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000436unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
437 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000438 return 0;
439}
440
Dan Gohman10df0fa2008-08-27 01:09:54 +0000441unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
442 ISD::NodeType, ConstantFP * /*FPImm*/) {
443 return 0;
444}
445
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000446unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
447 ISD::NodeType, unsigned /*Op0*/,
448 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000449 return 0;
450}
451
Dan Gohman10df0fa2008-08-27 01:09:54 +0000452unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
453 ISD::NodeType, unsigned /*Op0*/,
454 ConstantFP * /*FPImm*/) {
455 return 0;
456}
457
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000458unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
459 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000460 unsigned /*Op0*/, unsigned /*Op1*/,
461 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000462 return 0;
463}
464
465/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
466/// to emit an instruction with an immediate operand using FastEmit_ri.
467/// If that fails, it materializes the immediate into a register and try
468/// FastEmit_rr instead.
469unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000470 unsigned Op0, uint64_t Imm,
471 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000472 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000473 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000474 if (ResultReg != 0)
475 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000476 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000477 if (MaterialReg == 0)
478 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000479 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000480}
481
Dan Gohman10df0fa2008-08-27 01:09:54 +0000482/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
483/// to emit an instruction with a floating-point immediate operand using
484/// FastEmit_rf. If that fails, it materializes the immediate into a register
485/// and try FastEmit_rr instead.
486unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
487 unsigned Op0, ConstantFP *FPImm,
488 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000489 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000490 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000491 if (ResultReg != 0)
492 return ResultReg;
493
494 // Materialize the constant in a register.
495 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
496 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000497 // If the target doesn't have a way to directly enter a floating-point
498 // value into a register, use an alternate approach.
499 // TODO: The current approach only supports floating-point constants
500 // that can be constructed by conversion from integer values. This should
501 // be replaced by code that creates a load from a constant-pool entry,
502 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000503 const APFloat &Flt = FPImm->getValueAPF();
504 MVT IntVT = TLI.getPointerTy();
505
506 uint64_t x[2];
507 uint32_t IntBitWidth = IntVT.getSizeInBits();
508 if (Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
509 APFloat::rmTowardZero) != APFloat::opOK)
510 return 0;
511 APInt IntVal(IntBitWidth, 2, x);
512
513 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
514 ISD::Constant, IntVal.getZExtValue());
515 if (IntegerReg == 0)
516 return 0;
517 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
518 ISD::SINT_TO_FP, IntegerReg);
519 if (MaterialReg == 0)
520 return 0;
521 }
522 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
523}
524
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000525unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
526 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000527}
528
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000529unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000530 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000531 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000532 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000533
Dan Gohmanfd903942008-08-20 23:53:10 +0000534 BuildMI(MBB, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000535 return ResultReg;
536}
537
538unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
539 const TargetRegisterClass *RC,
540 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000541 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000542 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000543
Dan Gohmanfd903942008-08-20 23:53:10 +0000544 BuildMI(MBB, II, ResultReg).addReg(Op0);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000545 return ResultReg;
546}
547
548unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
549 const TargetRegisterClass *RC,
550 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000551 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000552 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000553
Dan Gohmanfd903942008-08-20 23:53:10 +0000554 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000555 return ResultReg;
556}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000557
558unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
559 const TargetRegisterClass *RC,
560 unsigned Op0, uint64_t Imm) {
561 unsigned ResultReg = createResultReg(RC);
562 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
563
564 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
565 return ResultReg;
566}
567
Dan Gohman10df0fa2008-08-27 01:09:54 +0000568unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
569 const TargetRegisterClass *RC,
570 unsigned Op0, ConstantFP *FPImm) {
571 unsigned ResultReg = createResultReg(RC);
572 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
573
574 BuildMI(MBB, II, ResultReg).addReg(Op0).addFPImm(FPImm);
575 return ResultReg;
576}
577
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000578unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
579 const TargetRegisterClass *RC,
580 unsigned Op0, unsigned Op1, uint64_t Imm) {
581 unsigned ResultReg = createResultReg(RC);
582 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
583
584 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
585 return ResultReg;
586}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000587
588unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
589 const TargetRegisterClass *RC,
590 uint64_t Imm) {
591 unsigned ResultReg = createResultReg(RC);
592 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
593
594 BuildMI(MBB, II, ResultReg).addImm(Imm);
595 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000596}
Owen Anderson8970f002008-08-27 22:30:02 +0000597
Owen Anderson40a468f2008-08-28 17:47:37 +0000598unsigned FastISel::FastEmitInst_extractsubreg(unsigned Op0, uint32_t Idx) {
599 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000600 const TargetRegisterClass* SRC = *(RC->subregclasses_begin()+Idx-1);
601
602 unsigned ResultReg = createResultReg(SRC);
603 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
604
Owen Andersonc0bb68b2008-08-28 18:26:01 +0000605 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Idx);
Owen Anderson8970f002008-08-27 22:30:02 +0000606 return ResultReg;
607}