blob: 7786de2c2655e49418009b1dbc8439fbf2ef56f3 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000019#include "ARMRegisterInfo.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000020#include "ARMGenInstrInfo.inc"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000032#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000034#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000037using namespace llvm;
38
39static cl::opt<bool>
40EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
41 cl::desc("Enable ARM 2-addr to 3-addr conv"));
42
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000043ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
44 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
45 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000046}
47
48MachineInstr *
49ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
50 MachineBasicBlock::iterator &MBBI,
51 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000052 // FIXME: Thumb2 support.
53
David Goodwin334c2642009-07-08 16:09:28 +000054 if (!EnableARM3Addr)
55 return NULL;
56
57 MachineInstr *MI = MBBI;
58 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +000059 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +000060 bool isPre = false;
61 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
62 default: return NULL;
63 case ARMII::IndexModePre:
64 isPre = true;
65 break;
66 case ARMII::IndexModePost:
67 break;
68 }
69
70 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
71 // operation.
72 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
73 if (MemOpc == 0)
74 return NULL;
75
76 MachineInstr *UpdateMI = NULL;
77 MachineInstr *MemMI = NULL;
78 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
79 const TargetInstrDesc &TID = MI->getDesc();
80 unsigned NumOps = TID.getNumOperands();
81 bool isLoad = !TID.mayStore();
82 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
83 const MachineOperand &Base = MI->getOperand(2);
84 const MachineOperand &Offset = MI->getOperand(NumOps-3);
85 unsigned WBReg = WB.getReg();
86 unsigned BaseReg = Base.getReg();
87 unsigned OffReg = Offset.getReg();
88 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
89 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
90 switch (AddrMode) {
91 default:
92 assert(false && "Unknown indexed op!");
93 return NULL;
94 case ARMII::AddrMode2: {
95 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
96 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
97 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000098 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000099 // Can't encode it in a so_imm operand. This transformation will
100 // add more than 1 instruction. Abandon!
101 return NULL;
102 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000103 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000104 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000105 .addImm(Pred).addReg(0).addReg(0);
106 } else if (Amt != 0) {
107 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
108 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
109 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000110 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000111 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
112 .addImm(Pred).addReg(0).addReg(0);
113 } else
114 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000115 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000116 .addReg(BaseReg).addReg(OffReg)
117 .addImm(Pred).addReg(0).addReg(0);
118 break;
119 }
120 case ARMII::AddrMode3 : {
121 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
122 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
123 if (OffReg == 0)
124 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
125 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000126 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000127 .addReg(BaseReg).addImm(Amt)
128 .addImm(Pred).addReg(0).addReg(0);
129 else
130 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000131 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000132 .addReg(BaseReg).addReg(OffReg)
133 .addImm(Pred).addReg(0).addReg(0);
134 break;
135 }
136 }
137
138 std::vector<MachineInstr*> NewMIs;
139 if (isPre) {
140 if (isLoad)
141 MemMI = BuildMI(MF, MI->getDebugLoc(),
142 get(MemOpc), MI->getOperand(0).getReg())
143 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
144 else
145 MemMI = BuildMI(MF, MI->getDebugLoc(),
146 get(MemOpc)).addReg(MI->getOperand(1).getReg())
147 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
148 NewMIs.push_back(MemMI);
149 NewMIs.push_back(UpdateMI);
150 } else {
151 if (isLoad)
152 MemMI = BuildMI(MF, MI->getDebugLoc(),
153 get(MemOpc), MI->getOperand(0).getReg())
154 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
155 else
156 MemMI = BuildMI(MF, MI->getDebugLoc(),
157 get(MemOpc)).addReg(MI->getOperand(1).getReg())
158 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
159 if (WB.isDead())
160 UpdateMI->getOperand(0).setIsDead();
161 NewMIs.push_back(UpdateMI);
162 NewMIs.push_back(MemMI);
163 }
164
165 // Transfer LiveVariables states, kill / dead info.
166 if (LV) {
167 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
168 MachineOperand &MO = MI->getOperand(i);
169 if (MO.isReg() && MO.getReg() &&
170 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
171 unsigned Reg = MO.getReg();
172
173 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
174 if (MO.isDef()) {
175 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
176 if (MO.isDead())
177 LV->addVirtualRegisterDead(Reg, NewMI);
178 }
179 if (MO.isUse() && MO.isKill()) {
180 for (unsigned j = 0; j < 2; ++j) {
181 // Look at the two new MI's in reverse order.
182 MachineInstr *NewMI = NewMIs[j];
183 if (!NewMI->readsRegister(Reg))
184 continue;
185 LV->addVirtualRegisterKilled(Reg, NewMI);
186 if (VI.removeKill(MI))
187 VI.Kills.push_back(NewMI);
188 break;
189 }
190 }
191 }
192 }
193 }
194
195 MFI->insert(MBBI, NewMIs[1]);
196 MFI->insert(MBBI, NewMIs[0]);
197 return NewMIs[0];
198}
199
Evan Cheng2457f2c2010-05-22 01:47:14 +0000200bool
201ARMBaseInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Jim Grosbach18f30e62010-06-02 21:53:11 +0000202 MachineBasicBlock::iterator MI,
203 const std::vector<CalleeSavedInfo> &CSI,
204 const TargetRegisterInfo *TRI) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +0000205 if (CSI.empty())
206 return false;
207
208 DebugLoc DL;
209 if (MI != MBB.end()) DL = MI->getDebugLoc();
210
211 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
212 unsigned Reg = CSI[i].getReg();
213 bool isKill = true;
214
215 // Add the callee-saved register as live-in unless it's LR and
216 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
217 // then it's already added to the function and entry block live-in sets.
218 if (Reg == ARM::LR) {
219 MachineFunction &MF = *MBB.getParent();
220 if (MF.getFrameInfo()->isReturnAddressTaken() &&
221 MF.getRegInfo().isLiveIn(Reg))
222 isKill = false;
223 }
224
225 if (isKill)
226 MBB.addLiveIn(Reg);
227
228 // Insert the spill to the stack frame. The register is killed at the spill
229 //
Rafael Espindola42d075c2010-06-02 20:02:30 +0000230 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Evan Cheng2457f2c2010-05-22 01:47:14 +0000231 storeRegToStackSlot(MBB, MI, Reg, isKill,
Rafael Espindola42d075c2010-06-02 20:02:30 +0000232 CSI[i].getFrameIdx(), RC, TRI);
Evan Cheng2457f2c2010-05-22 01:47:14 +0000233 }
234 return true;
235}
236
David Goodwin334c2642009-07-08 16:09:28 +0000237// Branch analysis.
238bool
239ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
240 MachineBasicBlock *&FBB,
241 SmallVectorImpl<MachineOperand> &Cond,
242 bool AllowModify) const {
243 // If the block has no terminators, it just falls into the block after it.
244 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000245 if (I == MBB.begin())
246 return false;
247 --I;
248 while (I->isDebugValue()) {
249 if (I == MBB.begin())
250 return false;
251 --I;
252 }
253 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000254 return false;
255
256 // Get the last instruction in the block.
257 MachineInstr *LastInst = I;
258
259 // If there is only one terminator instruction, process it.
260 unsigned LastOpc = LastInst->getOpcode();
261 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000262 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000263 TBB = LastInst->getOperand(0).getMBB();
264 return false;
265 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000266 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000267 // Block ends with fall-through condbranch.
268 TBB = LastInst->getOperand(0).getMBB();
269 Cond.push_back(LastInst->getOperand(1));
270 Cond.push_back(LastInst->getOperand(2));
271 return false;
272 }
273 return true; // Can't handle indirect branch.
274 }
275
276 // Get the instruction before it if it is a terminator.
277 MachineInstr *SecondLastInst = I;
Evan Cheng108c8722010-09-23 06:54:40 +0000278 unsigned SecondLastOpc = SecondLastInst->getOpcode();
279
280 // If AllowModify is true and the block ends with two or more unconditional
281 // branches, delete all but the first unconditional branch.
282 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
283 while (isUncondBranchOpcode(SecondLastOpc)) {
284 LastInst->eraseFromParent();
285 LastInst = SecondLastInst;
286 LastOpc = LastInst->getOpcode();
287 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
288 break;
289 else {
290 SecondLastInst = I;
291 SecondLastOpc = SecondLastInst->getOpcode();
292 }
293 }
294 }
David Goodwin334c2642009-07-08 16:09:28 +0000295
296 // If there are three terminators, we don't know what sort of block this is.
297 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
298 return true;
299
Evan Cheng5ca53a72009-07-27 18:20:05 +0000300 // If the block ends with a B and a Bcc, handle it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000301 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000302 TBB = SecondLastInst->getOperand(0).getMBB();
303 Cond.push_back(SecondLastInst->getOperand(1));
304 Cond.push_back(SecondLastInst->getOperand(2));
305 FBB = LastInst->getOperand(0).getMBB();
306 return false;
307 }
308
309 // If the block ends with two unconditional branches, handle it. The second
310 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000311 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000312 TBB = SecondLastInst->getOperand(0).getMBB();
313 I = LastInst;
314 if (AllowModify)
315 I->eraseFromParent();
316 return false;
317 }
318
319 // ...likewise if it ends with a branch table followed by an unconditional
320 // branch. The branch folder can create these, and we must get rid of them for
321 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000322 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
323 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000324 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000325 I = LastInst;
326 if (AllowModify)
327 I->eraseFromParent();
328 return true;
329 }
330
331 // Otherwise, can't handle this.
332 return true;
333}
334
335
336unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000337 MachineBasicBlock::iterator I = MBB.end();
338 if (I == MBB.begin()) return 0;
339 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000340 while (I->isDebugValue()) {
341 if (I == MBB.begin())
342 return 0;
343 --I;
344 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000345 if (!isUncondBranchOpcode(I->getOpcode()) &&
346 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000347 return 0;
348
349 // Remove the branch.
350 I->eraseFromParent();
351
352 I = MBB.end();
353
354 if (I == MBB.begin()) return 1;
355 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000356 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000357 return 1;
358
359 // Remove the branch.
360 I->eraseFromParent();
361 return 2;
362}
363
364unsigned
365ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000366 MachineBasicBlock *FBB,
367 const SmallVectorImpl<MachineOperand> &Cond,
368 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000369 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
370 int BOpc = !AFI->isThumbFunction()
371 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
372 int BccOpc = !AFI->isThumbFunction()
373 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000374
375 // Shouldn't be a fall through.
376 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
377 assert((Cond.size() == 2 || Cond.size() == 0) &&
378 "ARM branch conditions have two components!");
379
380 if (FBB == 0) {
381 if (Cond.empty()) // Unconditional branch?
Stuart Hastings3bf91252010-06-17 22:43:56 +0000382 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
David Goodwin334c2642009-07-08 16:09:28 +0000383 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000384 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000385 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
386 return 1;
387 }
388
389 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000390 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000391 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Stuart Hastings3bf91252010-06-17 22:43:56 +0000392 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000393 return 2;
394}
395
396bool ARMBaseInstrInfo::
397ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
398 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
399 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
400 return false;
401}
402
David Goodwin334c2642009-07-08 16:09:28 +0000403bool ARMBaseInstrInfo::
404PredicateInstruction(MachineInstr *MI,
405 const SmallVectorImpl<MachineOperand> &Pred) const {
406 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000407 if (isUncondBranchOpcode(Opc)) {
408 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000409 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
410 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
411 return true;
412 }
413
414 int PIdx = MI->findFirstPredOperandIdx();
415 if (PIdx != -1) {
416 MachineOperand &PMO = MI->getOperand(PIdx);
417 PMO.setImm(Pred[0].getImm());
418 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
419 return true;
420 }
421 return false;
422}
423
424bool ARMBaseInstrInfo::
425SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
426 const SmallVectorImpl<MachineOperand> &Pred2) const {
427 if (Pred1.size() > 2 || Pred2.size() > 2)
428 return false;
429
430 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
431 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
432 if (CC1 == CC2)
433 return true;
434
435 switch (CC1) {
436 default:
437 return false;
438 case ARMCC::AL:
439 return true;
440 case ARMCC::HS:
441 return CC2 == ARMCC::HI;
442 case ARMCC::LS:
443 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
444 case ARMCC::GE:
445 return CC2 == ARMCC::GT;
446 case ARMCC::LE:
447 return CC2 == ARMCC::LT;
448 }
449}
450
451bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
452 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000453 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000454 const TargetInstrDesc &TID = MI->getDesc();
455 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
456 return false;
457
458 bool Found = false;
459 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
460 const MachineOperand &MO = MI->getOperand(i);
461 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
462 Pred.push_back(MO);
463 Found = true;
464 }
465 }
466
467 return Found;
468}
469
Evan Chengac0869d2009-11-21 06:21:52 +0000470/// isPredicable - Return true if the specified instruction can be predicated.
471/// By default, this returns true for every instruction with a
472/// PredicateOperand.
473bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
474 const TargetInstrDesc &TID = MI->getDesc();
475 if (!TID.isPredicable())
476 return false;
477
478 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
479 ARMFunctionInfo *AFI =
480 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000481 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000482 }
483 return true;
484}
David Goodwin334c2642009-07-08 16:09:28 +0000485
Chris Lattner56856b12009-12-03 06:58:32 +0000486/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
487DISABLE_INLINE
David Goodwin334c2642009-07-08 16:09:28 +0000488static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000489 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000490static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
491 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000492 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000493 return JT[JTI].MBBs.size();
494}
495
496/// GetInstSize - Return the size of the specified MachineInstr.
497///
498unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
499 const MachineBasicBlock &MBB = *MI->getParent();
500 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000501 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000502
503 // Basic size info comes from the TSFlags field.
504 const TargetInstrDesc &TID = MI->getDesc();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000505 uint64_t TSFlags = TID.TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000506
Evan Chenga0ee8622009-07-31 22:22:22 +0000507 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000508 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
509 default: {
510 // If this machine instr is an inline asm, measure it.
511 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000512 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000513 if (MI->isLabel())
514 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000515 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000516 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000517 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000518 case TargetOpcode::IMPLICIT_DEF:
519 case TargetOpcode::KILL:
Bill Wendling7431bea2010-07-16 22:20:36 +0000520 case TargetOpcode::PROLOG_LABEL:
Chris Lattner518bb532010-02-09 19:54:29 +0000521 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000522 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000523 return 0;
524 }
525 break;
526 }
Evan Cheng78947622009-07-24 18:20:44 +0000527 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
528 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
529 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000530 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000531 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000532 case ARM::CONSTPOOL_ENTRY:
533 // If this machine instr is a constant pool entry, its size is recorded as
534 // operand #2.
535 return MI->getOperand(2).getImm();
Jim Grosbach5eb19512010-05-22 01:06:18 +0000536 case ARM::Int_eh_sjlj_longjmp:
537 return 16;
538 case ARM::tInt_eh_sjlj_longjmp:
539 return 10;
Evan Cheng78947622009-07-24 18:20:44 +0000540 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000541 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000542 return 20;
Jim Grosbachd1228742009-12-01 18:10:36 +0000543 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000544 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000545 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000546 return 12;
David Goodwin334c2642009-07-08 16:09:28 +0000547 case ARM::BR_JTr:
548 case ARM::BR_JTm:
549 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000550 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000551 case ARM::t2BR_JT:
552 case ARM::t2TBB:
553 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000554 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000555 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
556 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000557 unsigned EntrySize = (Opc == ARM::t2TBB)
558 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000559 unsigned NumOps = TID.getNumOperands();
560 MachineOperand JTOP =
561 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
562 unsigned JTI = JTOP.getIndex();
563 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000564 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000565 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
566 assert(JTI < JT.size());
567 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
568 // 4 aligned. The assembler / linker may add 2 byte padding just before
569 // the JT entries. The size does not include this padding; the
570 // constant islands pass does separate bookkeeping for it.
571 // FIXME: If we know the size of the function is less than (1 << 16) *2
572 // bytes, we can use 16-bit entries instead. Then there won't be an
573 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000574 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
575 unsigned NumEntries = getNumJTEntries(JT, JTI);
576 if (Opc == ARM::t2TBB && (NumEntries & 1))
577 // Make sure the instruction that follows TBB is 2-byte aligned.
578 // FIXME: Constant island pass should insert an "ALIGN" instruction
579 // instead.
580 ++NumEntries;
581 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000582 }
583 default:
584 // Otherwise, pseudo-instruction sizes are zero.
585 return 0;
586 }
587 }
588 }
589 return 0; // Not reached
590}
591
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000592void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
593 MachineBasicBlock::iterator I, DebugLoc DL,
594 unsigned DestReg, unsigned SrcReg,
595 bool KillSrc) const {
596 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
597 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson1665b0a2010-02-16 17:24:15 +0000598
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000599 if (GPRDest && GPRSrc) {
600 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
601 .addReg(SrcReg, getKillRegState(KillSrc))));
602 return;
David Goodwin7bfdca02009-08-05 21:02:22 +0000603 }
David Goodwin334c2642009-07-08 16:09:28 +0000604
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000605 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
606 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
607
608 unsigned Opc;
609 if (SPRDest && SPRSrc)
610 Opc = ARM::VMOVS;
611 else if (GPRDest && SPRSrc)
612 Opc = ARM::VMOVRS;
613 else if (SPRDest && GPRSrc)
614 Opc = ARM::VMOVSR;
615 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
616 Opc = ARM::VMOVD;
617 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
618 Opc = ARM::VMOVQ;
619 else if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
620 Opc = ARM::VMOVQQ;
621 else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg))
622 Opc = ARM::VMOVQQQQ;
623 else
624 llvm_unreachable("Impossible reg-to-reg copy");
625
626 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
627 MIB.addReg(SrcReg, getKillRegState(KillSrc));
628 if (Opc != ARM::VMOVQQ && Opc != ARM::VMOVQQQQ)
629 AddDefaultPred(MIB);
David Goodwin334c2642009-07-08 16:09:28 +0000630}
631
Evan Chengc10b5af2010-05-07 00:24:52 +0000632static const
633MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
634 unsigned Reg, unsigned SubIdx, unsigned State,
635 const TargetRegisterInfo *TRI) {
636 if (!SubIdx)
637 return MIB.addReg(Reg, State);
638
639 if (TargetRegisterInfo::isPhysicalRegister(Reg))
640 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
641 return MIB.addReg(Reg, State, SubIdx);
642}
643
David Goodwin334c2642009-07-08 16:09:28 +0000644void ARMBaseInstrInfo::
645storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
646 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000647 const TargetRegisterClass *RC,
648 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000649 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000650 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000651 MachineFunction &MF = *MBB.getParent();
652 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000653 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000654
655 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000656 MF.getMachineMemOperand(MachinePointerInfo(
657 PseudoSourceValue::getFixedStack(FI)),
658 MachineMemOperand::MOStore,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000659 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000660 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000661
Bob Wilson0eb0c742010-02-16 22:01:59 +0000662 // tGPR is used sometimes in ARM instructions that need to avoid using
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000663 // certain registers. Just treat it as GPR here. Likewise, rGPR.
664 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
665 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000666 RC = ARM::GPRRegisterClass;
667
Bob Wilsonebe99b22010-06-18 21:32:42 +0000668 switch (RC->getID()) {
669 case ARM::GPRRegClassID:
Evan Cheng5732ca02009-07-27 03:14:20 +0000670 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000671 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000672 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000673 break;
674 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000675 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
676 .addReg(SrcReg, getKillRegState(isKill))
677 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000678 break;
679 case ARM::DPRRegClassID:
680 case ARM::DPR_VFP2RegClassID:
681 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000682 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000683 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000684 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000685 break;
686 case ARM::QPRRegClassID:
687 case ARM::QPR_VFP2RegClassID:
688 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000689 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000690 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64Pseudo))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000691 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000692 .addReg(SrcReg, getKillRegState(isKill))
693 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000694 } else {
Evan Cheng69b9f982010-05-13 01:12:06 +0000695 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQ))
696 .addReg(SrcReg, getKillRegState(isKill))
697 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000698 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
Evan Cheng69b9f982010-05-13 01:12:06 +0000699 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000700 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000701 break;
702 case ARM::QQPRRegClassID:
703 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000704 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng22c687b2010-05-14 02:13:41 +0000705 // FIXME: It's possible to only store part of the QQ register if the
706 // spilled def has a sub-register index.
Bob Wilson168f3822010-09-15 01:48:05 +0000707 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
708 .addFrameIndex(FI).addImm(16)
709 .addReg(SrcReg, getKillRegState(isKill))
710 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000711 } else {
712 MachineInstrBuilder MIB =
713 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMD))
714 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000715 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)))
Evan Cheng435d4992010-05-07 02:04:02 +0000716 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000717 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
718 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
719 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
720 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000721 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000722 break;
723 case ARM::QQQQPRRegClassID: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000724 MachineInstrBuilder MIB =
725 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMD))
726 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000727 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)))
Evan Cheng22c687b2010-05-14 02:13:41 +0000728 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000729 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
730 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
731 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
732 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
733 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
734 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
735 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
736 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
Bob Wilsonebe99b22010-06-18 21:32:42 +0000737 break;
738 }
739 default:
740 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000741 }
742}
743
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000744unsigned
745ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
746 int &FrameIndex) const {
747 switch (MI->getOpcode()) {
748 default: break;
749 case ARM::STR:
750 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
751 if (MI->getOperand(1).isFI() &&
752 MI->getOperand(2).isReg() &&
753 MI->getOperand(3).isImm() &&
754 MI->getOperand(2).getReg() == 0 &&
755 MI->getOperand(3).getImm() == 0) {
756 FrameIndex = MI->getOperand(1).getIndex();
757 return MI->getOperand(0).getReg();
758 }
759 break;
760 case ARM::t2STRi12:
761 case ARM::tSpill:
762 case ARM::VSTRD:
763 case ARM::VSTRS:
764 if (MI->getOperand(1).isFI() &&
765 MI->getOperand(2).isImm() &&
766 MI->getOperand(2).getImm() == 0) {
767 FrameIndex = MI->getOperand(1).getIndex();
768 return MI->getOperand(0).getReg();
769 }
770 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000771 case ARM::VST1q64Pseudo:
772 if (MI->getOperand(0).isFI() &&
773 MI->getOperand(2).getSubReg() == 0) {
774 FrameIndex = MI->getOperand(0).getIndex();
775 return MI->getOperand(2).getReg();
776 }
Jakob Stoklund Olesen31bbc512010-09-15 21:40:09 +0000777 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000778 case ARM::VSTMQ:
779 if (MI->getOperand(1).isFI() &&
780 MI->getOperand(2).isImm() &&
781 MI->getOperand(2).getImm() == ARM_AM::getAM4ModeImm(ARM_AM::ia) &&
782 MI->getOperand(0).getSubReg() == 0) {
783 FrameIndex = MI->getOperand(1).getIndex();
784 return MI->getOperand(0).getReg();
785 }
786 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000787 }
788
789 return 0;
790}
791
David Goodwin334c2642009-07-08 16:09:28 +0000792void ARMBaseInstrInfo::
793loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
794 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000795 const TargetRegisterClass *RC,
796 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000797 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000798 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000799 MachineFunction &MF = *MBB.getParent();
800 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000801 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000802 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000803 MF.getMachineMemOperand(
804 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
805 MachineMemOperand::MOLoad,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000806 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000807 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000808
Bob Wilson0eb0c742010-02-16 22:01:59 +0000809 // tGPR is used sometimes in ARM instructions that need to avoid using
810 // certain registers. Just treat it as GPR here.
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000811 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
812 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000813 RC = ARM::GPRRegisterClass;
814
Bob Wilsonebe99b22010-06-18 21:32:42 +0000815 switch (RC->getID()) {
816 case ARM::GPRRegClassID:
Evan Cheng5732ca02009-07-27 03:14:20 +0000817 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000818 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000819 break;
820 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000821 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
822 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000823 break;
824 case ARM::DPRRegClassID:
825 case ARM::DPR_VFP2RegClassID:
826 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000827 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000828 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000829 break;
830 case ARM::QPRRegClassID:
831 case ARM::QPR_VFP2RegClassID:
832 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000833 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000834 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64Pseudo), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000835 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000836 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000837 } else {
Evan Cheng69b9f982010-05-13 01:12:06 +0000838 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQ), DestReg)
839 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000840 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
Evan Cheng69b9f982010-05-13 01:12:06 +0000841 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000842 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000843 break;
844 case ARM::QQPRRegClassID:
845 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000846 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000847 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
848 .addFrameIndex(FI).addImm(16)
849 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000850 } else {
851 MachineInstrBuilder MIB =
852 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMD))
853 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000854 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)))
Evan Cheng435d4992010-05-07 02:04:02 +0000855 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000856 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
857 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
858 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
859 AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000860 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000861 break;
862 case ARM::QQQQPRRegClassID: {
863 MachineInstrBuilder MIB =
864 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMD))
865 .addFrameIndex(FI)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000866 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)))
Bob Wilsonebe99b22010-06-18 21:32:42 +0000867 .addMemOperand(MMO);
868 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
869 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
870 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
871 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
872 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI);
873 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI);
874 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI);
875 AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI);
876 break;
877 }
878 default:
879 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000880 }
881}
882
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000883unsigned
884ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
885 int &FrameIndex) const {
886 switch (MI->getOpcode()) {
887 default: break;
888 case ARM::LDR:
889 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
890 if (MI->getOperand(1).isFI() &&
891 MI->getOperand(2).isReg() &&
892 MI->getOperand(3).isImm() &&
893 MI->getOperand(2).getReg() == 0 &&
894 MI->getOperand(3).getImm() == 0) {
895 FrameIndex = MI->getOperand(1).getIndex();
896 return MI->getOperand(0).getReg();
897 }
898 break;
899 case ARM::t2LDRi12:
900 case ARM::tRestore:
901 case ARM::VLDRD:
902 case ARM::VLDRS:
903 if (MI->getOperand(1).isFI() &&
904 MI->getOperand(2).isImm() &&
905 MI->getOperand(2).getImm() == 0) {
906 FrameIndex = MI->getOperand(1).getIndex();
907 return MI->getOperand(0).getReg();
908 }
909 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000910 case ARM::VLD1q64Pseudo:
911 if (MI->getOperand(1).isFI() &&
912 MI->getOperand(0).getSubReg() == 0) {
913 FrameIndex = MI->getOperand(1).getIndex();
914 return MI->getOperand(0).getReg();
915 }
916 break;
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +0000917 case ARM::VLDMQ:
918 if (MI->getOperand(1).isFI() &&
919 MI->getOperand(2).isImm() &&
920 MI->getOperand(2).getImm() == ARM_AM::getAM4ModeImm(ARM_AM::ia) &&
921 MI->getOperand(0).getSubReg() == 0) {
922 FrameIndex = MI->getOperand(1).getIndex();
923 return MI->getOperand(0).getReg();
924 }
925 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000926 }
927
928 return 0;
929}
930
Evan Cheng62b50652010-04-26 07:39:25 +0000931MachineInstr*
932ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000933 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +0000934 const MDNode *MDPtr,
935 DebugLoc DL) const {
936 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
937 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
938 return &*MIB;
939}
940
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000941/// Create a copy of a const pool value. Update CPI to the new index and return
942/// the label UID.
943static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
944 MachineConstantPool *MCP = MF.getConstantPool();
945 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
946
947 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
948 assert(MCPE.isMachineConstantPoolEntry() &&
949 "Expecting a machine constantpool entry!");
950 ARMConstantPoolValue *ACPV =
951 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
952
953 unsigned PCLabelId = AFI->createConstPoolEntryUId();
954 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach51f5b672010-09-10 21:38:22 +0000955 // FIXME: The below assumes PIC relocation model and that the function
956 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
957 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
958 // instructions, so that's probably OK, but is PIC always correct when
959 // we get here?
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000960 if (ACPV->isGlobalValue())
961 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
962 ARMCP::CPValue, 4);
963 else if (ACPV->isExtSymbol())
964 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
965 ACPV->getSymbol(), PCLabelId, 4);
966 else if (ACPV->isBlockAddress())
967 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
968 ARMCP::CPBlockAddress, 4);
Jim Grosbach51f5b672010-09-10 21:38:22 +0000969 else if (ACPV->isLSDA())
970 NewCPV = new ARMConstantPoolValue(MF.getFunction(), PCLabelId,
971 ARMCP::CPLSDA, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000972 else
973 llvm_unreachable("Unexpected ARM constantpool value type!!");
974 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
975 return PCLabelId;
976}
977
Evan Chengfdc83402009-11-08 00:15:23 +0000978void ARMBaseInstrInfo::
979reMaterialize(MachineBasicBlock &MBB,
980 MachineBasicBlock::iterator I,
981 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000982 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000983 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +0000984 unsigned Opcode = Orig->getOpcode();
985 switch (Opcode) {
986 default: {
987 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000988 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +0000989 MBB.insert(I, MI);
990 break;
991 }
992 case ARM::tLDRpci_pic:
993 case ARM::t2LDRpci_pic: {
994 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +0000995 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000996 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +0000997 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
998 DestReg)
999 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1000 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1001 break;
1002 }
1003 }
Evan Chengfdc83402009-11-08 00:15:23 +00001004}
1005
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001006MachineInstr *
1007ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1008 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1009 switch(Orig->getOpcode()) {
1010 case ARM::tLDRpci_pic:
1011 case ARM::t2LDRpci_pic: {
1012 unsigned CPI = Orig->getOperand(1).getIndex();
1013 unsigned PCLabelId = duplicateCPV(MF, CPI);
1014 Orig->getOperand(1).setIndex(CPI);
1015 Orig->getOperand(2).setImm(PCLabelId);
1016 break;
1017 }
1018 }
1019 return MI;
1020}
1021
Evan Cheng506049f2010-03-03 01:44:33 +00001022bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1023 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001024 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001025 if (Opcode == ARM::t2LDRpci ||
1026 Opcode == ARM::t2LDRpci_pic ||
1027 Opcode == ARM::tLDRpci ||
1028 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001029 if (MI1->getOpcode() != Opcode)
1030 return false;
1031 if (MI0->getNumOperands() != MI1->getNumOperands())
1032 return false;
1033
1034 const MachineOperand &MO0 = MI0->getOperand(1);
1035 const MachineOperand &MO1 = MI1->getOperand(1);
1036 if (MO0.getOffset() != MO1.getOffset())
1037 return false;
1038
1039 const MachineFunction *MF = MI0->getParent()->getParent();
1040 const MachineConstantPool *MCP = MF->getConstantPool();
1041 int CPI0 = MO0.getIndex();
1042 int CPI1 = MO1.getIndex();
1043 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1044 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1045 ARMConstantPoolValue *ACPV0 =
1046 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1047 ARMConstantPoolValue *ACPV1 =
1048 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1049 return ACPV0->hasSameValue(ACPV1);
1050 }
1051
Evan Cheng506049f2010-03-03 01:44:33 +00001052 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001053}
1054
Bill Wendling4b722102010-06-23 23:00:16 +00001055/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1056/// determine if two loads are loading from the same base address. It should
1057/// only return true if the base pointers are the same and the only differences
1058/// between the two addresses is the offset. It also returns the offsets by
1059/// reference.
1060bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1061 int64_t &Offset1,
1062 int64_t &Offset2) const {
1063 // Don't worry about Thumb: just ARM and Thumb2.
1064 if (Subtarget.isThumb1Only()) return false;
1065
1066 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1067 return false;
1068
1069 switch (Load1->getMachineOpcode()) {
1070 default:
1071 return false;
1072 case ARM::LDR:
1073 case ARM::LDRB:
1074 case ARM::LDRD:
1075 case ARM::LDRH:
1076 case ARM::LDRSB:
1077 case ARM::LDRSH:
1078 case ARM::VLDRD:
1079 case ARM::VLDRS:
1080 case ARM::t2LDRi8:
1081 case ARM::t2LDRDi8:
1082 case ARM::t2LDRSHi8:
1083 case ARM::t2LDRi12:
1084 case ARM::t2LDRSHi12:
1085 break;
1086 }
1087
1088 switch (Load2->getMachineOpcode()) {
1089 default:
1090 return false;
1091 case ARM::LDR:
1092 case ARM::LDRB:
1093 case ARM::LDRD:
1094 case ARM::LDRH:
1095 case ARM::LDRSB:
1096 case ARM::LDRSH:
1097 case ARM::VLDRD:
1098 case ARM::VLDRS:
1099 case ARM::t2LDRi8:
1100 case ARM::t2LDRDi8:
1101 case ARM::t2LDRSHi8:
1102 case ARM::t2LDRi12:
1103 case ARM::t2LDRSHi12:
1104 break;
1105 }
1106
1107 // Check if base addresses and chain operands match.
1108 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1109 Load1->getOperand(4) != Load2->getOperand(4))
1110 return false;
1111
1112 // Index should be Reg0.
1113 if (Load1->getOperand(3) != Load2->getOperand(3))
1114 return false;
1115
1116 // Determine the offsets.
1117 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1118 isa<ConstantSDNode>(Load2->getOperand(1))) {
1119 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1120 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1121 return true;
1122 }
1123
1124 return false;
1125}
1126
1127/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
1128/// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should
1129/// be scheduled togther. On some targets if two loads are loading from
1130/// addresses in the same cache line, it's better if they are scheduled
1131/// together. This function takes two integers that represent the load offsets
1132/// from the common base address. It returns true if it decides it's desirable
1133/// to schedule the two loads together. "NumLoads" is the number of loads that
1134/// have already been scheduled after Load1.
1135bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1136 int64_t Offset1, int64_t Offset2,
1137 unsigned NumLoads) const {
1138 // Don't worry about Thumb: just ARM and Thumb2.
1139 if (Subtarget.isThumb1Only()) return false;
1140
1141 assert(Offset2 > Offset1);
1142
1143 if ((Offset2 - Offset1) / 8 > 64)
1144 return false;
1145
1146 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1147 return false; // FIXME: overly conservative?
1148
1149 // Four loads in a row should be sufficient.
1150 if (NumLoads >= 3)
1151 return false;
1152
1153 return true;
1154}
1155
Evan Cheng86050dc2010-06-18 23:09:54 +00001156bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1157 const MachineBasicBlock *MBB,
1158 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001159 // Debug info is never a scheduling boundary. It's necessary to be explicit
1160 // due to the special treatment of IT instructions below, otherwise a
1161 // dbg_value followed by an IT will result in the IT instruction being
1162 // considered a scheduling hazard, which is wrong. It should be the actual
1163 // instruction preceding the dbg_value instruction(s), just like it is
1164 // when debug info is not present.
1165 if (MI->isDebugValue())
1166 return false;
1167
Evan Cheng86050dc2010-06-18 23:09:54 +00001168 // Terminators and labels can't be scheduled around.
1169 if (MI->getDesc().isTerminator() || MI->isLabel())
1170 return true;
1171
1172 // Treat the start of the IT block as a scheduling boundary, but schedule
1173 // t2IT along with all instructions following it.
1174 // FIXME: This is a big hammer. But the alternative is to add all potential
1175 // true and anti dependencies to IT block instructions as implicit operands
1176 // to the t2IT instruction. The added compile time and complexity does not
1177 // seem worth it.
1178 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001179 // Make sure to skip any dbg_value instructions
1180 while (++I != MBB->end() && I->isDebugValue())
1181 ;
1182 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001183 return true;
1184
1185 // Don't attempt to schedule around any instruction that defines
1186 // a stack-oriented pointer, as it's unlikely to be profitable. This
1187 // saves compile time, because it doesn't require every single
1188 // stack slot reference to depend on the instruction that does the
1189 // modification.
1190 if (MI->definesRegister(ARM::SP))
1191 return true;
1192
1193 return false;
1194}
1195
Evan Cheng13151432010-06-25 22:42:03 +00001196bool ARMBaseInstrInfo::
1197isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumInstrs) const {
1198 if (!NumInstrs)
1199 return false;
1200 if (Subtarget.getCPUString() == "generic")
1201 // Generic (and overly aggressive) if-conversion limits for testing.
1202 return NumInstrs <= 10;
1203 else if (Subtarget.hasV7Ops())
1204 return NumInstrs <= 3;
1205 return NumInstrs <= 2;
1206}
1207
1208bool ARMBaseInstrInfo::
1209isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumT,
1210 MachineBasicBlock &FMBB, unsigned NumF) const {
1211 return NumT && NumF && NumT <= 2 && NumF <= 2;
1212}
1213
Evan Cheng8fb90362009-08-08 03:20:32 +00001214/// getInstrPredicate - If instruction is predicated, returns its predicate
1215/// condition, otherwise returns AL. It also returns the condition code
1216/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001217ARMCC::CondCodes
1218llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001219 int PIdx = MI->findFirstPredOperandIdx();
1220 if (PIdx == -1) {
1221 PredReg = 0;
1222 return ARMCC::AL;
1223 }
1224
1225 PredReg = MI->getOperand(PIdx+1).getReg();
1226 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1227}
1228
1229
Evan Cheng6495f632009-07-28 05:48:47 +00001230int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001231 if (Opc == ARM::B)
1232 return ARM::Bcc;
1233 else if (Opc == ARM::tB)
1234 return ARM::tBcc;
1235 else if (Opc == ARM::t2B)
1236 return ARM::t2Bcc;
1237
1238 llvm_unreachable("Unknown unconditional branch opcode!");
1239 return 0;
1240}
1241
Evan Cheng6495f632009-07-28 05:48:47 +00001242
1243void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1244 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1245 unsigned DestReg, unsigned BaseReg, int NumBytes,
1246 ARMCC::CondCodes Pred, unsigned PredReg,
1247 const ARMBaseInstrInfo &TII) {
1248 bool isSub = NumBytes < 0;
1249 if (isSub) NumBytes = -NumBytes;
1250
1251 while (NumBytes) {
1252 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1253 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1254 assert(ThisVal && "Didn't extract field correctly");
1255
1256 // We will handle these bits from offset, clear them.
1257 NumBytes &= ~ThisVal;
1258
1259 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1260
1261 // Build the new ADD / SUB.
1262 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1263 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1264 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1265 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1266 BaseReg = DestReg;
1267 }
1268}
1269
Evan Chengcdbb3f52009-08-27 01:23:50 +00001270bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1271 unsigned FrameReg, int &Offset,
1272 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001273 unsigned Opcode = MI.getOpcode();
1274 const TargetInstrDesc &Desc = MI.getDesc();
1275 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1276 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001277
Evan Cheng6495f632009-07-28 05:48:47 +00001278 // Memory operands in inline assembly always use AddrMode2.
1279 if (Opcode == ARM::INLINEASM)
1280 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001281
Evan Cheng6495f632009-07-28 05:48:47 +00001282 if (Opcode == ARM::ADDri) {
1283 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1284 if (Offset == 0) {
1285 // Turn it into a move.
1286 MI.setDesc(TII.get(ARM::MOVr));
1287 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1288 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001289 Offset = 0;
1290 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001291 } else if (Offset < 0) {
1292 Offset = -Offset;
1293 isSub = true;
1294 MI.setDesc(TII.get(ARM::SUBri));
1295 }
1296
1297 // Common case: small offset, fits into instruction.
1298 if (ARM_AM::getSOImmVal(Offset) != -1) {
1299 // Replace the FrameIndex with sp / fp
1300 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1301 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001302 Offset = 0;
1303 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001304 }
1305
1306 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1307 // as possible.
1308 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1309 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1310
1311 // We will handle these bits from offset, clear them.
1312 Offset &= ~ThisImmVal;
1313
1314 // Get the properly encoded SOImmVal field.
1315 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1316 "Bit extraction didn't work?");
1317 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1318 } else {
1319 unsigned ImmIdx = 0;
1320 int InstrOffs = 0;
1321 unsigned NumBits = 0;
1322 unsigned Scale = 1;
1323 switch (AddrMode) {
1324 case ARMII::AddrMode2: {
1325 ImmIdx = FrameRegIdx+2;
1326 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1327 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1328 InstrOffs *= -1;
1329 NumBits = 12;
1330 break;
1331 }
1332 case ARMII::AddrMode3: {
1333 ImmIdx = FrameRegIdx+2;
1334 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1335 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1336 InstrOffs *= -1;
1337 NumBits = 8;
1338 break;
1339 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001340 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001341 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001342 // Can't fold any offset even if it's zero.
1343 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001344 case ARMII::AddrMode5: {
1345 ImmIdx = FrameRegIdx+1;
1346 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1347 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1348 InstrOffs *= -1;
1349 NumBits = 8;
1350 Scale = 4;
1351 break;
1352 }
1353 default:
1354 llvm_unreachable("Unsupported addressing mode!");
1355 break;
1356 }
1357
1358 Offset += InstrOffs * Scale;
1359 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1360 if (Offset < 0) {
1361 Offset = -Offset;
1362 isSub = true;
1363 }
1364
1365 // Attempt to fold address comp. if opcode has offset bits
1366 if (NumBits > 0) {
1367 // Common case: small offset, fits into instruction.
1368 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1369 int ImmedOffset = Offset / Scale;
1370 unsigned Mask = (1 << NumBits) - 1;
1371 if ((unsigned)Offset <= Mask * Scale) {
1372 // Replace the FrameIndex with sp
1373 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1374 if (isSub)
1375 ImmedOffset |= 1 << NumBits;
1376 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001377 Offset = 0;
1378 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001379 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001380
Evan Cheng6495f632009-07-28 05:48:47 +00001381 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1382 ImmedOffset = ImmedOffset & Mask;
1383 if (isSub)
1384 ImmedOffset |= 1 << NumBits;
1385 ImmOp.ChangeToImmediate(ImmedOffset);
1386 Offset &= ~(Mask*Scale);
1387 }
1388 }
1389
Evan Chengcdbb3f52009-08-27 01:23:50 +00001390 Offset = (isSub) ? -Offset : Offset;
1391 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001392}
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001393
1394bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001395AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask, int &CmpValue) const {
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001396 switch (MI->getOpcode()) {
1397 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001398 case ARM::CMPri:
1399 case ARM::CMPzri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001400 case ARM::t2CMPri:
1401 case ARM::t2CMPzri:
1402 SrcReg = MI->getOperand(0).getReg();
Gabor Greif04ac81d2010-09-21 12:01:15 +00001403 CmpMask = ~0;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001404 CmpValue = MI->getOperand(1).getImm();
1405 return true;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001406 case ARM::TSTri:
1407 case ARM::t2TSTri:
1408 SrcReg = MI->getOperand(0).getReg();
1409 CmpMask = MI->getOperand(1).getImm();
1410 CmpValue = 0;
1411 return true;
1412 }
1413
1414 return false;
1415}
1416
1417static bool isSuitableForMask(const MachineInstr &MI, unsigned SrcReg,
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001418 int CmpMask, bool CommonUse) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001419 switch (MI.getOpcode()) {
1420 case ARM::ANDri:
1421 case ARM::t2ANDri:
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001422 if (CmpMask != MI.getOperand(2).getImm())
1423 return false;
1424 if (SrcReg == MI.getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greif04ac81d2010-09-21 12:01:15 +00001425 return true;
1426 break;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001427 }
1428
1429 return false;
1430}
1431
Bill Wendlinga6556862010-09-11 00:13:50 +00001432/// OptimizeCompareInstr - Convert the instruction supplying the argument to the
Bill Wendling92ad57f2010-09-10 23:34:19 +00001433/// comparison into one that sets the zero bit in the flags register. Update the
1434/// iterator *only* if a transformation took place.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001435bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001436OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask,
1437 int CmpValue, MachineBasicBlock::iterator &MII) const {
Bill Wendling36656612010-09-10 23:46:12 +00001438 if (CmpValue != 0)
Bill Wendling92ad57f2010-09-10 23:34:19 +00001439 return false;
1440
1441 MachineRegisterInfo &MRI = CmpInstr->getParent()->getParent()->getRegInfo();
1442 MachineRegisterInfo::def_iterator DI = MRI.def_begin(SrcReg);
1443 if (llvm::next(DI) != MRI.def_end())
1444 // Only support one definition.
1445 return false;
1446
1447 MachineInstr *MI = &*DI;
1448
Gabor Greif04ac81d2010-09-21 12:01:15 +00001449 // Masked compares sometimes use the same register as the corresponding 'and'.
1450 if (CmpMask != ~0) {
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001451 if (!isSuitableForMask(*MI, SrcReg, CmpMask, false)) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001452 MI = 0;
1453 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(SrcReg),
1454 UE = MRI.use_end(); UI != UE; ++UI) {
1455 if (UI->getParent() != CmpInstr->getParent()) continue;
1456 MachineInstr &PotentialAND = *UI;
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001457 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
Gabor Greif04ac81d2010-09-21 12:01:15 +00001458 continue;
1459 SrcReg = PotentialAND.getOperand(0).getReg();
1460 MI = &PotentialAND;
1461 break;
1462 }
1463 if (!MI) return false;
1464 }
1465 }
1466
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001467 // Conservatively refuse to convert an instruction which isn't in the same BB
1468 // as the comparison.
1469 if (MI->getParent() != CmpInstr->getParent())
1470 return false;
1471
1472 // Check that CPSR isn't set between the comparison instruction and the one we
1473 // want to change.
Evan Cheng691e64a2010-09-21 23:49:07 +00001474 MachineBasicBlock::const_iterator I = CmpInstr, E = MI,
1475 B = MI->getParent()->begin();
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001476 --I;
1477 for (; I != E; --I) {
1478 const MachineInstr &Instr = *I;
1479
1480 for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) {
1481 const MachineOperand &MO = Instr.getOperand(IO);
Bill Wendling75486db2010-08-10 21:38:11 +00001482 if (!MO.isReg() || !MO.isDef()) continue;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001483
1484 // This instruction modifies CPSR before the one we want to change. We
1485 // can't do this transformation.
1486 if (MO.getReg() == ARM::CPSR)
1487 return false;
1488 }
Evan Cheng691e64a2010-09-21 23:49:07 +00001489
1490 if (I == B)
1491 // The 'and' is below the comparison instruction.
1492 return false;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001493 }
1494
1495 // Set the "zero" bit in CPSR.
1496 switch (MI->getOpcode()) {
1497 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001498 case ARM::ADDri:
Bob Wilson3a951822010-09-15 17:12:08 +00001499 case ARM::ANDri:
1500 case ARM::t2ANDri:
Bill Wendling38ae9972010-08-11 00:23:00 +00001501 case ARM::SUBri:
1502 case ARM::t2ADDri:
Bill Wendlingad422712010-08-18 21:32:07 +00001503 case ARM::t2SUBri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001504 MI->RemoveOperand(5);
Bill Wendlingad422712010-08-18 21:32:07 +00001505 MachineInstrBuilder(MI)
1506 .addReg(ARM::CPSR, RegState::Define | RegState::Implicit);
Bill Wendling220e2402010-09-10 21:55:43 +00001507 MII = llvm::next(MachineBasicBlock::iterator(CmpInstr));
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001508 CmpInstr->eraseFromParent();
1509 return true;
1510 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001511
1512 return false;
1513}
Evan Cheng5f54ce32010-09-09 18:18:55 +00001514
1515unsigned
1516ARMBaseInstrInfo::getNumMicroOps(const MachineInstr *MI,
Evan Cheng3ef1c872010-09-10 01:29:16 +00001517 const InstrItineraryData *ItinData) const {
1518 if (!ItinData || ItinData->isEmpty())
Evan Cheng5f54ce32010-09-09 18:18:55 +00001519 return 1;
1520
1521 const TargetInstrDesc &Desc = MI->getDesc();
1522 unsigned Class = Desc.getSchedClass();
Bob Wilson064312d2010-09-15 16:28:21 +00001523 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng5f54ce32010-09-09 18:18:55 +00001524 if (UOps)
1525 return UOps;
1526
1527 unsigned Opc = MI->getOpcode();
1528 switch (Opc) {
1529 default:
1530 llvm_unreachable("Unexpected multi-uops instruction!");
1531 break;
Evan Cheng3ef1c872010-09-10 01:29:16 +00001532 case ARM::VLDMQ:
Evan Cheng5f54ce32010-09-09 18:18:55 +00001533 case ARM::VSTMQ:
1534 return 2;
1535
1536 // The number of uOps for load / store multiple are determined by the number
1537 // registers.
Evan Cheng3ef1c872010-09-10 01:29:16 +00001538 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
1539 // same cycle. The scheduling for the first load / store must be done
1540 // separately by assuming the the address is not 64-bit aligned.
1541 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
1542 // is not 64-bit aligned, then AGU would take an extra cycle.
1543 // For VFP / NEON load / store multiple, the formula is
Evan Cheng5f54ce32010-09-09 18:18:55 +00001544 // (#reg / 2) + (#reg % 2) + 1.
Evan Cheng5f54ce32010-09-09 18:18:55 +00001545 case ARM::VLDMD:
1546 case ARM::VLDMS:
1547 case ARM::VLDMD_UPD:
1548 case ARM::VLDMS_UPD:
1549 case ARM::VSTMD:
1550 case ARM::VSTMS:
1551 case ARM::VSTMD_UPD:
1552 case ARM::VSTMS_UPD: {
1553 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
1554 return (NumRegs / 2) + (NumRegs % 2) + 1;
1555 }
1556 case ARM::LDM_RET:
1557 case ARM::LDM:
1558 case ARM::LDM_UPD:
1559 case ARM::STM:
1560 case ARM::STM_UPD:
1561 case ARM::tLDM:
1562 case ARM::tLDM_UPD:
1563 case ARM::tSTM_UPD:
1564 case ARM::tPOP_RET:
1565 case ARM::tPOP:
1566 case ARM::tPUSH:
1567 case ARM::t2LDM_RET:
1568 case ARM::t2LDM:
1569 case ARM::t2LDM_UPD:
1570 case ARM::t2STM:
1571 case ARM::t2STM_UPD: {
Evan Cheng3ef1c872010-09-10 01:29:16 +00001572 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
1573 if (Subtarget.isCortexA8()) {
1574 // 4 registers would be issued: 1, 2, 1.
1575 // 5 registers would be issued: 1, 2, 2.
1576 return 1 + (NumRegs / 2);
1577 } else if (Subtarget.isCortexA9()) {
1578 UOps = (NumRegs / 2);
1579 // If there are odd number of registers or if it's not 64-bit aligned,
1580 // then it takes an extra AGU (Address Generation Unit) cycle.
1581 if ((NumRegs % 2) ||
1582 !MI->hasOneMemOperand() ||
1583 (*MI->memoperands_begin())->getAlignment() < 8)
1584 ++UOps;
1585 return UOps;
1586 } else {
1587 // Assume the worst.
1588 return NumRegs;
1589 }
Evan Cheng5f54ce32010-09-09 18:18:55 +00001590 }
1591 }
1592}