blob: f053e819adb477c032f2b08230f759835a6e576b [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000032#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000034#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000037using namespace llvm;
38
39static cl::opt<bool>
40EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
41 cl::desc("Enable ARM 2-addr to 3-addr conv"));
42
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000043ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
44 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
45 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000046}
47
48MachineInstr *
49ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
50 MachineBasicBlock::iterator &MBBI,
51 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000052 // FIXME: Thumb2 support.
53
David Goodwin334c2642009-07-08 16:09:28 +000054 if (!EnableARM3Addr)
55 return NULL;
56
57 MachineInstr *MI = MBBI;
58 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +000059 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +000060 bool isPre = false;
61 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
62 default: return NULL;
63 case ARMII::IndexModePre:
64 isPre = true;
65 break;
66 case ARMII::IndexModePost:
67 break;
68 }
69
70 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
71 // operation.
72 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
73 if (MemOpc == 0)
74 return NULL;
75
76 MachineInstr *UpdateMI = NULL;
77 MachineInstr *MemMI = NULL;
78 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
79 const TargetInstrDesc &TID = MI->getDesc();
80 unsigned NumOps = TID.getNumOperands();
81 bool isLoad = !TID.mayStore();
82 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
83 const MachineOperand &Base = MI->getOperand(2);
84 const MachineOperand &Offset = MI->getOperand(NumOps-3);
85 unsigned WBReg = WB.getReg();
86 unsigned BaseReg = Base.getReg();
87 unsigned OffReg = Offset.getReg();
88 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
89 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
90 switch (AddrMode) {
91 default:
92 assert(false && "Unknown indexed op!");
93 return NULL;
94 case ARMII::AddrMode2: {
95 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
96 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
97 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000098 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000099 // Can't encode it in a so_imm operand. This transformation will
100 // add more than 1 instruction. Abandon!
101 return NULL;
102 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000103 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000104 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000105 .addImm(Pred).addReg(0).addReg(0);
106 } else if (Amt != 0) {
107 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
108 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
109 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000110 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000111 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
112 .addImm(Pred).addReg(0).addReg(0);
113 } else
114 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000115 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000116 .addReg(BaseReg).addReg(OffReg)
117 .addImm(Pred).addReg(0).addReg(0);
118 break;
119 }
120 case ARMII::AddrMode3 : {
121 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
122 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
123 if (OffReg == 0)
124 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
125 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000126 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000127 .addReg(BaseReg).addImm(Amt)
128 .addImm(Pred).addReg(0).addReg(0);
129 else
130 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000131 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000132 .addReg(BaseReg).addReg(OffReg)
133 .addImm(Pred).addReg(0).addReg(0);
134 break;
135 }
136 }
137
138 std::vector<MachineInstr*> NewMIs;
139 if (isPre) {
140 if (isLoad)
141 MemMI = BuildMI(MF, MI->getDebugLoc(),
142 get(MemOpc), MI->getOperand(0).getReg())
143 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
144 else
145 MemMI = BuildMI(MF, MI->getDebugLoc(),
146 get(MemOpc)).addReg(MI->getOperand(1).getReg())
147 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
148 NewMIs.push_back(MemMI);
149 NewMIs.push_back(UpdateMI);
150 } else {
151 if (isLoad)
152 MemMI = BuildMI(MF, MI->getDebugLoc(),
153 get(MemOpc), MI->getOperand(0).getReg())
154 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
155 else
156 MemMI = BuildMI(MF, MI->getDebugLoc(),
157 get(MemOpc)).addReg(MI->getOperand(1).getReg())
158 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
159 if (WB.isDead())
160 UpdateMI->getOperand(0).setIsDead();
161 NewMIs.push_back(UpdateMI);
162 NewMIs.push_back(MemMI);
163 }
164
165 // Transfer LiveVariables states, kill / dead info.
166 if (LV) {
167 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
168 MachineOperand &MO = MI->getOperand(i);
169 if (MO.isReg() && MO.getReg() &&
170 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
171 unsigned Reg = MO.getReg();
172
173 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
174 if (MO.isDef()) {
175 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
176 if (MO.isDead())
177 LV->addVirtualRegisterDead(Reg, NewMI);
178 }
179 if (MO.isUse() && MO.isKill()) {
180 for (unsigned j = 0; j < 2; ++j) {
181 // Look at the two new MI's in reverse order.
182 MachineInstr *NewMI = NewMIs[j];
183 if (!NewMI->readsRegister(Reg))
184 continue;
185 LV->addVirtualRegisterKilled(Reg, NewMI);
186 if (VI.removeKill(MI))
187 VI.Kills.push_back(NewMI);
188 break;
189 }
190 }
191 }
192 }
193 }
194
195 MFI->insert(MBBI, NewMIs[1]);
196 MFI->insert(MBBI, NewMIs[0]);
197 return NewMIs[0];
198}
199
Evan Cheng2457f2c2010-05-22 01:47:14 +0000200bool
201ARMBaseInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Jim Grosbach18f30e62010-06-02 21:53:11 +0000202 MachineBasicBlock::iterator MI,
203 const std::vector<CalleeSavedInfo> &CSI,
204 const TargetRegisterInfo *TRI) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +0000205 if (CSI.empty())
206 return false;
207
208 DebugLoc DL;
209 if (MI != MBB.end()) DL = MI->getDebugLoc();
210
211 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
212 unsigned Reg = CSI[i].getReg();
213 bool isKill = true;
214
215 // Add the callee-saved register as live-in unless it's LR and
216 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
217 // then it's already added to the function and entry block live-in sets.
218 if (Reg == ARM::LR) {
219 MachineFunction &MF = *MBB.getParent();
220 if (MF.getFrameInfo()->isReturnAddressTaken() &&
221 MF.getRegInfo().isLiveIn(Reg))
222 isKill = false;
223 }
224
225 if (isKill)
226 MBB.addLiveIn(Reg);
227
228 // Insert the spill to the stack frame. The register is killed at the spill
229 //
Rafael Espindola42d075c2010-06-02 20:02:30 +0000230 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Evan Cheng2457f2c2010-05-22 01:47:14 +0000231 storeRegToStackSlot(MBB, MI, Reg, isKill,
Rafael Espindola42d075c2010-06-02 20:02:30 +0000232 CSI[i].getFrameIdx(), RC, TRI);
Evan Cheng2457f2c2010-05-22 01:47:14 +0000233 }
234 return true;
235}
236
David Goodwin334c2642009-07-08 16:09:28 +0000237// Branch analysis.
238bool
239ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
240 MachineBasicBlock *&FBB,
241 SmallVectorImpl<MachineOperand> &Cond,
242 bool AllowModify) const {
243 // If the block has no terminators, it just falls into the block after it.
244 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000245 if (I == MBB.begin())
246 return false;
247 --I;
248 while (I->isDebugValue()) {
249 if (I == MBB.begin())
250 return false;
251 --I;
252 }
253 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000254 return false;
255
256 // Get the last instruction in the block.
257 MachineInstr *LastInst = I;
258
259 // If there is only one terminator instruction, process it.
260 unsigned LastOpc = LastInst->getOpcode();
261 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000262 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000263 TBB = LastInst->getOperand(0).getMBB();
264 return false;
265 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000266 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000267 // Block ends with fall-through condbranch.
268 TBB = LastInst->getOperand(0).getMBB();
269 Cond.push_back(LastInst->getOperand(1));
270 Cond.push_back(LastInst->getOperand(2));
271 return false;
272 }
273 return true; // Can't handle indirect branch.
274 }
275
276 // Get the instruction before it if it is a terminator.
277 MachineInstr *SecondLastInst = I;
278
279 // If there are three terminators, we don't know what sort of block this is.
280 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
281 return true;
282
Evan Cheng5ca53a72009-07-27 18:20:05 +0000283 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000284 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000285 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000286 TBB = SecondLastInst->getOperand(0).getMBB();
287 Cond.push_back(SecondLastInst->getOperand(1));
288 Cond.push_back(SecondLastInst->getOperand(2));
289 FBB = LastInst->getOperand(0).getMBB();
290 return false;
291 }
292
293 // If the block ends with two unconditional branches, handle it. The second
294 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000295 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000296 TBB = SecondLastInst->getOperand(0).getMBB();
297 I = LastInst;
298 if (AllowModify)
299 I->eraseFromParent();
300 return false;
301 }
302
303 // ...likewise if it ends with a branch table followed by an unconditional
304 // branch. The branch folder can create these, and we must get rid of them for
305 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000306 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
307 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000308 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000309 I = LastInst;
310 if (AllowModify)
311 I->eraseFromParent();
312 return true;
313 }
314
315 // Otherwise, can't handle this.
316 return true;
317}
318
319
320unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000321 MachineBasicBlock::iterator I = MBB.end();
322 if (I == MBB.begin()) return 0;
323 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000324 while (I->isDebugValue()) {
325 if (I == MBB.begin())
326 return 0;
327 --I;
328 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000329 if (!isUncondBranchOpcode(I->getOpcode()) &&
330 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000331 return 0;
332
333 // Remove the branch.
334 I->eraseFromParent();
335
336 I = MBB.end();
337
338 if (I == MBB.begin()) return 1;
339 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000340 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000341 return 1;
342
343 // Remove the branch.
344 I->eraseFromParent();
345 return 2;
346}
347
348unsigned
349ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000350 MachineBasicBlock *FBB,
351 const SmallVectorImpl<MachineOperand> &Cond,
352 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000353 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
354 int BOpc = !AFI->isThumbFunction()
355 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
356 int BccOpc = !AFI->isThumbFunction()
357 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000358
359 // Shouldn't be a fall through.
360 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
361 assert((Cond.size() == 2 || Cond.size() == 0) &&
362 "ARM branch conditions have two components!");
363
364 if (FBB == 0) {
365 if (Cond.empty()) // Unconditional branch?
Stuart Hastings3bf91252010-06-17 22:43:56 +0000366 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
David Goodwin334c2642009-07-08 16:09:28 +0000367 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000368 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000369 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
370 return 1;
371 }
372
373 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000374 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000375 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Stuart Hastings3bf91252010-06-17 22:43:56 +0000376 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000377 return 2;
378}
379
380bool ARMBaseInstrInfo::
381ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
382 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
383 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
384 return false;
385}
386
David Goodwin334c2642009-07-08 16:09:28 +0000387bool ARMBaseInstrInfo::
388PredicateInstruction(MachineInstr *MI,
389 const SmallVectorImpl<MachineOperand> &Pred) const {
390 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000391 if (isUncondBranchOpcode(Opc)) {
392 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000393 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
394 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
395 return true;
396 }
397
398 int PIdx = MI->findFirstPredOperandIdx();
399 if (PIdx != -1) {
400 MachineOperand &PMO = MI->getOperand(PIdx);
401 PMO.setImm(Pred[0].getImm());
402 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
403 return true;
404 }
405 return false;
406}
407
408bool ARMBaseInstrInfo::
409SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
410 const SmallVectorImpl<MachineOperand> &Pred2) const {
411 if (Pred1.size() > 2 || Pred2.size() > 2)
412 return false;
413
414 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
415 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
416 if (CC1 == CC2)
417 return true;
418
419 switch (CC1) {
420 default:
421 return false;
422 case ARMCC::AL:
423 return true;
424 case ARMCC::HS:
425 return CC2 == ARMCC::HI;
426 case ARMCC::LS:
427 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
428 case ARMCC::GE:
429 return CC2 == ARMCC::GT;
430 case ARMCC::LE:
431 return CC2 == ARMCC::LT;
432 }
433}
434
435bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
436 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000437 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000438 const TargetInstrDesc &TID = MI->getDesc();
439 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
440 return false;
441
442 bool Found = false;
443 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
444 const MachineOperand &MO = MI->getOperand(i);
445 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
446 Pred.push_back(MO);
447 Found = true;
448 }
449 }
450
451 return Found;
452}
453
Evan Chengac0869d2009-11-21 06:21:52 +0000454/// isPredicable - Return true if the specified instruction can be predicated.
455/// By default, this returns true for every instruction with a
456/// PredicateOperand.
457bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
458 const TargetInstrDesc &TID = MI->getDesc();
459 if (!TID.isPredicable())
460 return false;
461
462 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
463 ARMFunctionInfo *AFI =
464 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000465 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000466 }
467 return true;
468}
David Goodwin334c2642009-07-08 16:09:28 +0000469
Chris Lattner56856b12009-12-03 06:58:32 +0000470/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
471DISABLE_INLINE
David Goodwin334c2642009-07-08 16:09:28 +0000472static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000473 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000474static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
475 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000476 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000477 return JT[JTI].MBBs.size();
478}
479
480/// GetInstSize - Return the size of the specified MachineInstr.
481///
482unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
483 const MachineBasicBlock &MBB = *MI->getParent();
484 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000485 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000486
487 // Basic size info comes from the TSFlags field.
488 const TargetInstrDesc &TID = MI->getDesc();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000489 uint64_t TSFlags = TID.TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000490
Evan Chenga0ee8622009-07-31 22:22:22 +0000491 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000492 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
493 default: {
494 // If this machine instr is an inline asm, measure it.
495 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000496 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000497 if (MI->isLabel())
498 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000499 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000500 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000501 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000502 case TargetOpcode::IMPLICIT_DEF:
503 case TargetOpcode::KILL:
504 case TargetOpcode::DBG_LABEL:
505 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000506 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000507 return 0;
508 }
509 break;
510 }
Evan Cheng78947622009-07-24 18:20:44 +0000511 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
512 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
513 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000514 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000515 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000516 case ARM::CONSTPOOL_ENTRY:
517 // If this machine instr is a constant pool entry, its size is recorded as
518 // operand #2.
519 return MI->getOperand(2).getImm();
Jim Grosbach5eb19512010-05-22 01:06:18 +0000520 case ARM::Int_eh_sjlj_longjmp:
521 return 16;
522 case ARM::tInt_eh_sjlj_longjmp:
523 return 10;
Evan Cheng78947622009-07-24 18:20:44 +0000524 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000525 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000526 return 20;
Jim Grosbachd1228742009-12-01 18:10:36 +0000527 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000528 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000529 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000530 return 12;
David Goodwin334c2642009-07-08 16:09:28 +0000531 case ARM::BR_JTr:
532 case ARM::BR_JTm:
533 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000534 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000535 case ARM::t2BR_JT:
536 case ARM::t2TBB:
537 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000538 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000539 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
540 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000541 unsigned EntrySize = (Opc == ARM::t2TBB)
542 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000543 unsigned NumOps = TID.getNumOperands();
544 MachineOperand JTOP =
545 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
546 unsigned JTI = JTOP.getIndex();
547 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000548 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000549 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
550 assert(JTI < JT.size());
551 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
552 // 4 aligned. The assembler / linker may add 2 byte padding just before
553 // the JT entries. The size does not include this padding; the
554 // constant islands pass does separate bookkeeping for it.
555 // FIXME: If we know the size of the function is less than (1 << 16) *2
556 // bytes, we can use 16-bit entries instead. Then there won't be an
557 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000558 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
559 unsigned NumEntries = getNumJTEntries(JT, JTI);
560 if (Opc == ARM::t2TBB && (NumEntries & 1))
561 // Make sure the instruction that follows TBB is 2-byte aligned.
562 // FIXME: Constant island pass should insert an "ALIGN" instruction
563 // instead.
564 ++NumEntries;
565 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000566 }
567 default:
568 // Otherwise, pseudo-instruction sizes are zero.
569 return 0;
570 }
571 }
572 }
573 return 0; // Not reached
574}
575
576/// Return true if the instruction is a register to register move and
577/// leave the source and dest operands in the passed parameters.
578///
579bool
580ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
581 unsigned &SrcReg, unsigned &DstReg,
582 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000583 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000584 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000585 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000586 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000587 case ARM::VMOVDneon:
Evan Chengb63387a2010-05-06 06:36:08 +0000588 case ARM::VMOVQ:
589 case ARM::VMOVQQ : {
David Goodwin334c2642009-07-08 16:09:28 +0000590 SrcReg = MI.getOperand(1).getReg();
591 DstReg = MI.getOperand(0).getReg();
Evan Chengb63387a2010-05-06 06:36:08 +0000592 SrcSubIdx = MI.getOperand(1).getSubReg();
593 DstSubIdx = MI.getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000594 return true;
595 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000596 case ARM::MOVr:
Dale Johannesen6470a112010-06-15 22:08:33 +0000597 case ARM::MOVr_TC:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000598 case ARM::tMOVr:
599 case ARM::tMOVgpr2tgpr:
600 case ARM::tMOVtgpr2gpr:
601 case ARM::tMOVgpr2gpr:
602 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000603 assert(MI.getDesc().getNumOperands() >= 2 &&
604 MI.getOperand(0).isReg() &&
605 MI.getOperand(1).isReg() &&
606 "Invalid ARM MOV instruction");
607 SrcReg = MI.getOperand(1).getReg();
608 DstReg = MI.getOperand(0).getReg();
Evan Chengb63387a2010-05-06 06:36:08 +0000609 SrcSubIdx = MI.getOperand(1).getSubReg();
610 DstSubIdx = MI.getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000611 return true;
612 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000613 }
David Goodwin334c2642009-07-08 16:09:28 +0000614
615 return false;
616}
617
Jim Grosbach764ab522009-08-11 15:33:49 +0000618unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000619ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
620 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000621 switch (MI->getOpcode()) {
622 default: break;
623 case ARM::LDR:
624 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000625 if (MI->getOperand(1).isFI() &&
626 MI->getOperand(2).isReg() &&
627 MI->getOperand(3).isImm() &&
628 MI->getOperand(2).getReg() == 0 &&
629 MI->getOperand(3).getImm() == 0) {
630 FrameIndex = MI->getOperand(1).getIndex();
631 return MI->getOperand(0).getReg();
632 }
Evan Chengdced03f2009-07-27 00:24:36 +0000633 break;
634 case ARM::t2LDRi12:
635 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000636 if (MI->getOperand(1).isFI() &&
637 MI->getOperand(2).isImm() &&
638 MI->getOperand(2).getImm() == 0) {
639 FrameIndex = MI->getOperand(1).getIndex();
640 return MI->getOperand(0).getReg();
641 }
Evan Chengdced03f2009-07-27 00:24:36 +0000642 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000643 case ARM::VLDRD:
644 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000645 if (MI->getOperand(1).isFI() &&
646 MI->getOperand(2).isImm() &&
647 MI->getOperand(2).getImm() == 0) {
648 FrameIndex = MI->getOperand(1).getIndex();
649 return MI->getOperand(0).getReg();
650 }
Evan Chengdced03f2009-07-27 00:24:36 +0000651 break;
David Goodwin334c2642009-07-08 16:09:28 +0000652 }
653
654 return 0;
655}
656
657unsigned
658ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
659 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000660 switch (MI->getOpcode()) {
661 default: break;
662 case ARM::STR:
663 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000664 if (MI->getOperand(1).isFI() &&
665 MI->getOperand(2).isReg() &&
666 MI->getOperand(3).isImm() &&
667 MI->getOperand(2).getReg() == 0 &&
668 MI->getOperand(3).getImm() == 0) {
669 FrameIndex = MI->getOperand(1).getIndex();
670 return MI->getOperand(0).getReg();
671 }
Evan Chengdced03f2009-07-27 00:24:36 +0000672 break;
673 case ARM::t2STRi12:
674 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000675 if (MI->getOperand(1).isFI() &&
676 MI->getOperand(2).isImm() &&
677 MI->getOperand(2).getImm() == 0) {
678 FrameIndex = MI->getOperand(1).getIndex();
679 return MI->getOperand(0).getReg();
680 }
Evan Chengdced03f2009-07-27 00:24:36 +0000681 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000682 case ARM::VSTRD:
683 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000684 if (MI->getOperand(1).isFI() &&
685 MI->getOperand(2).isImm() &&
686 MI->getOperand(2).getImm() == 0) {
687 FrameIndex = MI->getOperand(1).getIndex();
688 return MI->getOperand(0).getReg();
689 }
Evan Chengdced03f2009-07-27 00:24:36 +0000690 break;
David Goodwin334c2642009-07-08 16:09:28 +0000691 }
692
693 return 0;
694}
695
696bool
697ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
698 MachineBasicBlock::iterator I,
699 unsigned DestReg, unsigned SrcReg,
700 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000701 const TargetRegisterClass *SrcRC,
702 DebugLoc DL) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000703 // tGPR or tcGPR is used sometimes in ARM instructions that need to avoid
704 // using certain registers. Just treat them as GPR here.
705 if (DestRC == ARM::tGPRRegisterClass || DestRC == ARM::tcGPRRegisterClass)
Bob Wilson1665b0a2010-02-16 17:24:15 +0000706 DestRC = ARM::GPRRegisterClass;
Dale Johannesen6470a112010-06-15 22:08:33 +0000707 if (SrcRC == ARM::tGPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass)
Bob Wilson1665b0a2010-02-16 17:24:15 +0000708 SrcRC = ARM::GPRRegisterClass;
709
Rafael Espindolad31f9722010-06-29 14:02:34 +0000710 if (DestRC == ARM::SPR_8RegisterClass)
711 DestRC = ARM::SPRRegisterClass;
712 if (SrcRC == ARM::SPR_8RegisterClass)
713 SrcRC = ARM::SPRRegisterClass;
714
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000715 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
716 if (DestRC == ARM::DPR_8RegisterClass)
717 DestRC = ARM::DPR_VFP2RegisterClass;
718 if (SrcRC == ARM::DPR_8RegisterClass)
719 SrcRC = ARM::DPR_VFP2RegisterClass;
Evan Chengb4db6a42009-11-03 05:51:39 +0000720
Rafael Espindolaa5e82a52010-07-06 16:24:34 +0000721 // NEONMoveFixPass will convert VFP moves to NEON moves when profitable.
722 if (DestRC == ARM::DPR_VFP2RegisterClass)
723 DestRC = ARM::DPRRegisterClass;
724 if (SrcRC == ARM::DPR_VFP2RegisterClass)
725 SrcRC = ARM::DPRRegisterClass;
726
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000727 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
728 if (DestRC == ARM::QPR_VFP2RegisterClass ||
729 DestRC == ARM::QPR_8RegisterClass)
730 DestRC = ARM::QPRRegisterClass;
731 if (SrcRC == ARM::QPR_VFP2RegisterClass ||
732 SrcRC == ARM::QPR_8RegisterClass)
733 SrcRC = ARM::QPRRegisterClass;
734
Evan Cheng22c687b2010-05-14 02:13:41 +0000735 // Allow QQPR / QQPR_VFP2 cross-class copies.
736 if (DestRC == ARM::QQPR_VFP2RegisterClass)
Evan Chengb63387a2010-05-06 06:36:08 +0000737 DestRC = ARM::QQPRRegisterClass;
Evan Cheng22c687b2010-05-14 02:13:41 +0000738 if (SrcRC == ARM::QQPR_VFP2RegisterClass)
Evan Chengb63387a2010-05-06 06:36:08 +0000739 SrcRC = ARM::QQPRRegisterClass;
740
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000741 // Disallow copies of unequal sizes.
742 if (DestRC != SrcRC && DestRC->getSize() != SrcRC->getSize())
743 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000744
David Goodwin7bfdca02009-08-05 21:02:22 +0000745 if (DestRC == ARM::GPRRegisterClass) {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000746 if (SrcRC == ARM::SPRRegisterClass)
747 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVRS), DestReg)
748 .addReg(SrcReg));
749 else
750 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
751 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000752 } else {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000753 unsigned Opc;
754
755 if (DestRC == ARM::SPRRegisterClass)
756 Opc = (SrcRC == ARM::GPRRegisterClass ? ARM::VMOVSR : ARM::VMOVS);
757 else if (DestRC == ARM::DPRRegisterClass)
758 Opc = ARM::VMOVD;
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000759 else if (DestRC == ARM::QPRRegisterClass)
760 Opc = ARM::VMOVQ;
Evan Chengb63387a2010-05-06 06:36:08 +0000761 else if (DestRC == ARM::QQPRRegisterClass)
762 Opc = ARM::VMOVQQ;
Evan Cheng22c687b2010-05-14 02:13:41 +0000763 else if (DestRC == ARM::QQQQPRRegisterClass)
764 Opc = ARM::VMOVQQQQ;
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000765 else
766 return false;
767
Bob Wilson14f1d4e2010-06-15 05:51:27 +0000768 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
769 MIB.addReg(SrcReg);
770 if (Opc != ARM::VMOVQQ && Opc != ARM::VMOVQQQQ)
771 AddDefaultPred(MIB);
David Goodwin7bfdca02009-08-05 21:02:22 +0000772 }
David Goodwin334c2642009-07-08 16:09:28 +0000773
774 return true;
775}
776
Evan Chengc10b5af2010-05-07 00:24:52 +0000777static const
778MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
779 unsigned Reg, unsigned SubIdx, unsigned State,
780 const TargetRegisterInfo *TRI) {
781 if (!SubIdx)
782 return MIB.addReg(Reg, State);
783
784 if (TargetRegisterInfo::isPhysicalRegister(Reg))
785 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
786 return MIB.addReg(Reg, State, SubIdx);
787}
788
David Goodwin334c2642009-07-08 16:09:28 +0000789void ARMBaseInstrInfo::
790storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
791 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000792 const TargetRegisterClass *RC,
793 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000794 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000795 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000796 MachineFunction &MF = *MBB.getParent();
797 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000798 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000799
800 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000801 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000802 MachineMemOperand::MOStore, 0,
803 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000804 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000805
Bob Wilson0eb0c742010-02-16 22:01:59 +0000806 // tGPR is used sometimes in ARM instructions that need to avoid using
807 // certain registers. Just treat it as GPR here.
Dale Johannesen6470a112010-06-15 22:08:33 +0000808 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000809 RC = ARM::GPRRegisterClass;
810
Bob Wilsonebe99b22010-06-18 21:32:42 +0000811 switch (RC->getID()) {
812 case ARM::GPRRegClassID:
Evan Cheng5732ca02009-07-27 03:14:20 +0000813 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000814 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000815 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000816 break;
817 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000818 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
819 .addReg(SrcReg, getKillRegState(isKill))
820 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000821 break;
822 case ARM::DPRRegClassID:
823 case ARM::DPR_VFP2RegClassID:
824 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000825 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000826 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000827 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000828 break;
829 case ARM::QPRRegClassID:
830 case ARM::QPR_VFP2RegClassID:
831 case ARM::QPR_8RegClassID:
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000832 // FIXME: Neon instructions should support predicates
Evan Chengb63387a2010-05-06 06:36:08 +0000833 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng69b9f982010-05-13 01:12:06 +0000834 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000835 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000836 .addReg(SrcReg, getKillRegState(isKill))
837 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000838 } else {
Evan Cheng69b9f982010-05-13 01:12:06 +0000839 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQ))
840 .addReg(SrcReg, getKillRegState(isKill))
841 .addFrameIndex(FI)
842 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
843 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000844 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000845 break;
846 case ARM::QQPRRegClassID:
847 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000848 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng22c687b2010-05-14 02:13:41 +0000849 // FIXME: It's possible to only store part of the QQ register if the
850 // spilled def has a sub-register index.
Evan Cheng435d4992010-05-07 02:04:02 +0000851 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VST2q32))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000852 .addFrameIndex(FI).addImm(16);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000853 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
854 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
855 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
856 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000857 AddDefaultPred(MIB.addMemOperand(MMO));
858 } else {
859 MachineInstrBuilder MIB =
860 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMD))
861 .addFrameIndex(FI)
862 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4)))
863 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000864 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
865 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
866 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
867 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000868 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000869 break;
870 case ARM::QQQQPRRegClassID: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000871 MachineInstrBuilder MIB =
872 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMD))
873 .addFrameIndex(FI)
874 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4)))
875 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000876 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
877 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
878 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
879 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
880 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
881 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
882 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
883 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
Bob Wilsonebe99b22010-06-18 21:32:42 +0000884 break;
885 }
886 default:
887 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000888 }
889}
890
David Goodwin334c2642009-07-08 16:09:28 +0000891void ARMBaseInstrInfo::
892loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
893 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000894 const TargetRegisterClass *RC,
895 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000896 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000897 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000898 MachineFunction &MF = *MBB.getParent();
899 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000900 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000901 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000902 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000903 MachineMemOperand::MOLoad, 0,
904 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000905 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000906
Bob Wilson0eb0c742010-02-16 22:01:59 +0000907 // tGPR is used sometimes in ARM instructions that need to avoid using
908 // certain registers. Just treat it as GPR here.
Dale Johannesen6470a112010-06-15 22:08:33 +0000909 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000910 RC = ARM::GPRRegisterClass;
911
Bob Wilsonebe99b22010-06-18 21:32:42 +0000912 switch (RC->getID()) {
913 case ARM::GPRRegClassID:
Evan Cheng5732ca02009-07-27 03:14:20 +0000914 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000915 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000916 break;
917 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000918 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
919 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000920 break;
921 case ARM::DPRRegClassID:
922 case ARM::DPR_VFP2RegClassID:
923 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000924 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000925 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000926 break;
927 case ARM::QPRRegClassID:
928 case ARM::QPR_VFP2RegClassID:
929 case ARM::QPR_8RegClassID:
Evan Chengb63387a2010-05-06 06:36:08 +0000930 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng69b9f982010-05-13 01:12:06 +0000931 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000932 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000933 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000934 } else {
Evan Cheng69b9f982010-05-13 01:12:06 +0000935 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQ), DestReg)
936 .addFrameIndex(FI)
937 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
938 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000939 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000940 break;
941 case ARM::QQPRRegClassID:
942 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000943 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
944 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLD2q32));
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000945 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
946 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
947 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
948 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
Bob Wilsonf967ca02010-07-06 21:26:18 +0000949 AddDefaultPred(MIB.addFrameIndex(FI).addImm(16).addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000950 } else {
951 MachineInstrBuilder MIB =
952 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMD))
953 .addFrameIndex(FI)
954 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4)))
955 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000956 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
957 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
958 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
959 AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000960 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000961 break;
962 case ARM::QQQQPRRegClassID: {
963 MachineInstrBuilder MIB =
964 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMD))
965 .addFrameIndex(FI)
966 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4)))
967 .addMemOperand(MMO);
968 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
969 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
970 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
971 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
972 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI);
973 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI);
974 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI);
975 AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI);
976 break;
977 }
978 default:
979 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000980 }
981}
982
Evan Cheng62b50652010-04-26 07:39:25 +0000983MachineInstr*
984ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000985 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +0000986 const MDNode *MDPtr,
987 DebugLoc DL) const {
988 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
989 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
990 return &*MIB;
991}
992
David Goodwin334c2642009-07-08 16:09:28 +0000993MachineInstr *ARMBaseInstrInfo::
994foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
995 const SmallVectorImpl<unsigned> &Ops, int FI) const {
996 if (Ops.size() != 1) return NULL;
997
998 unsigned OpNum = Ops[0];
999 unsigned Opc = MI->getOpcode();
1000 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +00001001 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +00001002 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +00001003 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
1004 return NULL;
1005 unsigned Pred = MI->getOperand(2).getImm();
1006 unsigned PredReg = MI->getOperand(3).getReg();
1007 if (OpNum == 0) { // move -> store
1008 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001009 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +00001010 bool isKill = MI->getOperand(1).isKill();
1011 bool isUndef = MI->getOperand(1).isUndef();
1012 if (Opc == ARM::MOVr)
1013 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +00001014 .addReg(SrcReg,
1015 getKillRegState(isKill) | getUndefRegState(isUndef),
1016 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001017 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
1018 else // ARM::t2MOVr
1019 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +00001020 .addReg(SrcReg,
1021 getKillRegState(isKill) | getUndefRegState(isUndef),
1022 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001023 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
1024 } else { // move -> load
1025 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001026 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +00001027 bool isDead = MI->getOperand(0).isDead();
1028 bool isUndef = MI->getOperand(0).isUndef();
1029 if (Opc == ARM::MOVr)
1030 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
1031 .addReg(DstReg,
1032 RegState::Define |
1033 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +00001034 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001035 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
1036 else // ARM::t2MOVr
1037 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
1038 .addReg(DstReg,
1039 RegState::Define |
1040 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +00001041 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001042 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +00001043 }
Evan Cheng19068ba2009-08-10 06:32:05 +00001044 } else if (Opc == ARM::tMOVgpr2gpr ||
1045 Opc == ARM::tMOVtgpr2gpr ||
1046 Opc == ARM::tMOVgpr2tgpr) {
1047 if (OpNum == 0) { // move -> store
1048 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001049 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +00001050 bool isKill = MI->getOperand(1).isKill();
1051 bool isUndef = MI->getOperand(1).isUndef();
1052 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +00001053 .addReg(SrcReg,
1054 getKillRegState(isKill) | getUndefRegState(isUndef),
1055 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001056 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
1057 } else { // move -> load
1058 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001059 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +00001060 bool isDead = MI->getOperand(0).isDead();
1061 bool isUndef = MI->getOperand(0).isUndef();
1062 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
1063 .addReg(DstReg,
1064 RegState::Define |
1065 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +00001066 getUndefRegState(isUndef),
1067 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +00001068 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
1069 }
Jim Grosbache5165492009-11-09 00:11:35 +00001070 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +00001071 unsigned Pred = MI->getOperand(2).getImm();
1072 unsigned PredReg = MI->getOperand(3).getReg();
1073 if (OpNum == 0) { // move -> store
1074 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001075 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +00001076 bool isKill = MI->getOperand(1).isKill();
1077 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +00001078 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +00001079 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
1080 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +00001081 .addFrameIndex(FI)
1082 .addImm(0).addImm(Pred).addReg(PredReg);
1083 } else { // move -> load
1084 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001085 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +00001086 bool isDead = MI->getOperand(0).isDead();
1087 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +00001088 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +00001089 .addReg(DstReg,
1090 RegState::Define |
1091 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +00001092 getUndefRegState(isUndef),
1093 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +00001094 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
1095 }
Evan Cheng69b9f982010-05-13 01:12:06 +00001096 } else if (Opc == ARM::VMOVD || Opc == ARM::VMOVDneon) {
David Goodwin334c2642009-07-08 16:09:28 +00001097 unsigned Pred = MI->getOperand(2).getImm();
1098 unsigned PredReg = MI->getOperand(3).getReg();
1099 if (OpNum == 0) { // move -> store
1100 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001101 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +00001102 bool isKill = MI->getOperand(1).isKill();
1103 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +00001104 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +00001105 .addReg(SrcReg,
1106 getKillRegState(isKill) | getUndefRegState(isUndef),
1107 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +00001108 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
1109 } else { // move -> load
1110 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +00001111 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +00001112 bool isDead = MI->getOperand(0).isDead();
1113 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +00001114 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +00001115 .addReg(DstReg,
1116 RegState::Define |
1117 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +00001118 getUndefRegState(isUndef),
1119 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +00001120 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
1121 }
Evan Cheng69b9f982010-05-13 01:12:06 +00001122 } else if (Opc == ARM::VMOVQ) {
1123 MachineFrameInfo &MFI = *MF.getFrameInfo();
1124 unsigned Pred = MI->getOperand(2).getImm();
1125 unsigned PredReg = MI->getOperand(3).getReg();
1126 if (OpNum == 0) { // move -> store
1127 unsigned SrcReg = MI->getOperand(1).getReg();
1128 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
1129 bool isKill = MI->getOperand(1).isKill();
1130 bool isUndef = MI->getOperand(1).isUndef();
1131 if (MFI.getObjectAlignment(FI) >= 16 &&
1132 getRegisterInfo().canRealignStack(MF)) {
1133 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VST1q))
Bob Wilsonf967ca02010-07-06 21:26:18 +00001134 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +00001135 .addReg(SrcReg,
1136 getKillRegState(isKill) | getUndefRegState(isUndef),
1137 SrcSubReg)
1138 .addImm(Pred).addReg(PredReg);
1139 } else {
1140 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTMQ))
1141 .addReg(SrcReg,
1142 getKillRegState(isKill) | getUndefRegState(isUndef),
1143 SrcSubReg)
1144 .addFrameIndex(FI).addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
1145 .addImm(Pred).addReg(PredReg);
1146 }
1147 } else { // move -> load
1148 unsigned DstReg = MI->getOperand(0).getReg();
1149 unsigned DstSubReg = MI->getOperand(0).getSubReg();
1150 bool isDead = MI->getOperand(0).isDead();
1151 bool isUndef = MI->getOperand(0).isUndef();
1152 if (MFI.getObjectAlignment(FI) >= 16 &&
1153 getRegisterInfo().canRealignStack(MF)) {
1154 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLD1q))
1155 .addReg(DstReg,
1156 RegState::Define |
1157 getDeadRegState(isDead) |
1158 getUndefRegState(isUndef),
1159 DstSubReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +00001160 .addFrameIndex(FI).addImm(16).addImm(Pred).addReg(PredReg);
Evan Cheng69b9f982010-05-13 01:12:06 +00001161 } else {
1162 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDMQ))
1163 .addReg(DstReg,
1164 RegState::Define |
1165 getDeadRegState(isDead) |
1166 getUndefRegState(isUndef),
1167 DstSubReg)
1168 .addFrameIndex(FI).addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
1169 .addImm(Pred).addReg(PredReg);
1170 }
1171 }
David Goodwin334c2642009-07-08 16:09:28 +00001172 }
1173
1174 return NewMI;
1175}
1176
Jim Grosbach764ab522009-08-11 15:33:49 +00001177MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +00001178ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
1179 MachineInstr* MI,
1180 const SmallVectorImpl<unsigned> &Ops,
1181 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +00001182 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +00001183 return 0;
1184}
1185
1186bool
1187ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +00001188 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +00001189 if (Ops.size() != 1) return false;
1190
1191 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +00001192 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +00001193 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +00001194 return MI->getOperand(4).getReg() != ARM::CPSR ||
1195 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +00001196 } else if (Opc == ARM::tMOVgpr2gpr ||
1197 Opc == ARM::tMOVtgpr2gpr ||
1198 Opc == ARM::tMOVgpr2tgpr) {
1199 return true;
Evan Cheng69b9f982010-05-13 01:12:06 +00001200 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD ||
1201 Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +00001202 return true;
David Goodwin334c2642009-07-08 16:09:28 +00001203 }
1204
Evan Cheng22c687b2010-05-14 02:13:41 +00001205 // FIXME: VMOVQQ and VMOVQQQQ?
1206
David Goodwin334c2642009-07-08 16:09:28 +00001207 return false;
1208}
Evan Cheng5ca53a72009-07-27 18:20:05 +00001209
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001210/// Create a copy of a const pool value. Update CPI to the new index and return
1211/// the label UID.
1212static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1213 MachineConstantPool *MCP = MF.getConstantPool();
1214 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1215
1216 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1217 assert(MCPE.isMachineConstantPoolEntry() &&
1218 "Expecting a machine constantpool entry!");
1219 ARMConstantPoolValue *ACPV =
1220 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1221
1222 unsigned PCLabelId = AFI->createConstPoolEntryUId();
1223 ARMConstantPoolValue *NewCPV = 0;
1224 if (ACPV->isGlobalValue())
1225 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
1226 ARMCP::CPValue, 4);
1227 else if (ACPV->isExtSymbol())
1228 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
1229 ACPV->getSymbol(), PCLabelId, 4);
1230 else if (ACPV->isBlockAddress())
1231 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
1232 ARMCP::CPBlockAddress, 4);
1233 else
1234 llvm_unreachable("Unexpected ARM constantpool value type!!");
1235 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1236 return PCLabelId;
1237}
1238
Evan Chengfdc83402009-11-08 00:15:23 +00001239void ARMBaseInstrInfo::
1240reMaterialize(MachineBasicBlock &MBB,
1241 MachineBasicBlock::iterator I,
1242 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001243 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001244 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +00001245 unsigned Opcode = Orig->getOpcode();
1246 switch (Opcode) {
1247 default: {
1248 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001249 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +00001250 MBB.insert(I, MI);
1251 break;
1252 }
1253 case ARM::tLDRpci_pic:
1254 case ARM::t2LDRpci_pic: {
1255 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001256 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001257 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001258 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1259 DestReg)
1260 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1261 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1262 break;
1263 }
1264 }
Evan Chengfdc83402009-11-08 00:15:23 +00001265}
1266
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001267MachineInstr *
1268ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1269 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1270 switch(Orig->getOpcode()) {
1271 case ARM::tLDRpci_pic:
1272 case ARM::t2LDRpci_pic: {
1273 unsigned CPI = Orig->getOperand(1).getIndex();
1274 unsigned PCLabelId = duplicateCPV(MF, CPI);
1275 Orig->getOperand(1).setIndex(CPI);
1276 Orig->getOperand(2).setImm(PCLabelId);
1277 break;
1278 }
1279 }
1280 return MI;
1281}
1282
Evan Cheng506049f2010-03-03 01:44:33 +00001283bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1284 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001285 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001286 if (Opcode == ARM::t2LDRpci ||
1287 Opcode == ARM::t2LDRpci_pic ||
1288 Opcode == ARM::tLDRpci ||
1289 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001290 if (MI1->getOpcode() != Opcode)
1291 return false;
1292 if (MI0->getNumOperands() != MI1->getNumOperands())
1293 return false;
1294
1295 const MachineOperand &MO0 = MI0->getOperand(1);
1296 const MachineOperand &MO1 = MI1->getOperand(1);
1297 if (MO0.getOffset() != MO1.getOffset())
1298 return false;
1299
1300 const MachineFunction *MF = MI0->getParent()->getParent();
1301 const MachineConstantPool *MCP = MF->getConstantPool();
1302 int CPI0 = MO0.getIndex();
1303 int CPI1 = MO1.getIndex();
1304 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1305 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1306 ARMConstantPoolValue *ACPV0 =
1307 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1308 ARMConstantPoolValue *ACPV1 =
1309 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1310 return ACPV0->hasSameValue(ACPV1);
1311 }
1312
Evan Cheng506049f2010-03-03 01:44:33 +00001313 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001314}
1315
Bill Wendling4b722102010-06-23 23:00:16 +00001316/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1317/// determine if two loads are loading from the same base address. It should
1318/// only return true if the base pointers are the same and the only differences
1319/// between the two addresses is the offset. It also returns the offsets by
1320/// reference.
1321bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1322 int64_t &Offset1,
1323 int64_t &Offset2) const {
1324 // Don't worry about Thumb: just ARM and Thumb2.
1325 if (Subtarget.isThumb1Only()) return false;
1326
1327 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1328 return false;
1329
1330 switch (Load1->getMachineOpcode()) {
1331 default:
1332 return false;
1333 case ARM::LDR:
1334 case ARM::LDRB:
1335 case ARM::LDRD:
1336 case ARM::LDRH:
1337 case ARM::LDRSB:
1338 case ARM::LDRSH:
1339 case ARM::VLDRD:
1340 case ARM::VLDRS:
1341 case ARM::t2LDRi8:
1342 case ARM::t2LDRDi8:
1343 case ARM::t2LDRSHi8:
1344 case ARM::t2LDRi12:
1345 case ARM::t2LDRSHi12:
1346 break;
1347 }
1348
1349 switch (Load2->getMachineOpcode()) {
1350 default:
1351 return false;
1352 case ARM::LDR:
1353 case ARM::LDRB:
1354 case ARM::LDRD:
1355 case ARM::LDRH:
1356 case ARM::LDRSB:
1357 case ARM::LDRSH:
1358 case ARM::VLDRD:
1359 case ARM::VLDRS:
1360 case ARM::t2LDRi8:
1361 case ARM::t2LDRDi8:
1362 case ARM::t2LDRSHi8:
1363 case ARM::t2LDRi12:
1364 case ARM::t2LDRSHi12:
1365 break;
1366 }
1367
1368 // Check if base addresses and chain operands match.
1369 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1370 Load1->getOperand(4) != Load2->getOperand(4))
1371 return false;
1372
1373 // Index should be Reg0.
1374 if (Load1->getOperand(3) != Load2->getOperand(3))
1375 return false;
1376
1377 // Determine the offsets.
1378 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1379 isa<ConstantSDNode>(Load2->getOperand(1))) {
1380 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1381 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1382 return true;
1383 }
1384
1385 return false;
1386}
1387
1388/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
1389/// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should
1390/// be scheduled togther. On some targets if two loads are loading from
1391/// addresses in the same cache line, it's better if they are scheduled
1392/// together. This function takes two integers that represent the load offsets
1393/// from the common base address. It returns true if it decides it's desirable
1394/// to schedule the two loads together. "NumLoads" is the number of loads that
1395/// have already been scheduled after Load1.
1396bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1397 int64_t Offset1, int64_t Offset2,
1398 unsigned NumLoads) const {
1399 // Don't worry about Thumb: just ARM and Thumb2.
1400 if (Subtarget.isThumb1Only()) return false;
1401
1402 assert(Offset2 > Offset1);
1403
1404 if ((Offset2 - Offset1) / 8 > 64)
1405 return false;
1406
1407 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1408 return false; // FIXME: overly conservative?
1409
1410 // Four loads in a row should be sufficient.
1411 if (NumLoads >= 3)
1412 return false;
1413
1414 return true;
1415}
1416
Evan Cheng86050dc2010-06-18 23:09:54 +00001417bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1418 const MachineBasicBlock *MBB,
1419 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001420 // Debug info is never a scheduling boundary. It's necessary to be explicit
1421 // due to the special treatment of IT instructions below, otherwise a
1422 // dbg_value followed by an IT will result in the IT instruction being
1423 // considered a scheduling hazard, which is wrong. It should be the actual
1424 // instruction preceding the dbg_value instruction(s), just like it is
1425 // when debug info is not present.
1426 if (MI->isDebugValue())
1427 return false;
1428
Evan Cheng86050dc2010-06-18 23:09:54 +00001429 // Terminators and labels can't be scheduled around.
1430 if (MI->getDesc().isTerminator() || MI->isLabel())
1431 return true;
1432
1433 // Treat the start of the IT block as a scheduling boundary, but schedule
1434 // t2IT along with all instructions following it.
1435 // FIXME: This is a big hammer. But the alternative is to add all potential
1436 // true and anti dependencies to IT block instructions as implicit operands
1437 // to the t2IT instruction. The added compile time and complexity does not
1438 // seem worth it.
1439 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001440 // Make sure to skip any dbg_value instructions
1441 while (++I != MBB->end() && I->isDebugValue())
1442 ;
1443 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001444 return true;
1445
1446 // Don't attempt to schedule around any instruction that defines
1447 // a stack-oriented pointer, as it's unlikely to be profitable. This
1448 // saves compile time, because it doesn't require every single
1449 // stack slot reference to depend on the instruction that does the
1450 // modification.
1451 if (MI->definesRegister(ARM::SP))
1452 return true;
1453
1454 return false;
1455}
1456
Evan Cheng13151432010-06-25 22:42:03 +00001457bool ARMBaseInstrInfo::
1458isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumInstrs) const {
1459 if (!NumInstrs)
1460 return false;
1461 if (Subtarget.getCPUString() == "generic")
1462 // Generic (and overly aggressive) if-conversion limits for testing.
1463 return NumInstrs <= 10;
1464 else if (Subtarget.hasV7Ops())
1465 return NumInstrs <= 3;
1466 return NumInstrs <= 2;
1467}
1468
1469bool ARMBaseInstrInfo::
1470isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumT,
1471 MachineBasicBlock &FMBB, unsigned NumF) const {
1472 return NumT && NumF && NumT <= 2 && NumF <= 2;
1473}
1474
Evan Cheng8fb90362009-08-08 03:20:32 +00001475/// getInstrPredicate - If instruction is predicated, returns its predicate
1476/// condition, otherwise returns AL. It also returns the condition code
1477/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001478ARMCC::CondCodes
1479llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001480 int PIdx = MI->findFirstPredOperandIdx();
1481 if (PIdx == -1) {
1482 PredReg = 0;
1483 return ARMCC::AL;
1484 }
1485
1486 PredReg = MI->getOperand(PIdx+1).getReg();
1487 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1488}
1489
1490
Evan Cheng6495f632009-07-28 05:48:47 +00001491int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001492 if (Opc == ARM::B)
1493 return ARM::Bcc;
1494 else if (Opc == ARM::tB)
1495 return ARM::tBcc;
1496 else if (Opc == ARM::t2B)
1497 return ARM::t2Bcc;
1498
1499 llvm_unreachable("Unknown unconditional branch opcode!");
1500 return 0;
1501}
1502
Evan Cheng6495f632009-07-28 05:48:47 +00001503
1504void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1505 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1506 unsigned DestReg, unsigned BaseReg, int NumBytes,
1507 ARMCC::CondCodes Pred, unsigned PredReg,
1508 const ARMBaseInstrInfo &TII) {
1509 bool isSub = NumBytes < 0;
1510 if (isSub) NumBytes = -NumBytes;
1511
1512 while (NumBytes) {
1513 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1514 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1515 assert(ThisVal && "Didn't extract field correctly");
1516
1517 // We will handle these bits from offset, clear them.
1518 NumBytes &= ~ThisVal;
1519
1520 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1521
1522 // Build the new ADD / SUB.
1523 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1524 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1525 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1526 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1527 BaseReg = DestReg;
1528 }
1529}
1530
Evan Chengcdbb3f52009-08-27 01:23:50 +00001531bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1532 unsigned FrameReg, int &Offset,
1533 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001534 unsigned Opcode = MI.getOpcode();
1535 const TargetInstrDesc &Desc = MI.getDesc();
1536 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1537 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001538
Evan Cheng6495f632009-07-28 05:48:47 +00001539 // Memory operands in inline assembly always use AddrMode2.
1540 if (Opcode == ARM::INLINEASM)
1541 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001542
Evan Cheng6495f632009-07-28 05:48:47 +00001543 if (Opcode == ARM::ADDri) {
1544 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1545 if (Offset == 0) {
1546 // Turn it into a move.
1547 MI.setDesc(TII.get(ARM::MOVr));
1548 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1549 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001550 Offset = 0;
1551 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001552 } else if (Offset < 0) {
1553 Offset = -Offset;
1554 isSub = true;
1555 MI.setDesc(TII.get(ARM::SUBri));
1556 }
1557
1558 // Common case: small offset, fits into instruction.
1559 if (ARM_AM::getSOImmVal(Offset) != -1) {
1560 // Replace the FrameIndex with sp / fp
1561 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1562 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001563 Offset = 0;
1564 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001565 }
1566
1567 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1568 // as possible.
1569 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1570 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1571
1572 // We will handle these bits from offset, clear them.
1573 Offset &= ~ThisImmVal;
1574
1575 // Get the properly encoded SOImmVal field.
1576 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1577 "Bit extraction didn't work?");
1578 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1579 } else {
1580 unsigned ImmIdx = 0;
1581 int InstrOffs = 0;
1582 unsigned NumBits = 0;
1583 unsigned Scale = 1;
1584 switch (AddrMode) {
1585 case ARMII::AddrMode2: {
1586 ImmIdx = FrameRegIdx+2;
1587 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1588 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1589 InstrOffs *= -1;
1590 NumBits = 12;
1591 break;
1592 }
1593 case ARMII::AddrMode3: {
1594 ImmIdx = FrameRegIdx+2;
1595 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1596 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1597 InstrOffs *= -1;
1598 NumBits = 8;
1599 break;
1600 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001601 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001602 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001603 // Can't fold any offset even if it's zero.
1604 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001605 case ARMII::AddrMode5: {
1606 ImmIdx = FrameRegIdx+1;
1607 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1608 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1609 InstrOffs *= -1;
1610 NumBits = 8;
1611 Scale = 4;
1612 break;
1613 }
1614 default:
1615 llvm_unreachable("Unsupported addressing mode!");
1616 break;
1617 }
1618
1619 Offset += InstrOffs * Scale;
1620 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1621 if (Offset < 0) {
1622 Offset = -Offset;
1623 isSub = true;
1624 }
1625
1626 // Attempt to fold address comp. if opcode has offset bits
1627 if (NumBits > 0) {
1628 // Common case: small offset, fits into instruction.
1629 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1630 int ImmedOffset = Offset / Scale;
1631 unsigned Mask = (1 << NumBits) - 1;
1632 if ((unsigned)Offset <= Mask * Scale) {
1633 // Replace the FrameIndex with sp
1634 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1635 if (isSub)
1636 ImmedOffset |= 1 << NumBits;
1637 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001638 Offset = 0;
1639 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001640 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001641
Evan Cheng6495f632009-07-28 05:48:47 +00001642 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1643 ImmedOffset = ImmedOffset & Mask;
1644 if (isSub)
1645 ImmedOffset |= 1 << NumBits;
1646 ImmOp.ChangeToImmediate(ImmedOffset);
1647 Offset &= ~(Mask*Scale);
1648 }
1649 }
1650
Evan Chengcdbb3f52009-08-27 01:23:50 +00001651 Offset = (isSub) ? -Offset : Offset;
1652 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001653}