blob: 72a2c3765ac83daf3182f36fd3989abc54753194 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/ADT/Statistic.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000047#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000048#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include "llvm/Support/MathExtras.h"
53#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner95b2c7d2006-12-19 22:59:26 +000056STATISTIC(EmittedInsts, "Number of machine instrs printed");
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057
Chris Lattner97f06932009-10-19 20:20:46 +000058static cl::opt<bool>
59EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
60 cl::desc("enable experimental asmprinter gunk in the arm backend"));
61
Chris Lattner95b2c7d2006-12-19 22:59:26 +000062namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000063 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000064
65 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when printing asm code for different targets.
67 const ARMSubtarget *Subtarget;
68
69 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000071 ARMFunctionInfo *AFI;
72
Evan Cheng6d63a722008-09-18 07:27:23 +000073 /// MCP - Keep a pointer to constantpool entries of the current
74 /// MachineFunction.
75 const MachineConstantPool *MCP;
76
Bill Wendling57f0db82009-02-24 08:30:20 +000077 public:
David Greene71847812009-07-14 20:18:05 +000078 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattneraf76e592009-08-22 20:48:53 +000079 const MCAsmInfo *T, bool V)
Chris Lattnera10343f2009-10-19 18:08:02 +000080 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000081 Subtarget = &TM.getSubtarget<ARMSubtarget>();
82 }
83
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084 virtual const char *getPassName() const {
85 return "ARM Assembly Printer";
86 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000087
88 void printMCInst(const MCInst *MI) {
Chris Lattner61d35c22009-10-19 21:21:39 +000089 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattner97f06932009-10-19 20:20:46 +000090 }
91
92 void printInstructionThroughMCStreamer(const MachineInstr *MI);
93
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
Evan Cheng055b0312009-06-29 07:51:04 +000095 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000096 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000097 void printSOImmOperand(const MachineInstr *MI, int OpNum);
98 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
99 void printSORegOperand(const MachineInstr *MI, int OpNum);
100 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
101 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
102 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
104 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000107 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000108 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000110 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000111 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000112
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000113 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000114 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
119 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
120 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
121 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000122
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
125 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000126 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000127 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000128 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130 void printPredicateOperand(const MachineInstr *MI, int OpNum);
131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000135 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000142
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Chris Lattner41aefdc2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000164
Evan Chenga8e29892007-01-19 07:51:42 +0000165 void printMachineInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000167
168 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000169 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000170 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000171 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000172
Chris Lattner0890cf12010-01-25 19:51:38 +0000173 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
174 const MachineBasicBlock *MBB) const;
175 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000176
Evan Cheng711b6dc2008-08-08 06:56:16 +0000177 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
178 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000179 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000180 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
181 case 1: O << MAI->getData8bitsDirective(0); break;
182 case 2: O << MAI->getData16bitsDirective(0); break;
183 case 4: O << MAI->getData32bitsDirective(0); break;
184 default: assert(0 && "Unknown CPV size");
185 }
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Cheng711b6dc2008-08-08 06:56:16 +0000187 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000188 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000189
190 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000191 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000192 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000193 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000194 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000195 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000196 } else if (ACPV->isGlobalValue()) {
197 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000198 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000199 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000200 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000201 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000202 else {
203 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000204 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000205 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000206
207 MachineModuleInfoMachO &MMIMachO =
208 MMI->getObjFileInfo<MachineModuleInfoMachO>();
209 const MCSymbol *&StubSym =
210 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
211 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000212 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000213 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000214 }
Bob Wilson28989a82009-11-02 16:59:06 +0000215 } else {
216 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000217 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000218 }
Jim Grosbache9952212009-09-04 01:38:51 +0000219
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000220 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000221 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000222 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000223 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000224 << "+" << (unsigned)ACPV->getPCAdjustment();
225 if (ACPV->mustAddCurrentAddress())
226 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000227 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000228 }
Chris Lattner8b378752010-01-15 23:26:49 +0000229 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
Jim Grosbache9952212009-09-04 01:38:51 +0000231
Evan Chenga8e29892007-01-19 07:51:42 +0000232 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000233 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000234 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000235 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000236 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000237 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000238 };
239} // end of anonymous namespace
240
241#include "ARMGenAsmWriter.inc"
242
Chris Lattner953ebb72010-01-27 23:58:11 +0000243void ARMAsmPrinter::EmitFunctionEntryLabel() {
244 if (AFI->isThumbFunction()) {
245 O << "\t.code\t16\n";
246 O << "\t.thumb_func";
247 if (Subtarget->isTargetDarwin())
248 O << '\t' << *CurrentFnSym;
249 O << '\n';
250 }
251
252 OutStreamer.EmitLabel(CurrentFnSym);
253}
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000256/// method to print assembly for each instruction.
257///
258bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000259 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000260 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000261
Evan Chenga8e29892007-01-19 07:51:42 +0000262 SetupMachineFunction(MF);
263 O << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000264
Evan Chenga8e29892007-01-19 07:51:42 +0000265 // NOTE: we don't print out constant pools here, they are handled as
266 // instructions.
Chris Lattner953ebb72010-01-27 23:58:11 +0000267 EmitFunctionHeader();
268
Rafael Espindola4b442b52006-05-23 02:48:20 +0000269 // Print out code for the function.
270 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
271 I != E; ++I) {
272 // Print a label for the basic block.
Chris Lattner14c38ec2010-01-28 01:02:27 +0000273 EmitBasicBlockStart(I);
Chris Lattner97f06932009-10-19 20:20:46 +0000274
275 // Print the assembly for the instruction.
Rafael Espindola4b442b52006-05-23 02:48:20 +0000276 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
Chris Lattner97f06932009-10-19 20:20:46 +0000277 II != E; ++II)
Evan Chenga8e29892007-01-19 07:51:42 +0000278 printMachineInstruction(II);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000279 }
280
Chris Lattner14c38ec2010-01-28 01:02:27 +0000281 if (Subtarget->isTargetDarwin()) {
282 // If the function is empty, then we need to emit *something*. Otherwise,
283 // the function's label might be associated with something that it wasn't
284 // meant to be associated with. We emit a noop in this situation.
285 MachineFunction::iterator I = MF.begin();
286 if (++I == MF.end() && MF.front().empty())
287 O << "\tnop\n";
288 }
289
Chris Lattner10b318b2010-01-17 21:43:43 +0000290 if (MAI->hasDotTypeDotSizeDirective())
291 O << "\t.size " << *CurrentFnSym << ", .-" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000293 // Emit post-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000294 DW->EndFunction(&MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000296 return false;
297}
298
Evan Cheng055b0312009-06-29 07:51:04 +0000299void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000300 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000301 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000302 unsigned TF = MO.getTargetFlags();
303
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000304 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000305 default:
306 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 case MachineOperand::MO_Register: {
308 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000309 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
310 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
311 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
312 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
313 O << '{'
314 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
315 << '}';
316 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
317 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
318 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
319 &ARM::DPR_VFP2RegClass);
320 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
321 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000322 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000323 O << getRegisterName(Reg);
324 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000325 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000326 }
Evan Chenga8e29892007-01-19 07:51:42 +0000327 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000328 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000329 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
331 (TF & ARMII::MO_LO16))
332 O << ":lower16:";
333 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
334 (TF & ARMII::MO_HI16))
335 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000336 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerf71cb012010-01-26 04:55:51 +0000340 O << *MO.getMBB()->getSymbol(OutContext);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000341 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000342 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000343 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000344 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000345
346 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
347 (TF & ARMII::MO_LO16))
348 O << ":lower16:";
349 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
350 (TF & ARMII::MO_HI16))
351 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000352 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000353
354 printOffset(MO.getOffset());
355
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000356 if (isCallOp && Subtarget->isTargetELF() &&
357 TM.getRelocationModel() == Reloc::PIC_)
358 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000359 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000360 }
Evan Chenga8e29892007-01-19 07:51:42 +0000361 case MachineOperand::MO_ExternalSymbol: {
362 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000363 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000364
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000365 if (isCallOp && Subtarget->isTargetELF() &&
366 TM.getRelocationModel() == Reloc::PIC_)
367 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000368 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000370 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000371 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000372 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000373 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000374 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000375 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000376 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000377}
378
David Greene71847812009-07-14 20:18:05 +0000379static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000380 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000381 // Break it up into two parts that make up a shifter immediate.
382 V = ARM_AM::getSOImmVal(V);
383 assert(V != -1 && "Not a valid so_imm value!");
384
Evan Chengc70d1842007-03-20 08:11:30 +0000385 unsigned Imm = ARM_AM::getSOImmValImm(V);
386 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000387
Evan Chenga8e29892007-01-19 07:51:42 +0000388 // Print low-level immediate formation info, per
389 // A5.1.3: "Data-processing operands - Immediate".
390 if (Rot) {
391 O << "#" << Imm << ", " << Rot;
392 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000393 if (VerboseAsm) {
394 O.PadToColumn(MAI->getCommentColumn());
395 O << MAI->getCommentString() << ' ';
396 O << (int)ARM_AM::rotr32(Imm, Rot);
397 }
Evan Chenga8e29892007-01-19 07:51:42 +0000398 } else {
399 O << "#" << Imm;
400 }
401}
402
Evan Chengc70d1842007-03-20 08:11:30 +0000403/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
404/// immediate in bits 0-7.
405void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
406 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000407 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000408 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000409}
410
Evan Cheng90922132008-11-06 02:25:39 +0000411/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
412/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000413void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
414 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000415 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000416 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
417 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000418 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000419 O << "\n\torr";
420 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000421 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000422 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000423 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000424 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000425 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000426 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000427}
428
Evan Chenga8e29892007-01-19 07:51:42 +0000429// so_reg is a 4-operand unit corresponding to register forms of the A5.1
430// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000431// REG 0 0 - e.g. R5
432// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000433// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
434void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
435 const MachineOperand &MO1 = MI->getOperand(Op);
436 const MachineOperand &MO2 = MI->getOperand(Op+1);
437 const MachineOperand &MO3 = MI->getOperand(Op+2);
438
Chris Lattner762ccea2009-09-13 20:31:40 +0000439 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000440
441 // Print the shift opc.
442 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000443 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000444 << " ";
445
446 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000447 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000448 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
449 } else {
450 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
451 }
452}
453
454void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
455 const MachineOperand &MO1 = MI->getOperand(Op);
456 const MachineOperand &MO2 = MI->getOperand(Op+1);
457 const MachineOperand &MO3 = MI->getOperand(Op+2);
458
Dan Gohmand735b802008-10-03 15:45:36 +0000459 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000460 printOperand(MI, Op);
461 return;
462 }
463
Chris Lattner762ccea2009-09-13 20:31:40 +0000464 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000465
466 if (!MO2.getReg()) {
467 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
468 O << ", #"
469 << (char)ARM_AM::getAM2Op(MO3.getImm())
470 << ARM_AM::getAM2Offset(MO3.getImm());
471 O << "]";
472 return;
473 }
474
475 O << ", "
476 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000477 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000478
Evan Chenga8e29892007-01-19 07:51:42 +0000479 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
480 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000481 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000482 << " #" << ShImm;
483 O << "]";
484}
485
486void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
487 const MachineOperand &MO1 = MI->getOperand(Op);
488 const MachineOperand &MO2 = MI->getOperand(Op+1);
489
490 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000491 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
492 assert(ImmOffs && "Malformed indexed load / store!");
493 O << "#"
494 << (char)ARM_AM::getAM2Op(MO2.getImm())
495 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000496 return;
497 }
498
499 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000500 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000501
Evan Chenga8e29892007-01-19 07:51:42 +0000502 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
503 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000504 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000505 << " #" << ShImm;
506}
507
508void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
509 const MachineOperand &MO1 = MI->getOperand(Op);
510 const MachineOperand &MO2 = MI->getOperand(Op+1);
511 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000512
Dan Gohman6f0d0242008-02-10 18:45:23 +0000513 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000514 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000515
516 if (MO2.getReg()) {
517 O << ", "
518 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000519 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000520 << "]";
521 return;
522 }
Jim Grosbache9952212009-09-04 01:38:51 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
525 O << ", #"
526 << (char)ARM_AM::getAM3Op(MO3.getImm())
527 << ImmOffs;
528 O << "]";
529}
530
531void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
532 const MachineOperand &MO1 = MI->getOperand(Op);
533 const MachineOperand &MO2 = MI->getOperand(Op+1);
534
535 if (MO1.getReg()) {
536 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000537 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000538 return;
539 }
540
541 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000542 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000543 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000544 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000545 << ImmOffs;
546}
Jim Grosbache9952212009-09-04 01:38:51 +0000547
Evan Chenga8e29892007-01-19 07:51:42 +0000548void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
549 const char *Modifier) {
550 const MachineOperand &MO1 = MI->getOperand(Op);
551 const MachineOperand &MO2 = MI->getOperand(Op+1);
552 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
553 if (Modifier && strcmp(Modifier, "submode") == 0) {
554 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000555 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000556 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000557 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000558 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000559 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000560 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
561 } else
562 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000563 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
564 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
565 if (Mode == ARM_AM::ia)
566 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000567 } else {
568 printOperand(MI, Op);
569 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
570 O << "!";
571 }
572}
573
574void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
575 const char *Modifier) {
576 const MachineOperand &MO1 = MI->getOperand(Op);
577 const MachineOperand &MO2 = MI->getOperand(Op+1);
578
Dan Gohmand735b802008-10-03 15:45:36 +0000579 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000580 printOperand(MI, Op);
581 return;
582 }
Jim Grosbache9952212009-09-04 01:38:51 +0000583
Dan Gohman6f0d0242008-02-10 18:45:23 +0000584 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000585
586 if (Modifier && strcmp(Modifier, "submode") == 0) {
587 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000588 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000589 return;
590 } else if (Modifier && strcmp(Modifier, "base") == 0) {
591 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000592 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000593 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
594 O << "!";
595 return;
596 }
Jim Grosbache9952212009-09-04 01:38:51 +0000597
Chris Lattner762ccea2009-09-13 20:31:40 +0000598 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000599
Evan Chenga8e29892007-01-19 07:51:42 +0000600 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
601 O << ", #"
602 << (char)ARM_AM::getAM5Op(MO2.getImm())
603 << ImmOffs*4;
604 }
605 O << "]";
606}
607
Bob Wilson8b024a52009-07-01 23:16:05 +0000608void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
609 const MachineOperand &MO1 = MI->getOperand(Op);
610 const MachineOperand &MO2 = MI->getOperand(Op+1);
611 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000612 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000613
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000614 O << "[" << getRegisterName(MO1.getReg());
615 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000616 // FIXME: Both darwin as and GNU as violate ARM docs here.
617 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000618 }
619 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000620
621 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
622 if (MO2.getReg() == 0)
623 O << "!";
624 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000625 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000626 }
627}
628
Evan Chenga8e29892007-01-19 07:51:42 +0000629void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
630 const char *Modifier) {
631 if (Modifier && strcmp(Modifier, "label") == 0) {
632 printPCLabel(MI, Op+1);
633 return;
634 }
635
636 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000637 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000638 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000639}
640
641void
Evan Chengf49810c2009-06-23 17:48:47 +0000642ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
643 const MachineOperand &MO = MI->getOperand(Op);
644 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000645 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000646 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000647 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
648 O << "#" << lsb << ", #" << width;
649}
650
Evan Cheng055b0312009-06-29 07:51:04 +0000651//===--------------------------------------------------------------------===//
652
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000653void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
654 O << "#" << MI->getOperand(Op).getImm() * 4;
655}
656
Evan Chengf49810c2009-06-23 17:48:47 +0000657void
Evan Chenge5564742009-07-09 23:43:36 +0000658ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
659 // (3 - the number of trailing zeros) is the number of then / else.
660 unsigned Mask = MI->getOperand(Op).getImm();
661 unsigned NumTZ = CountTrailingZeros_32(Mask);
662 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000663 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000664 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000665 if (T)
666 O << 't';
667 else
668 O << 'e';
669 }
670}
671
672void
Evan Chenga8e29892007-01-19 07:51:42 +0000673ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
674 const MachineOperand &MO1 = MI->getOperand(Op);
675 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000676 O << "[" << getRegisterName(MO1.getReg());
677 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000678}
679
680void
681ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
682 unsigned Scale) {
683 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000684 const MachineOperand &MO2 = MI->getOperand(Op+1);
685 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000686
Dan Gohmand735b802008-10-03 15:45:36 +0000687 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000688 printOperand(MI, Op);
689 return;
690 }
691
Chris Lattner762ccea2009-09-13 20:31:40 +0000692 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000693 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000694 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000695 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000696 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000697 O << "]";
698}
699
700void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000701ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000702 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000703}
704void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000705ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000706 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000707}
708void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000709ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000710 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000711}
712
713void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
714 const MachineOperand &MO1 = MI->getOperand(Op);
715 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000716 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000717 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000718 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000719 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000720}
721
Evan Cheng055b0312009-06-29 07:51:04 +0000722//===--------------------------------------------------------------------===//
723
Evan Cheng9cb9e672009-06-27 02:26:13 +0000724// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
725// register with shift forms.
726// REG 0 0 - e.g. R5
727// REG IMM, SH_OPC - e.g. R5, LSL #3
728void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
729 const MachineOperand &MO1 = MI->getOperand(OpNum);
730 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
731
732 unsigned Reg = MO1.getReg();
733 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000734 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000735
736 // Print the shift opc.
737 O << ", "
738 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
739 << " ";
740
741 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
742 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
743}
744
Evan Cheng055b0312009-06-29 07:51:04 +0000745void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
746 int OpNum) {
747 const MachineOperand &MO1 = MI->getOperand(OpNum);
748 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000749
Chris Lattner762ccea2009-09-13 20:31:40 +0000750 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000751
752 unsigned OffImm = MO2.getImm();
753 if (OffImm) // Don't print +0.
754 O << ", #+" << OffImm;
755 O << "]";
756}
757
758void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
759 int OpNum) {
760 const MachineOperand &MO1 = MI->getOperand(OpNum);
761 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
762
Chris Lattner762ccea2009-09-13 20:31:40 +0000763 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000764
765 int32_t OffImm = (int32_t)MO2.getImm();
766 // Don't print +0.
767 if (OffImm < 0)
768 O << ", #-" << -OffImm;
769 else if (OffImm > 0)
770 O << ", #+" << OffImm;
771 O << "]";
772}
773
Evan Cheng5c874172009-07-09 22:21:59 +0000774void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
775 int OpNum) {
776 const MachineOperand &MO1 = MI->getOperand(OpNum);
777 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
778
Chris Lattner762ccea2009-09-13 20:31:40 +0000779 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000780
781 int32_t OffImm = (int32_t)MO2.getImm() / 4;
782 // Don't print +0.
783 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000784 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000785 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000786 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000787 O << "]";
788}
789
Evan Chenge88d5ce2009-07-02 07:28:31 +0000790void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
791 int OpNum) {
792 const MachineOperand &MO1 = MI->getOperand(OpNum);
793 int32_t OffImm = (int32_t)MO1.getImm();
794 // Don't print +0.
795 if (OffImm < 0)
796 O << "#-" << -OffImm;
797 else if (OffImm > 0)
798 O << "#+" << OffImm;
799}
800
Evan Cheng055b0312009-06-29 07:51:04 +0000801void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
802 int OpNum) {
803 const MachineOperand &MO1 = MI->getOperand(OpNum);
804 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
805 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
806
Chris Lattner762ccea2009-09-13 20:31:40 +0000807 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000808
Evan Cheng3a214252009-08-11 08:52:18 +0000809 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000810 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000811
Evan Cheng3a214252009-08-11 08:52:18 +0000812 unsigned ShAmt = MO3.getImm();
813 if (ShAmt) {
814 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
815 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000816 }
817 O << "]";
818}
819
820
821//===--------------------------------------------------------------------===//
822
823void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
824 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000825 if (CC != ARMCC::AL)
826 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000827}
828
Evan Cheng055b0312009-06-29 07:51:04 +0000829void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
830 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000831 if (Reg) {
832 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
833 O << 's';
834 }
835}
836
Evan Cheng055b0312009-06-29 07:51:04 +0000837void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
838 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000839 O << MAI->getPrivateGlobalPrefix()
840 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000841}
842
Evan Cheng055b0312009-06-29 07:51:04 +0000843void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000844 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000845 // Always skip the first operand, it's the optional (and implicit writeback).
846 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000847 if (MI->getOperand(i).isImplicit())
848 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000849 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000850 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000851 }
852 O << "}";
853}
854
Evan Cheng055b0312009-06-29 07:51:04 +0000855void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000856 const char *Modifier) {
857 assert(Modifier && "This operand only works with a modifier!");
858 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
859 // data itself.
860 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000861 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner1b46f432010-01-23 07:00:21 +0000862 O << *GetCPISymbol(ID) << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000863 } else {
864 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000865 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Evan Cheng6d63a722008-09-18 07:27:23 +0000867 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000868
Evan Cheng711b6dc2008-08-08 06:56:16 +0000869 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000870 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000871 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000872 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000873 }
Evan Chenga8e29892007-01-19 07:51:42 +0000874 }
875}
876
Chris Lattner0890cf12010-01-25 19:51:38 +0000877MCSymbol *ARMAsmPrinter::
878GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
879 const MachineBasicBlock *MBB) const {
880 SmallString<60> Name;
881 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000882 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000883 << "_set_" << MBB->getNumber();
884 return OutContext.GetOrCreateSymbol(Name.str());
885}
886
887MCSymbol *ARMAsmPrinter::
888GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
889 SmallString<60> Name;
890 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000891 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner0890cf12010-01-25 19:51:38 +0000892 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000893}
894
Evan Cheng055b0312009-06-29 07:51:04 +0000895void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000896 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
897
Evan Cheng055b0312009-06-29 07:51:04 +0000898 const MachineOperand &MO1 = MI->getOperand(OpNum);
899 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000900
Chris Lattner8aa797a2007-12-30 23:10:15 +0000901 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000902 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
903 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000904
Chris Lattner33adcfb2009-08-22 21:43:10 +0000905 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000906
Dan Gohman45426112008-07-07 20:06:06 +0000907 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000908 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
909 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000910 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000911 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000912 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
913 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000914 bool isNew = JTSets.insert(MBB);
915
Chris Lattner0890cf12010-01-25 19:51:38 +0000916 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000917 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000918 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerf71cb012010-01-26 04:55:51 +0000919 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000920 }
Evan Chenga8e29892007-01-19 07:51:42 +0000921
922 O << JTEntryDirective << ' ';
923 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000924 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
925 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000926 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000927 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000928 O << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000929
Evan Chengd85ac4d2007-01-27 02:29:45 +0000930 if (i != e-1)
931 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000932 }
933}
934
Evan Cheng66ac5312009-07-25 00:33:29 +0000935void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
936 const MachineOperand &MO1 = MI->getOperand(OpNum);
937 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
938 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000939
940 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
941 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000942
Evan Cheng66ac5312009-07-25 00:33:29 +0000943 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
944 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
945 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000946 bool ByteOffset = false, HalfWordOffset = false;
947 if (MI->getOpcode() == ARM::t2TBB)
948 ByteOffset = true;
949 else if (MI->getOpcode() == ARM::t2TBH)
950 HalfWordOffset = true;
951
Evan Cheng66ac5312009-07-25 00:33:29 +0000952 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
953 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000954 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000955 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000956 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000957 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000958
959 if (ByteOffset || HalfWordOffset)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000960 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000961 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000962 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000963
Evan Cheng66ac5312009-07-25 00:33:29 +0000964 if (i != e-1)
965 O << '\n';
966 }
Evan Chengff6ab172009-07-31 18:35:56 +0000967
968 // Make sure the instruction that follows TBB is 2-byte aligned.
969 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
970 if (ByteOffset && (JTBBs.size() & 1)) {
971 O << '\n';
972 EmitAlignment(1);
973 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000974}
975
Evan Cheng5657c012009-07-29 02:18:14 +0000976void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000977 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000978 if (MI->getOpcode() == ARM::t2TBH)
979 O << ", lsl #1";
980 O << ']';
981}
982
Bob Wilson4f38b382009-08-21 21:58:55 +0000983void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000984 O << MI->getOperand(OpNum).getImm();
985}
Evan Chenga8e29892007-01-19 07:51:42 +0000986
Evan Cheng39382422009-10-28 01:44:26 +0000987void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
988 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000989 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +0000990 if (VerboseAsm) {
991 O.PadToColumn(MAI->getCommentColumn());
992 O << MAI->getCommentString() << ' ';
993 WriteAsOperand(O, FP, /*PrintType=*/false);
994 }
995}
996
997void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
998 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000999 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001000 if (VerboseAsm) {
1001 O.PadToColumn(MAI->getCommentColumn());
1002 O << MAI->getCommentString() << ' ';
1003 WriteAsOperand(O, FP, /*PrintType=*/false);
1004 }
1005}
1006
Evan Cheng055b0312009-06-29 07:51:04 +00001007bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +00001008 unsigned AsmVariant, const char *ExtraCode){
1009 // Does this asm operand have a single letter operand modifier?
1010 if (ExtraCode && ExtraCode[0]) {
1011 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001012
Evan Chenga8e29892007-01-19 07:51:42 +00001013 switch (ExtraCode[0]) {
1014 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001015 case 'a': // Print as a memory address.
1016 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001017 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001018 return false;
1019 }
1020 // Fallthrough
1021 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001022 if (!MI->getOperand(OpNum).isImm())
1023 return true;
1024 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +00001025 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001026 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001027 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +00001028 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +00001029 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001030 case 'Q':
1031 if (TM.getTargetData()->isLittleEndian())
1032 break;
1033 // Fallthrough
1034 case 'R':
1035 if (TM.getTargetData()->isBigEndian())
1036 break;
1037 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001038 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001039 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001040 if (!MI->getOperand(OpNum).isReg() ||
1041 OpNum+1 == MI->getNumOperands() ||
1042 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001043 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001044 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001045 }
1046 }
Jim Grosbache9952212009-09-04 01:38:51 +00001047
Evan Cheng055b0312009-06-29 07:51:04 +00001048 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001049 return false;
1050}
1051
Bob Wilson224c2442009-05-19 05:53:42 +00001052bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001053 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001054 const char *ExtraCode) {
1055 if (ExtraCode && ExtraCode[0])
1056 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001057
1058 const MachineOperand &MO = MI->getOperand(OpNum);
1059 assert(MO.isReg() && "unexpected inline asm memory operand");
1060 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001061 return false;
1062}
1063
Evan Chenga8e29892007-01-19 07:51:42 +00001064void ARMAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
1065 ++EmittedInsts;
1066
Evan Chenga8e29892007-01-19 07:51:42 +00001067 // Call the autogenerated instruction printer routines.
Devang Patelaf0e2722009-10-06 02:19:11 +00001068 processDebugLoc(MI, true);
Chris Lattner97f06932009-10-19 20:20:46 +00001069
1070 if (EnableMCInst) {
1071 printInstructionThroughMCStreamer(MI);
1072 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001073 int Opc = MI->getOpcode();
1074 if (Opc == ARM::CONSTPOOL_ENTRY)
1075 EmitAlignment(2);
1076
Chris Lattner97f06932009-10-19 20:20:46 +00001077 printInstruction(MI);
1078 }
1079
David Greene1924aab2009-11-13 21:34:57 +00001080 if (VerboseAsm)
Chris Lattnerc5ea2632009-09-09 23:14:36 +00001081 EmitComments(*MI);
1082 O << '\n';
Devang Patelaf0e2722009-10-06 02:19:11 +00001083 processDebugLoc(MI, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001084}
1085
Bob Wilson812209a2009-09-30 22:06:26 +00001086void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001087 if (Subtarget->isTargetDarwin()) {
1088 Reloc::Model RelocM = TM.getRelocationModel();
1089 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1090 // Declare all the text sections up front (before the DWARF sections
1091 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1092 // them together at the beginning of the object file. This helps
1093 // avoid out-of-range branches that are due a fundamental limitation of
1094 // the way symbol offsets are encoded with the current Darwin ARM
1095 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001096 TargetLoweringObjectFileMachO &TLOFMacho =
1097 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1098 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1099 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1100 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1101 if (RelocM == Reloc::DynamicNoPIC) {
1102 const MCSection *sect =
1103 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1104 MCSectionMachO::S_SYMBOL_STUBS,
1105 12, SectionKind::getText());
1106 OutStreamer.SwitchSection(sect);
1107 } else {
1108 const MCSection *sect =
1109 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1110 MCSectionMachO::S_SYMBOL_STUBS,
1111 16, SectionKind::getText());
1112 OutStreamer.SwitchSection(sect);
1113 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001114 }
1115 }
1116
Jim Grosbache5165492009-11-09 00:11:35 +00001117 // Use unified assembler syntax.
1118 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001119
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001120 // Emit ARM Build Attributes
1121 if (Subtarget->isTargetELF()) {
1122 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001123 std::string CPUString = Subtarget->getCPUString();
1124 if (CPUString != "generic")
1125 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001126
1127 // FIXME: Emit FPU type
1128 if (Subtarget->hasVFP2())
1129 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1130
1131 // Signal various FP modes.
1132 if (!UnsafeFPMath)
1133 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1134 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1135
1136 if (FiniteOnlyFPMath())
1137 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1138 else
1139 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1140
1141 // 8-bytes alignment stuff.
1142 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1143 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1144
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001145 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1146 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1147 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1148 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1149
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001150 // FIXME: Should we signal R9 usage?
1151 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001152}
1153
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001154
Chris Lattner4a071d62009-10-19 17:59:19 +00001155void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001156 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001157 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001158 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001159 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001160 MachineModuleInfoMachO &MMIMacho =
1161 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001162
Chris Lattner4fb63d02009-07-15 04:12:33 +00001163 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001164
Evan Chenga8e29892007-01-19 07:51:42 +00001165 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001166 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1167
1168 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001169 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001170 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001171 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001172 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001173 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1174 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001175 }
Evan Chenga8e29892007-01-19 07:51:42 +00001176 }
1177
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001178 Stubs = MMIMacho.GetHiddenGVStubList();
1179 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001180 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001181 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001182 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1183 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001184 }
1185
Evan Chenga8e29892007-01-19 07:51:42 +00001186 // Funny Darwin hack: This flag tells the linker that no global symbols
1187 // contain code that falls through to other global symbols (e.g. the obvious
1188 // implementation of multiple entry points). If this doesn't occur, the
1189 // linker can safely perform dead code stripping. Since LLVM never
1190 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001191 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001192 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001193}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001194
Chris Lattner97f06932009-10-19 20:20:46 +00001195//===----------------------------------------------------------------------===//
1196
1197void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001198 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001199 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001200 case ARM::t2MOVi32imm:
1201 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001202 default: break;
Chris Lattner97f06932009-10-19 20:20:46 +00001203 case TargetInstrInfo::DBG_LABEL:
1204 case TargetInstrInfo::EH_LABEL:
1205 case TargetInstrInfo::GC_LABEL:
1206 printLabel(MI);
1207 return;
1208 case TargetInstrInfo::KILL:
Jakob Stoklund Olesenad682642009-11-04 19:24:37 +00001209 printKill(MI);
Chris Lattner97f06932009-10-19 20:20:46 +00001210 return;
1211 case TargetInstrInfo::INLINEASM:
Chris Lattner97f06932009-10-19 20:20:46 +00001212 printInlineAsm(MI);
1213 return;
1214 case TargetInstrInfo::IMPLICIT_DEF:
1215 printImplicitDef(MI);
1216 return;
Chris Lattner4d152222009-10-19 22:23:04 +00001217 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1218 // This is a pseudo op for a label + instruction sequence, which looks like:
1219 // LPC0:
1220 // add r0, pc, r0
1221 // This adds the address of LPC0 to r0.
1222
1223 // Emit the label.
1224 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001225 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001226 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001227 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1228 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001229 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001230
1231
1232 // Form and emit tha dd.
1233 MCInst AddInst;
1234 AddInst.setOpcode(ARM::ADDrr);
1235 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1236 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1237 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1238 printMCInst(&AddInst);
1239 return;
1240 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001241 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1242 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1243 /// in the function. The first operand is the ID# for this instruction, the
1244 /// second is the index into the MachineConstantPool that this is, the third
1245 /// is the size in bytes of this constant pool entry.
1246 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1247 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1248
1249 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001250 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001251
1252 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1253 if (MCPE.isMachineConstantPoolEntry())
1254 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1255 else
1256 EmitGlobalConstant(MCPE.Val.ConstVal);
1257
1258 return;
1259 }
Chris Lattner017d9472009-10-20 00:40:56 +00001260 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1261 // This is a hack that lowers as a two instruction sequence.
1262 unsigned DstReg = MI->getOperand(0).getReg();
1263 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1264
1265 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1266 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1267
1268 {
1269 MCInst TmpInst;
1270 TmpInst.setOpcode(ARM::MOVi);
1271 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1272 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1273
1274 // Predicate.
1275 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1276 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001277
1278 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner017d9472009-10-20 00:40:56 +00001279 printMCInst(&TmpInst);
1280 O << '\n';
1281 }
1282
1283 {
1284 MCInst TmpInst;
1285 TmpInst.setOpcode(ARM::ORRri);
1286 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1287 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1288 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1289 // Predicate.
1290 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1291 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1292
1293 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1294 printMCInst(&TmpInst);
1295 }
1296 return;
1297 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001298 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1299 // This is a hack that lowers as a two instruction sequence.
1300 unsigned DstReg = MI->getOperand(0).getReg();
1301 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1302
1303 {
1304 MCInst TmpInst;
1305 TmpInst.setOpcode(ARM::MOVi16);
1306 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1307 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001308
Chris Lattner161dcbf2009-10-20 01:11:37 +00001309 // Predicate.
1310 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1311 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1312
1313 printMCInst(&TmpInst);
1314 O << '\n';
1315 }
1316
1317 {
1318 MCInst TmpInst;
1319 TmpInst.setOpcode(ARM::MOVTi16);
1320 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1321 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1322 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1323
1324 // Predicate.
1325 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1326 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1327
1328 printMCInst(&TmpInst);
1329 }
1330
1331 return;
1332 }
Chris Lattner97f06932009-10-19 20:20:46 +00001333 }
1334
1335 MCInst TmpInst;
1336 MCInstLowering.Lower(MI, TmpInst);
1337
1338 printMCInst(&TmpInst);
1339}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001340
1341//===----------------------------------------------------------------------===//
1342// Target Registry Stuff
1343//===----------------------------------------------------------------------===//
1344
1345static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1346 unsigned SyntaxVariant,
1347 const MCAsmInfo &MAI,
1348 raw_ostream &O) {
1349 if (SyntaxVariant == 0)
1350 return new ARMInstPrinter(O, MAI, false);
1351 return 0;
1352}
1353
1354// Force static initialization.
1355extern "C" void LLVMInitializeARMAsmPrinter() {
1356 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1357 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1358
1359 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1360 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1361}
1362