Chris Lattner | 7a12537 | 2005-11-16 22:59:19 +0000 | [diff] [blame] | 1 | //===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===// |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a DAG pattern matching instruction selector for X86, |
| 11 | // converting from a legalized dag to a X86 dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 16 | #include "X86.h" |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 20 | #include "X86Subtarget.h" |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalValue.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 23 | #include "llvm/Instructions.h" |
Chris Lattner | 420736d | 2006-03-25 06:47:10 +0000 | [diff] [blame] | 24 | #include "llvm/Intrinsics.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CFG.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 30 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 32 | #include "llvm/Target/TargetMachine.h" |
| 33 | #include "llvm/Support/Debug.h" |
Chris Lattner | 2c79de8 | 2006-06-28 23:27:49 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Visibility.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | ba27731 | 2006-07-28 06:05:06 +0000 | [diff] [blame] | 36 | #include <deque> |
Chris Lattner | 2c2c6c6 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 37 | #include <iostream> |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 38 | #include <queue> |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 39 | #include <set> |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
| 42 | //===----------------------------------------------------------------------===// |
| 43 | // Pattern Matcher Implementation |
| 44 | //===----------------------------------------------------------------------===// |
| 45 | |
| 46 | namespace { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 47 | /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses |
| 48 | /// SDOperand's instead of register numbers for the leaves of the matched |
| 49 | /// tree. |
| 50 | struct X86ISelAddressMode { |
| 51 | enum { |
| 52 | RegBase, |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 53 | FrameIndexBase |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 54 | } BaseType; |
| 55 | |
| 56 | struct { // This is really a union, discriminated by BaseType! |
| 57 | SDOperand Reg; |
| 58 | int FrameIndex; |
| 59 | } Base; |
| 60 | |
| 61 | unsigned Scale; |
| 62 | SDOperand IndexReg; |
| 63 | unsigned Disp; |
| 64 | GlobalValue *GV; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 65 | Constant *CP; |
| 66 | unsigned Align; // CP alignment. |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 67 | |
| 68 | X86ISelAddressMode() |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 69 | : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0), |
| 70 | CP(0), Align(0) { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 71 | } |
| 72 | }; |
| 73 | } |
| 74 | |
| 75 | namespace { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 76 | Statistic<> |
| 77 | NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added"); |
| 78 | |
| 79 | //===--------------------------------------------------------------------===// |
| 80 | /// ISel - X86 specific code to select X86 machine instructions for |
| 81 | /// SelectionDAG operations. |
| 82 | /// |
Chris Lattner | 2c79de8 | 2006-06-28 23:27:49 +0000 | [diff] [blame] | 83 | class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 84 | /// ContainsFPCode - Every instruction we select that uses or defines a FP |
| 85 | /// register should set this to true. |
| 86 | bool ContainsFPCode; |
| 87 | |
| 88 | /// X86Lowering - This object fully describes how to lower LLVM code to an |
| 89 | /// X86-specific SelectionDAG. |
| 90 | X86TargetLowering X86Lowering; |
| 91 | |
| 92 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 93 | /// make the right decision when generating code for different targets. |
| 94 | const X86Subtarget *Subtarget; |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 95 | |
| 96 | unsigned GlobalBaseReg; |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 97 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 98 | public: |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 99 | X86DAGToDAGISel(X86TargetMachine &TM) |
| 100 | : SelectionDAGISel(X86Lowering), |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 101 | X86Lowering(*TM.getTargetLowering()), |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 102 | Subtarget(&TM.getSubtarget<X86Subtarget>()) {} |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 103 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 104 | virtual bool runOnFunction(Function &Fn) { |
| 105 | // Make sure we re-emit a set of the global base reg if necessary |
| 106 | GlobalBaseReg = 0; |
| 107 | return SelectionDAGISel::runOnFunction(Fn); |
| 108 | } |
| 109 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 110 | virtual const char *getPassName() const { |
| 111 | return "X86 DAG->DAG Instruction Selection"; |
| 112 | } |
| 113 | |
| 114 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 115 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 116 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 117 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 118 | virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF); |
| 119 | |
Evan Cheng | f2dfafc | 2006-07-28 01:03:48 +0000 | [diff] [blame] | 120 | virtual bool CanBeFoldedBy(SDNode *N, SDNode *U); |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 121 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 122 | // Include the pieces autogenerated from the target description. |
| 123 | #include "X86GenDAGISel.inc" |
| 124 | |
| 125 | private: |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 126 | SDNode *Select(SDOperand &Result, SDOperand N); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 127 | |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 128 | bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, bool isRoot = true); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 129 | bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 130 | SDOperand &Index, SDOperand &Disp); |
| 131 | bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 132 | SDOperand &Index, SDOperand &Disp); |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 133 | bool TryFoldLoad(SDOperand P, SDOperand N, |
| 134 | SDOperand &Base, SDOperand &Scale, |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 135 | SDOperand &Index, SDOperand &Disp); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 136 | |
| 137 | virtual void SelectRootInit() { |
| 138 | DAGSize = CurDAG->AssignTopologicalOrder(TopOrder); |
| 139 | unsigned NumBytes = (DAGSize + 7) / 8; |
| 140 | UnfoldableSet = new unsigned char[NumBytes]; |
| 141 | memset(UnfoldableSet, 0, NumBytes); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 142 | } |
| 143 | |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 144 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 145 | /// inline asm expressions. |
| 146 | virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op, |
| 147 | char ConstraintCode, |
| 148 | std::vector<SDOperand> &OutOps, |
| 149 | SelectionDAG &DAG); |
| 150 | |
Evan Cheng | 3649b0e | 2006-06-02 22:38:37 +0000 | [diff] [blame] | 151 | void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI); |
| 152 | |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 153 | inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base, |
| 154 | SDOperand &Scale, SDOperand &Index, |
| 155 | SDOperand &Disp) { |
| 156 | Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ? |
| 157 | CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg; |
Evan Cheng | bdce7b4 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 158 | Scale = getI8Imm(AM.Scale); |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 159 | Index = AM.IndexReg; |
| 160 | Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp) |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 161 | : (AM.CP ? |
| 162 | CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp) |
| 163 | : getI32Imm(AM.Disp)); |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 164 | } |
| 165 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 166 | /// getI8Imm - Return a target constant with the specified value, of type |
| 167 | /// i8. |
| 168 | inline SDOperand getI8Imm(unsigned Imm) { |
| 169 | return CurDAG->getTargetConstant(Imm, MVT::i8); |
| 170 | } |
| 171 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 172 | /// getI16Imm - Return a target constant with the specified value, of type |
| 173 | /// i16. |
| 174 | inline SDOperand getI16Imm(unsigned Imm) { |
| 175 | return CurDAG->getTargetConstant(Imm, MVT::i16); |
| 176 | } |
| 177 | |
| 178 | /// getI32Imm - Return a target constant with the specified value, of type |
| 179 | /// i32. |
| 180 | inline SDOperand getI32Imm(unsigned Imm) { |
| 181 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 182 | } |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 183 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 184 | /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC |
| 185 | /// base register. Return the virtual register that holds this value. |
| 186 | SDOperand getGlobalBaseReg(); |
| 187 | |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 188 | /// UnfoldableSet - An boolean array representing nodes which have been |
| 189 | /// folded into addressing modes and therefore should not be folded in |
| 190 | /// another operation. |
Evan Cheng | 686c4a1 | 2006-08-02 09:18:33 +0000 | [diff] [blame] | 191 | unsigned char *UnfoldableSet; |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 192 | |
| 193 | inline void setUnfoldable(SDNode *N) { |
Evan Cheng | 686c4a1 | 2006-08-02 09:18:33 +0000 | [diff] [blame] | 194 | unsigned Id = N->getNodeId(); |
| 195 | UnfoldableSet[Id / 8] |= 1 << (Id % 8); |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | inline bool isUnfoldable(SDNode *N) { |
Evan Cheng | 686c4a1 | 2006-08-02 09:18:33 +0000 | [diff] [blame] | 199 | unsigned Id = N->getNodeId(); |
| 200 | return UnfoldableSet[Id / 8] & (1 << (Id % 8)); |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 203 | #ifndef NDEBUG |
| 204 | unsigned Indent; |
| 205 | #endif |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 206 | }; |
| 207 | } |
| 208 | |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 209 | static void findNonImmUse(SDNode* Use, SDNode* Def, bool &found, |
| 210 | std::set<SDNode *> &Visited) { |
| 211 | if (found || |
| 212 | Use->getNodeId() > Def->getNodeId() || |
| 213 | !Visited.insert(Use).second) |
| 214 | return; |
| 215 | |
| 216 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 217 | SDNode *N = Use->getOperand(i).Val; |
| 218 | if (N != Def) { |
| 219 | findNonImmUse(N, Def, found, Visited); |
| 220 | } else { |
| 221 | found = true; |
| 222 | break; |
| 223 | } |
| 224 | } |
| 225 | } |
| 226 | |
| 227 | static inline bool isNonImmUse(SDNode* Use, SDNode* Def) { |
| 228 | std::set<SDNode *> Visited; |
| 229 | bool found = false; |
| 230 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 231 | SDNode *N = Use->getOperand(i).Val; |
| 232 | if (N != Def) { |
| 233 | findNonImmUse(N, Def, found, Visited); |
| 234 | if (found) break; |
| 235 | } |
| 236 | } |
| 237 | return found; |
| 238 | } |
| 239 | |
| 240 | |
Evan Cheng | f2dfafc | 2006-07-28 01:03:48 +0000 | [diff] [blame] | 241 | bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U) { |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 242 | // Is it already folded by SelectAddr / SelectLEAAddr? |
| 243 | if (isUnfoldable(N)) |
| 244 | return false; |
| 245 | |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 246 | // If U use can somehow reach N through another path then U can't fold N or |
| 247 | // it will create a cycle. e.g. In the following diagram, U can reach N |
Evan Cheng | 37e1803 | 2006-07-28 06:33:41 +0000 | [diff] [blame] | 248 | // through X. If N is folded into into U, then X is both a predecessor and |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 249 | // a successor of U. |
| 250 | // |
| 251 | // [ N ] |
| 252 | // ^ ^ |
| 253 | // | | |
| 254 | // / \--- |
| 255 | // / [X] |
| 256 | // | ^ |
| 257 | // [U]--------| |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 258 | return !isNonImmUse(U, N); |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 261 | /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel |
| 262 | /// when it has created a SelectionDAG for us to codegen. |
| 263 | void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 264 | DEBUG(BB->dump()); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 265 | MachineFunction::iterator FirstMBB = BB; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 266 | |
| 267 | // Codegen the basic block. |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 268 | #ifndef NDEBUG |
| 269 | DEBUG(std::cerr << "===== Instruction selection begins:\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 270 | Indent = 0; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 271 | #endif |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 272 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 273 | #ifndef NDEBUG |
| 274 | DEBUG(std::cerr << "===== Instruction selection ends:\n"); |
| 275 | #endif |
Evan Cheng | 63ce568 | 2006-07-28 00:10:59 +0000 | [diff] [blame] | 276 | |
Evan Cheng | 686c4a1 | 2006-08-02 09:18:33 +0000 | [diff] [blame] | 277 | UnfoldableSet = NULL; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 278 | DAG.RemoveDeadNodes(); |
| 279 | |
| 280 | // Emit machine code to BB. |
| 281 | ScheduleAndEmitDAG(DAG); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 282 | |
| 283 | // If we are emitting FP stack code, scan the basic block to determine if this |
| 284 | // block defines any FP values. If so, put an FP_REG_KILL instruction before |
| 285 | // the terminator of the block. |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 286 | if (!Subtarget->hasSSE2()) { |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 287 | // Note that FP stack instructions *are* used in SSE code when returning |
| 288 | // values, but these are not live out of the basic block, so we don't need |
| 289 | // an FP_REG_KILL in this case either. |
| 290 | bool ContainsFPCode = false; |
| 291 | |
| 292 | // Scan all of the machine instructions in these MBBs, checking for FP |
| 293 | // stores. |
| 294 | MachineFunction::iterator MBBI = FirstMBB; |
| 295 | do { |
| 296 | for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end(); |
| 297 | !ContainsFPCode && I != E; ++I) { |
| 298 | for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) { |
| 299 | if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() && |
| 300 | MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) && |
| 301 | RegMap->getRegClass(I->getOperand(0).getReg()) == |
| 302 | X86::RFPRegisterClass) { |
| 303 | ContainsFPCode = true; |
| 304 | break; |
| 305 | } |
| 306 | } |
| 307 | } |
| 308 | } while (!ContainsFPCode && &*(MBBI++) != BB); |
| 309 | |
| 310 | // Check PHI nodes in successor blocks. These PHI's will be lowered to have |
| 311 | // a copy of the input value in this block. |
| 312 | if (!ContainsFPCode) { |
| 313 | // Final check, check LLVM BB's that are successors to the LLVM BB |
| 314 | // corresponding to BB for FP PHI nodes. |
| 315 | const BasicBlock *LLVMBB = BB->getBasicBlock(); |
| 316 | const PHINode *PN; |
| 317 | for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB); |
| 318 | !ContainsFPCode && SI != E; ++SI) { |
| 319 | for (BasicBlock::const_iterator II = SI->begin(); |
| 320 | (PN = dyn_cast<PHINode>(II)); ++II) { |
| 321 | if (PN->getType()->isFloatingPoint()) { |
| 322 | ContainsFPCode = true; |
| 323 | break; |
| 324 | } |
| 325 | } |
| 326 | } |
| 327 | } |
| 328 | |
| 329 | // Finally, if we found any FP code, emit the FP_REG_KILL instruction. |
| 330 | if (ContainsFPCode) { |
| 331 | BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0); |
| 332 | ++NumFPKill; |
| 333 | } |
| 334 | } |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 337 | /// EmitSpecialCodeForMain - Emit any code that needs to be executed only in |
| 338 | /// the main function. |
Evan Cheng | 3649b0e | 2006-06-02 22:38:37 +0000 | [diff] [blame] | 339 | void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB, |
| 340 | MachineFrameInfo *MFI) { |
| 341 | if (Subtarget->TargetType == X86Subtarget::isCygwin) |
| 342 | BuildMI(BB, X86::CALLpcrel32, 1).addExternalSymbol("__main"); |
| 343 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 344 | // Switch the FPU to 64-bit precision mode for better compatibility and speed. |
| 345 | int CWFrameIdx = MFI->CreateStackObject(2, 2); |
| 346 | addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx); |
| 347 | |
| 348 | // Set the high part to be 64-bit precision. |
| 349 | addFrameReference(BuildMI(BB, X86::MOV8mi, 5), |
| 350 | CWFrameIdx, 1).addImm(2); |
| 351 | |
| 352 | // Reload the modified control word now. |
| 353 | addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx); |
| 354 | } |
| 355 | |
| 356 | void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) { |
| 357 | // If this is main, emit special code for main. |
| 358 | MachineBasicBlock *BB = MF.begin(); |
| 359 | if (Fn.hasExternalLinkage() && Fn.getName() == "main") |
| 360 | EmitSpecialCodeForMain(BB, MF.getFrameInfo()); |
| 361 | } |
| 362 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 363 | /// MatchAddress - Add the specified node to the specified addressing mode, |
| 364 | /// returning true if it cannot be done. This just pattern matches for the |
| 365 | /// addressing mode |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 366 | bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM, |
| 367 | bool isRoot) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 368 | int id = N.Val->getNodeId(); |
| 369 | bool Available = isSelected(id); |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 370 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 371 | switch (N.getOpcode()) { |
| 372 | default: break; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 373 | case ISD::Constant: |
| 374 | AM.Disp += cast<ConstantSDNode>(N)->getValue(); |
| 375 | return false; |
| 376 | |
| 377 | case X86ISD::Wrapper: |
| 378 | // If both base and index components have been picked, we can't fit |
| 379 | // the result available in the register in the addressing mode. Duplicate |
| 380 | // GlobalAddress or ConstantPool as displacement. |
| 381 | if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) { |
| 382 | if (ConstantPoolSDNode *CP = |
| 383 | dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) { |
| 384 | if (AM.CP == 0) { |
| 385 | AM.CP = CP->get(); |
| 386 | AM.Align = CP->getAlignment(); |
| 387 | AM.Disp += CP->getOffset(); |
| 388 | return false; |
| 389 | } |
| 390 | } else if (GlobalAddressSDNode *G = |
| 391 | dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) { |
| 392 | if (AM.GV == 0) { |
| 393 | AM.GV = G->getGlobal(); |
| 394 | AM.Disp += G->getOffset(); |
| 395 | return false; |
| 396 | } |
| 397 | } |
| 398 | } |
| 399 | break; |
| 400 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 401 | case ISD::FrameIndex: |
| 402 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 403 | AM.BaseType = X86ISelAddressMode::FrameIndexBase; |
| 404 | AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex(); |
| 405 | return false; |
| 406 | } |
| 407 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 408 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 409 | case ISD::SHL: |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 410 | if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1) |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 411 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) { |
| 412 | unsigned Val = CN->getValue(); |
| 413 | if (Val == 1 || Val == 2 || Val == 3) { |
| 414 | AM.Scale = 1 << Val; |
| 415 | SDOperand ShVal = N.Val->getOperand(0); |
| 416 | |
| 417 | // Okay, we know that we have a scale by now. However, if the scaled |
| 418 | // value is an add of something and a constant, we can fold the |
| 419 | // constant into the disp field here. |
| 420 | if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() && |
| 421 | isa<ConstantSDNode>(ShVal.Val->getOperand(1))) { |
| 422 | AM.IndexReg = ShVal.Val->getOperand(0); |
| 423 | ConstantSDNode *AddVal = |
| 424 | cast<ConstantSDNode>(ShVal.Val->getOperand(1)); |
| 425 | AM.Disp += AddVal->getValue() << Val; |
| 426 | } else { |
| 427 | AM.IndexReg = ShVal; |
| 428 | } |
| 429 | return false; |
| 430 | } |
| 431 | } |
| 432 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 433 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 434 | case ISD::MUL: |
| 435 | // X*[3,5,9] -> X+X*[2,4,8] |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 436 | if (!Available && |
| 437 | AM.BaseType == X86ISelAddressMode::RegBase && |
| 438 | AM.Base.Reg.Val == 0 && |
| 439 | AM.IndexReg.Val == 0) |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 440 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) |
| 441 | if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) { |
| 442 | AM.Scale = unsigned(CN->getValue())-1; |
| 443 | |
| 444 | SDOperand MulVal = N.Val->getOperand(0); |
| 445 | SDOperand Reg; |
| 446 | |
| 447 | // Okay, we know that we have a scale by now. However, if the scaled |
| 448 | // value is an add of something and a constant, we can fold the |
| 449 | // constant into the disp field here. |
| 450 | if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() && |
| 451 | isa<ConstantSDNode>(MulVal.Val->getOperand(1))) { |
| 452 | Reg = MulVal.Val->getOperand(0); |
| 453 | ConstantSDNode *AddVal = |
| 454 | cast<ConstantSDNode>(MulVal.Val->getOperand(1)); |
| 455 | AM.Disp += AddVal->getValue() * CN->getValue(); |
| 456 | } else { |
| 457 | Reg = N.Val->getOperand(0); |
| 458 | } |
| 459 | |
| 460 | AM.IndexReg = AM.Base.Reg = Reg; |
| 461 | return false; |
| 462 | } |
| 463 | break; |
| 464 | |
| 465 | case ISD::ADD: { |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 466 | if (!Available) { |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 467 | X86ISelAddressMode Backup = AM; |
| 468 | if (!MatchAddress(N.Val->getOperand(0), AM, false) && |
| 469 | !MatchAddress(N.Val->getOperand(1), AM, false)) |
| 470 | return false; |
| 471 | AM = Backup; |
| 472 | if (!MatchAddress(N.Val->getOperand(1), AM, false) && |
| 473 | !MatchAddress(N.Val->getOperand(0), AM, false)) |
| 474 | return false; |
| 475 | AM = Backup; |
| 476 | } |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 477 | break; |
| 478 | } |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 479 | |
| 480 | case ISD::OR: { |
| 481 | if (!Available) { |
| 482 | X86ISelAddressMode Backup = AM; |
| 483 | // Look for (x << c1) | c2 where (c2 < c1) |
| 484 | ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(0)); |
| 485 | if (CN && !MatchAddress(N.Val->getOperand(1), AM, false)) { |
| 486 | if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) { |
| 487 | AM.Disp = CN->getValue(); |
| 488 | return false; |
| 489 | } |
| 490 | } |
| 491 | AM = Backup; |
| 492 | CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)); |
| 493 | if (CN && !MatchAddress(N.Val->getOperand(0), AM, false)) { |
| 494 | if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) { |
| 495 | AM.Disp = CN->getValue(); |
| 496 | return false; |
| 497 | } |
| 498 | } |
| 499 | AM = Backup; |
| 500 | } |
| 501 | break; |
| 502 | } |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 503 | } |
| 504 | |
| 505 | // Is the base register already occupied? |
| 506 | if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) { |
| 507 | // If so, check to see if the scale index register is set. |
| 508 | if (AM.IndexReg.Val == 0) { |
| 509 | AM.IndexReg = N; |
| 510 | AM.Scale = 1; |
| 511 | return false; |
| 512 | } |
| 513 | |
| 514 | // Otherwise, we cannot select it. |
| 515 | return true; |
| 516 | } |
| 517 | |
| 518 | // Default, generate it as a register. |
| 519 | AM.BaseType = X86ISelAddressMode::RegBase; |
| 520 | AM.Base.Reg = N; |
| 521 | return false; |
| 522 | } |
| 523 | |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 524 | /// SelectAddr - returns true if it is able pattern match an addressing mode. |
| 525 | /// It returns the operands which make up the maximal addressing mode it can |
| 526 | /// match by reference. |
| 527 | bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 528 | SDOperand &Index, SDOperand &Disp) { |
| 529 | X86ISelAddressMode AM; |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 530 | if (MatchAddress(N, AM)) |
| 531 | return false; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 532 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 533 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
Evan Cheng | 7dd281b | 2006-02-05 05:25:07 +0000 | [diff] [blame] | 534 | if (!AM.Base.Reg.Val) |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 535 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 536 | } |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 537 | |
Evan Cheng | 7dd281b | 2006-02-05 05:25:07 +0000 | [diff] [blame] | 538 | if (!AM.IndexReg.Val) |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 539 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 540 | |
| 541 | getAddressOperands(AM, Base, Scale, Index, Disp); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 542 | |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 543 | int Id = Base.Val ? Base.Val->getNodeId() : -1; |
| 544 | if (Id != -1) |
| 545 | setUnfoldable(Base.Val); |
| 546 | Id = Index.Val ? Index.Val->getNodeId() : -1; |
| 547 | if (Id != -1) |
| 548 | setUnfoldable(Index.Val); |
| 549 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 550 | return true; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 551 | } |
| 552 | |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 553 | /// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing |
| 554 | /// mode it matches can be cost effectively emitted as an LEA instruction. |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 555 | bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base, |
| 556 | SDOperand &Scale, |
| 557 | SDOperand &Index, SDOperand &Disp) { |
| 558 | X86ISelAddressMode AM; |
| 559 | if (MatchAddress(N, AM)) |
| 560 | return false; |
| 561 | |
| 562 | unsigned Complexity = 0; |
| 563 | if (AM.BaseType == X86ISelAddressMode::RegBase) |
| 564 | if (AM.Base.Reg.Val) |
| 565 | Complexity = 1; |
| 566 | else |
| 567 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
| 568 | else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase) |
| 569 | Complexity = 4; |
| 570 | |
| 571 | if (AM.IndexReg.Val) |
| 572 | Complexity++; |
| 573 | else |
| 574 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 575 | |
Evan Cheng | 8c03fe4 | 2006-02-28 21:13:57 +0000 | [diff] [blame] | 576 | if (AM.Scale > 2) |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 577 | Complexity += 2; |
Evan Cheng | 8c03fe4 | 2006-02-28 21:13:57 +0000 | [diff] [blame] | 578 | // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg |
| 579 | else if (AM.Scale > 1) |
| 580 | Complexity++; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 581 | |
| 582 | // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA |
| 583 | // to a LEA. This is determined with some expermentation but is by no means |
| 584 | // optimal (especially for code size consideration). LEA is nice because of |
| 585 | // its three-address nature. Tweak the cost function again when we can run |
| 586 | // convertToThreeAddress() at register allocation time. |
| 587 | if (AM.GV || AM.CP) |
| 588 | Complexity += 2; |
| 589 | |
| 590 | if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val)) |
| 591 | Complexity++; |
| 592 | |
| 593 | if (Complexity > 2) { |
| 594 | getAddressOperands(AM, Base, Scale, Index, Disp); |
| 595 | return true; |
| 596 | } |
| 597 | |
Evan Cheng | 2584d93 | 2006-07-28 00:49:31 +0000 | [diff] [blame] | 598 | int Id = Base.Val ? Base.Val->getNodeId() : -1; |
| 599 | if (Id != -1) |
| 600 | setUnfoldable(Base.Val); |
| 601 | Id = Index.Val ? Index.Val->getNodeId() : -1; |
| 602 | if (Id != -1) |
| 603 | setUnfoldable(Index.Val); |
| 604 | |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 605 | return false; |
| 606 | } |
| 607 | |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 608 | bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N, |
| 609 | SDOperand &Base, SDOperand &Scale, |
| 610 | SDOperand &Index, SDOperand &Disp) { |
| 611 | if (N.getOpcode() == ISD::LOAD && |
| 612 | N.hasOneUse() && |
Evan Cheng | f2dfafc | 2006-07-28 01:03:48 +0000 | [diff] [blame] | 613 | !CanBeFoldedBy(N.Val, P.Val)) |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 614 | return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp); |
| 615 | return false; |
| 616 | } |
| 617 | |
| 618 | static bool isRegister0(SDOperand Op) { |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 619 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) |
| 620 | return (R->getReg() == 0); |
| 621 | return false; |
| 622 | } |
| 623 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 624 | /// getGlobalBaseReg - Output the instructions required to put the |
| 625 | /// base address to use for accessing globals into a register. |
| 626 | /// |
| 627 | SDOperand X86DAGToDAGISel::getGlobalBaseReg() { |
| 628 | if (!GlobalBaseReg) { |
| 629 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 630 | MachineBasicBlock &FirstMBB = BB->getParent()->front(); |
| 631 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 632 | SSARegMap *RegMap = BB->getParent()->getSSARegMap(); |
| 633 | // FIXME: when we get to LP64, we will need to create the appropriate |
| 634 | // type of register here. |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 635 | GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass); |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 636 | BuildMI(FirstMBB, MBBI, X86::MovePCtoStack, 0); |
| 637 | BuildMI(FirstMBB, MBBI, X86::POP32r, 1, GlobalBaseReg); |
| 638 | } |
| 639 | return CurDAG->getRegister(GlobalBaseReg, MVT::i32); |
| 640 | } |
| 641 | |
Evan Cheng | b245d92 | 2006-05-20 01:36:52 +0000 | [diff] [blame] | 642 | static SDNode *FindCallStartFromCall(SDNode *Node) { |
| 643 | if (Node->getOpcode() == ISD::CALLSEQ_START) return Node; |
| 644 | assert(Node->getOperand(0).getValueType() == MVT::Other && |
| 645 | "Node doesn't have a token chain argument!"); |
| 646 | return FindCallStartFromCall(Node->getOperand(0).Val); |
| 647 | } |
| 648 | |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 649 | SDNode *X86DAGToDAGISel::Select(SDOperand &Result, SDOperand N) { |
Evan Cheng | def941b | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 650 | SDNode *Node = N.Val; |
| 651 | MVT::ValueType NVT = Node->getValueType(0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 652 | unsigned Opc, MOpc; |
| 653 | unsigned Opcode = Node->getOpcode(); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 654 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 655 | #ifndef NDEBUG |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 656 | DEBUG(std::cerr << std::string(Indent, ' ')); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 657 | DEBUG(std::cerr << "Selecting: "); |
| 658 | DEBUG(Node->dump(CurDAG)); |
| 659 | DEBUG(std::cerr << "\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 660 | Indent += 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 661 | #endif |
| 662 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 663 | if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) { |
| 664 | Result = N; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 665 | #ifndef NDEBUG |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 666 | DEBUG(std::cerr << std::string(Indent-2, ' ')); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 667 | DEBUG(std::cerr << "== "); |
| 668 | DEBUG(Node->dump(CurDAG)); |
| 669 | DEBUG(std::cerr << "\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 670 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 671 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 672 | return NULL; // Already selected. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 673 | } |
Evan Cheng | 38262ca | 2006-01-11 22:15:18 +0000 | [diff] [blame] | 674 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 675 | switch (Opcode) { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 676 | default: break; |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 677 | case X86ISD::GlobalBaseReg: |
| 678 | Result = getGlobalBaseReg(); |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 679 | return Result.Val; |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 680 | |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 681 | case ISD::ADD: { |
| 682 | // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd |
| 683 | // code and is matched first so to prevent it from being turned into |
| 684 | // LEA32r X+c. |
| 685 | SDOperand N0 = N.getOperand(0); |
| 686 | SDOperand N1 = N.getOperand(1); |
| 687 | if (N.Val->getValueType(0) == MVT::i32 && |
| 688 | N0.getOpcode() == X86ISD::Wrapper && |
| 689 | N1.getOpcode() == ISD::Constant) { |
| 690 | unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue(); |
| 691 | SDOperand C(0, 0); |
| 692 | // TODO: handle ExternalSymbolSDNode. |
| 693 | if (GlobalAddressSDNode *G = |
| 694 | dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) { |
| 695 | C = CurDAG->getTargetGlobalAddress(G->getGlobal(), MVT::i32, |
| 696 | G->getOffset() + Offset); |
| 697 | } else if (ConstantPoolSDNode *CP = |
| 698 | dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) { |
| 699 | C = CurDAG->getTargetConstantPool(CP->get(), MVT::i32, |
| 700 | CP->getAlignment(), |
| 701 | CP->getOffset()+Offset); |
| 702 | } |
| 703 | |
| 704 | if (C.Val) { |
| 705 | if (N.Val->hasOneUse()) { |
Evan Cheng | 23329f5 | 2006-08-16 07:30:09 +0000 | [diff] [blame^] | 706 | return CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, MVT::i32, C).Val; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 707 | } else { |
| 708 | SDNode *ResNode = CurDAG->getTargetNode(X86::MOV32ri, MVT::i32, C); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 709 | Result = SDOperand(ResNode, 0); |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 710 | return ResNode; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 711 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 712 | } |
| 713 | } |
| 714 | |
| 715 | // Other cases are handled by auto-generated code. |
| 716 | break; |
Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 717 | } |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 718 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 719 | case ISD::MULHU: |
| 720 | case ISD::MULHS: { |
| 721 | if (Opcode == ISD::MULHU) |
| 722 | switch (NVT) { |
| 723 | default: assert(0 && "Unsupported VT!"); |
| 724 | case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break; |
| 725 | case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break; |
| 726 | case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break; |
| 727 | } |
| 728 | else |
| 729 | switch (NVT) { |
| 730 | default: assert(0 && "Unsupported VT!"); |
| 731 | case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break; |
| 732 | case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break; |
| 733 | case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break; |
| 734 | } |
| 735 | |
| 736 | unsigned LoReg, HiReg; |
| 737 | switch (NVT) { |
| 738 | default: assert(0 && "Unsupported VT!"); |
| 739 | case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break; |
| 740 | case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break; |
| 741 | case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break; |
| 742 | } |
| 743 | |
| 744 | SDOperand N0 = Node->getOperand(0); |
| 745 | SDOperand N1 = Node->getOperand(1); |
| 746 | |
| 747 | bool foldedLoad = false; |
| 748 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 749 | foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 750 | // MULHU and MULHS are commmutative |
| 751 | if (!foldedLoad) { |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 752 | foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 753 | if (foldedLoad) { |
| 754 | N0 = Node->getOperand(1); |
| 755 | N1 = Node->getOperand(0); |
| 756 | } |
| 757 | } |
| 758 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 759 | SDOperand Chain; |
| 760 | if (foldedLoad) |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 761 | AddToQueue(Chain, N1.getOperand(0)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 762 | else |
| 763 | Chain = CurDAG->getEntryNode(); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 764 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 765 | SDOperand InFlag(0, 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 766 | AddToQueue(N0, N0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 767 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 768 | N0, InFlag); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 769 | InFlag = Chain.getValue(1); |
| 770 | |
| 771 | if (foldedLoad) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 772 | AddToQueue(Tmp0, Tmp0); |
| 773 | AddToQueue(Tmp1, Tmp1); |
| 774 | AddToQueue(Tmp2, Tmp2); |
| 775 | AddToQueue(Tmp3, Tmp3); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 776 | SDNode *CNode = |
| 777 | CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 778 | Tmp2, Tmp3, Chain, InFlag); |
| 779 | Chain = SDOperand(CNode, 0); |
| 780 | InFlag = SDOperand(CNode, 1); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 781 | } else { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 782 | AddToQueue(N1, N1); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 783 | InFlag = |
| 784 | SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 785 | } |
| 786 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 787 | Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 788 | ReplaceUses(N.getValue(0), Result); |
| 789 | if (foldedLoad) |
| 790 | ReplaceUses(N1.getValue(1), Result.getValue(1)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 791 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 792 | #ifndef NDEBUG |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 793 | DEBUG(std::cerr << std::string(Indent-2, ' ')); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 794 | DEBUG(std::cerr << "=> "); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 795 | DEBUG(Result.Val->dump(CurDAG)); |
| 796 | DEBUG(std::cerr << "\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 797 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 798 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 799 | return NULL; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 800 | } |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 801 | |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 802 | case ISD::SDIV: |
| 803 | case ISD::UDIV: |
| 804 | case ISD::SREM: |
| 805 | case ISD::UREM: { |
| 806 | bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM; |
| 807 | bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV; |
| 808 | if (!isSigned) |
| 809 | switch (NVT) { |
| 810 | default: assert(0 && "Unsupported VT!"); |
| 811 | case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break; |
| 812 | case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break; |
| 813 | case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break; |
| 814 | } |
| 815 | else |
| 816 | switch (NVT) { |
| 817 | default: assert(0 && "Unsupported VT!"); |
| 818 | case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break; |
| 819 | case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break; |
| 820 | case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break; |
| 821 | } |
| 822 | |
| 823 | unsigned LoReg, HiReg; |
| 824 | unsigned ClrOpcode, SExtOpcode; |
| 825 | switch (NVT) { |
| 826 | default: assert(0 && "Unsupported VT!"); |
| 827 | case MVT::i8: |
| 828 | LoReg = X86::AL; HiReg = X86::AH; |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 829 | ClrOpcode = X86::MOV8r0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 830 | SExtOpcode = X86::CBW; |
| 831 | break; |
| 832 | case MVT::i16: |
| 833 | LoReg = X86::AX; HiReg = X86::DX; |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 834 | ClrOpcode = X86::MOV16r0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 835 | SExtOpcode = X86::CWD; |
| 836 | break; |
| 837 | case MVT::i32: |
| 838 | LoReg = X86::EAX; HiReg = X86::EDX; |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 839 | ClrOpcode = X86::MOV32r0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 840 | SExtOpcode = X86::CDQ; |
| 841 | break; |
| 842 | } |
| 843 | |
| 844 | SDOperand N0 = Node->getOperand(0); |
| 845 | SDOperand N1 = Node->getOperand(1); |
| 846 | |
| 847 | bool foldedLoad = false; |
| 848 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 849 | foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 850 | SDOperand Chain; |
| 851 | if (foldedLoad) |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 852 | AddToQueue(Chain, N1.getOperand(0)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 853 | else |
| 854 | Chain = CurDAG->getEntryNode(); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 855 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 856 | SDOperand InFlag(0, 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 857 | AddToQueue(N0, N0); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 858 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 859 | N0, InFlag); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 860 | InFlag = Chain.getValue(1); |
| 861 | |
| 862 | if (isSigned) { |
| 863 | // Sign extend the low part into the high part. |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 864 | InFlag = |
| 865 | SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 866 | } else { |
| 867 | // Zero out the high part, effectively zero extending the input. |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 868 | SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 869 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT), |
| 870 | ClrNode, InFlag); |
| 871 | InFlag = Chain.getValue(1); |
| 872 | } |
| 873 | |
| 874 | if (foldedLoad) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 875 | AddToQueue(Tmp0, Tmp0); |
| 876 | AddToQueue(Tmp1, Tmp1); |
| 877 | AddToQueue(Tmp2, Tmp2); |
| 878 | AddToQueue(Tmp3, Tmp3); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 879 | SDNode *CNode = |
| 880 | CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 881 | Tmp2, Tmp3, Chain, InFlag); |
| 882 | Chain = SDOperand(CNode, 0); |
| 883 | InFlag = SDOperand(CNode, 1); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 884 | } else { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 885 | AddToQueue(N1, N1); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 886 | InFlag = |
| 887 | SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 888 | } |
| 889 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 890 | Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg, |
| 891 | NVT, InFlag); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 892 | ReplaceUses(N.getValue(0), Result); |
| 893 | if (foldedLoad) |
| 894 | ReplaceUses(N1.getValue(1), Result.getValue(1)); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 895 | |
| 896 | #ifndef NDEBUG |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 897 | DEBUG(std::cerr << std::string(Indent-2, ' ')); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 898 | DEBUG(std::cerr << "=> "); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 899 | DEBUG(Result.Val->dump(CurDAG)); |
| 900 | DEBUG(std::cerr << "\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 901 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 902 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 903 | |
| 904 | return NULL; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 905 | } |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 906 | |
| 907 | case ISD::TRUNCATE: { |
| 908 | if (NVT == MVT::i8) { |
| 909 | unsigned Opc2; |
| 910 | MVT::ValueType VT; |
| 911 | switch (Node->getOperand(0).getValueType()) { |
| 912 | default: assert(0 && "Unknown truncate!"); |
| 913 | case MVT::i16: |
| 914 | Opc = X86::MOV16to16_; |
| 915 | VT = MVT::i16; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 916 | Opc2 = X86::TRUNC_GR16_GR8; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 917 | break; |
| 918 | case MVT::i32: |
| 919 | Opc = X86::MOV32to32_; |
| 920 | VT = MVT::i32; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 921 | Opc2 = X86::TRUNC_GR32_GR8; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 922 | break; |
| 923 | } |
| 924 | |
| 925 | SDOperand Tmp0, Tmp1; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 926 | AddToQueue(Tmp0, Node->getOperand(0)); |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 927 | Tmp1 = SDOperand(CurDAG->getTargetNode(Opc, VT, Tmp0), 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 928 | Result = SDOperand(CurDAG->getTargetNode(Opc2, NVT, Tmp1), 0); |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 929 | |
| 930 | #ifndef NDEBUG |
| 931 | DEBUG(std::cerr << std::string(Indent-2, ' ')); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 932 | DEBUG(std::cerr << "=> "); |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 933 | DEBUG(Result.Val->dump(CurDAG)); |
| 934 | DEBUG(std::cerr << "\n"); |
| 935 | Indent -= 2; |
| 936 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 937 | return Result.Val; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 938 | } |
Evan Cheng | 6b2e254 | 2006-05-20 07:44:28 +0000 | [diff] [blame] | 939 | |
| 940 | break; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 941 | } |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 942 | } |
| 943 | |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 944 | SDNode *ResNode = SelectCode(Result, N); |
| 945 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 946 | #ifndef NDEBUG |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 947 | DEBUG(std::cerr << std::string(Indent-2, ' ')); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 948 | DEBUG(std::cerr << "=> "); |
| 949 | DEBUG(Result.Val->dump(CurDAG)); |
| 950 | DEBUG(std::cerr << "\n"); |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 951 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 952 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 953 | |
| 954 | return ResNode; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 955 | } |
| 956 | |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 957 | bool X86DAGToDAGISel:: |
| 958 | SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode, |
| 959 | std::vector<SDOperand> &OutOps, SelectionDAG &DAG){ |
| 960 | SDOperand Op0, Op1, Op2, Op3; |
| 961 | switch (ConstraintCode) { |
| 962 | case 'o': // offsetable ?? |
| 963 | case 'v': // not offsetable ?? |
| 964 | default: return true; |
| 965 | case 'm': // memory |
| 966 | if (!SelectAddr(Op, Op0, Op1, Op2, Op3)) |
| 967 | return true; |
| 968 | break; |
| 969 | } |
| 970 | |
| 971 | OutOps.resize(4); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 972 | AddToQueue(OutOps[0], Op0); |
| 973 | AddToQueue(OutOps[1], Op1); |
| 974 | AddToQueue(OutOps[2], Op2); |
| 975 | AddToQueue(OutOps[3], Op3); |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 976 | return false; |
| 977 | } |
| 978 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 979 | /// createX86ISelDag - This pass converts a legalized DAG into a |
| 980 | /// X86-specific DAG, ready for instruction scheduling. |
| 981 | /// |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 982 | FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM) { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 983 | return new X86DAGToDAGISel(TM); |
| 984 | } |