blob: b813ee4971365d1dd658999dd0cd667496904e7f [file] [log] [blame]
Chris Lattner179cdfb2002-08-09 20:08:03 +00001//===-- PhyRegAlloc.cpp ---------------------------------------------------===//
Vikram S. Adve12af1642001-11-08 04:48:50 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Brian Gaeke222bd532003-09-24 18:16:23 +000010// Traditional graph-coloring global register allocator currently used
11// by the SPARC back-end.
12//
13// NOTE: This register allocator has some special support
14// for the Reoptimizer, such as not saving some registers on calls to
15// the first-level instrumentation function.
16//
17// NOTE 2: This register allocator can save its state in a global
18// variable in the module it's working on. This feature is not
19// thread-safe; if you have doubts, leave it turned off.
Chris Lattner179cdfb2002-08-09 20:08:03 +000020//
21//===----------------------------------------------------------------------===//
Ruchira Sasanka8e604792001-09-14 21:18:34 +000022
Brian Gaeke537132b2003-10-23 20:32:55 +000023#include "AllocInfo.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000024#include "IGNode.h"
Chris Lattner70b2f562003-09-01 20:09:04 +000025#include "PhyRegAlloc.h"
Chris Lattner4309e732003-01-15 19:57:07 +000026#include "RegAllocCommon.h"
Chris Lattner9d4ed152003-01-15 21:14:01 +000027#include "RegClass.h"
Brian Gaeke748fba12004-02-24 19:46:00 +000028#include "../LiveVar/FunctionLiveVarInfo.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000029#include "llvm/Constants.h"
30#include "llvm/DerivedTypes.h"
Brian Gaeke25d4b542004-05-30 07:08:43 +000031#include "llvm/iPHINode.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000032#include "llvm/iOther.h"
33#include "llvm/Module.h"
34#include "llvm/Type.h"
35#include "llvm/Analysis/LoopInfo.h"
Chris Lattner797c1362003-09-30 20:13:59 +000036#include "llvm/CodeGen/InstrSelection.h"
Brian Gaeke3ceac852003-10-30 21:21:33 +000037#include "llvm/CodeGen/MachineCodeForInstruction.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000038#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFunctionInfo.h"
Brian Gaeke874f4232003-09-21 02:50:21 +000040#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnerf6ee49f2003-01-15 18:08:07 +000041#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner08d49632004-02-29 19:12:51 +000042#include "../MachineInstrAnnot.h"
Chris Lattner797c1362003-09-30 20:13:59 +000043#include "llvm/CodeGen/Passes.h"
Chris Lattner797c1362003-09-30 20:13:59 +000044#include "llvm/Support/InstIterator.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000045#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner4bc23482002-09-15 07:07:55 +000046#include "Support/CommandLine.h"
Misha Brukman396c8c32003-10-23 18:06:27 +000047#include "Support/SetOperations.h"
48#include "Support/STLExtras.h"
Brian Gaekebd353fb2003-09-21 03:57:37 +000049#include <cmath>
Vikram S. Adve12af1642001-11-08 04:48:50 +000050
Brian Gaeked0fde302003-11-11 22:41:34 +000051namespace llvm {
52
Chris Lattner70e60cb2002-05-22 17:08:27 +000053RegAllocDebugLevel_t DEBUG_RA;
Vikram S. Adve39c94e12002-09-14 23:05:33 +000054
Chris Lattner5ff62e92002-07-22 02:10:13 +000055static cl::opt<RegAllocDebugLevel_t, true>
56DRA_opt("dregalloc", cl::Hidden, cl::location(DEBUG_RA),
57 cl::desc("enable register allocation debugging information"),
58 cl::values(
Vikram S. Adve39c94e12002-09-14 23:05:33 +000059 clEnumValN(RA_DEBUG_None , "n", "disable debug output"),
60 clEnumValN(RA_DEBUG_Results, "y", "debug output for allocation results"),
61 clEnumValN(RA_DEBUG_Coloring, "c", "debug output for graph coloring step"),
62 clEnumValN(RA_DEBUG_Interference,"ig","debug output for interference graphs"),
63 clEnumValN(RA_DEBUG_LiveRanges , "lr","debug output for live ranges"),
64 clEnumValN(RA_DEBUG_Verbose, "v", "extra debug output"),
Chris Lattner5ff62e92002-07-22 02:10:13 +000065 0));
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +000066
Brian Gaeked1b36792004-03-10 22:21:03 +000067/// The reoptimizer wants to be able to grovel through the register
68/// allocator's state after it has done its job. This is a hack.
69///
70PhyRegAlloc::SavedStateMapTy ExportedFnAllocState;
71bool SaveRegAllocState = false;
72bool SaveStateToModule = true;
73static cl::opt<bool, true>
74SaveRegAllocStateOpt("save-ra-state", cl::Hidden,
75 cl::location (SaveRegAllocState),
76 cl::init(false),
Brian Gaeke59b1c562003-09-24 17:50:28 +000077 cl::desc("write reg. allocator state into module"));
78
Brian Gaekebf3c4cf2003-08-14 06:09:32 +000079FunctionPass *getRegisterAllocator(TargetMachine &T) {
Brian Gaeke4efe3422003-09-21 01:23:46 +000080 return new PhyRegAlloc (T);
Chris Lattner2f9b28e2002-02-04 15:54:09 +000081}
Chris Lattner6dd98a62002-02-04 00:33:08 +000082
Chris Lattner8474f6f2003-09-23 15:13:04 +000083void PhyRegAlloc::getAnalysisUsage(AnalysisUsage &AU) const {
84 AU.addRequired<LoopInfo> ();
85 AU.addRequired<FunctionLiveVarInfo> ();
86}
87
88
Brian Gaekeaf843702003-10-22 20:22:53 +000089/// Initialize interference graphs (one in each reg class) and IGNodeLists
90/// (one in each IG). The actual nodes will be pushed later.
91///
Chris Lattnerdd1e40b2002-02-03 07:46:34 +000092void PhyRegAlloc::createIGNodeListsAndIGs() {
Chris Lattnerc083dcc2003-09-01 20:05:47 +000093 if (DEBUG_RA >= RA_DEBUG_LiveRanges) std::cerr << "Creating LR lists ...\n";
Ruchira Sasanka8e604792001-09-14 21:18:34 +000094
Brian Gaeke4efe3422003-09-21 01:23:46 +000095 LiveRangeMapType::const_iterator HMI = LRI->getLiveRangeMap()->begin();
Brian Gaeke4efe3422003-09-21 01:23:46 +000096 LiveRangeMapType::const_iterator HMIEnd = LRI->getLiveRangeMap()->end();
Ruchira Sasanka8e604792001-09-14 21:18:34 +000097
Chris Lattnerdd1e40b2002-02-03 07:46:34 +000098 for (; HMI != HMIEnd ; ++HMI ) {
99 if (HMI->first) {
100 LiveRange *L = HMI->second; // get the LiveRange
101 if (!L) {
Brian Gaekeeb8863d2004-03-29 21:58:41 +0000102 if (DEBUG_RA && !isa<ConstantIntegral> (HMI->first))
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000103 std::cerr << "\n**** ?!?WARNING: NULL LIVE RANGE FOUND FOR: "
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000104 << RAV(HMI->first) << "****\n";
Chris Lattnerdd1e40b2002-02-03 07:46:34 +0000105 continue;
106 }
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000107
108 // if the Value * is not null, and LR is not yet written to the IGNodeList
Chris Lattner7e708292002-06-25 16:13:24 +0000109 if (!(L->getUserIGNode()) ) {
Chris Lattnerdd1e40b2002-02-03 07:46:34 +0000110 RegClass *const RC = // RegClass of first value in the LR
Brian Gaeke59b1c562003-09-24 17:50:28 +0000111 RegClassList[ L->getRegClassID() ];
Chris Lattnerdd1e40b2002-02-03 07:46:34 +0000112 RC->addLRToIG(L); // add this LR to an IG
113 }
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000114 }
115 }
Chris Lattnerdd1e40b2002-02-03 07:46:34 +0000116
117 // init RegClassList
Chris Lattner7e708292002-06-25 16:13:24 +0000118 for ( unsigned rc=0; rc < NumOfRegClasses ; rc++)
Chris Lattnerdd1e40b2002-02-03 07:46:34 +0000119 RegClassList[rc]->createInterferenceGraph();
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000120
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000121 if (DEBUG_RA >= RA_DEBUG_LiveRanges) std::cerr << "LRLists Created!\n";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000122}
123
124
Brian Gaekeaf843702003-10-22 20:22:53 +0000125/// Add all interferences for a given instruction. Interference occurs only
126/// if the LR of Def (Inst or Arg) is of the same reg class as that of live
127/// var. The live var passed to this function is the LVset AFTER the
128/// instruction.
129///
130void PhyRegAlloc::addInterference(const Value *Def, const ValueSet *LVSet,
Chris Lattner296b7732002-02-05 02:52:05 +0000131 bool isCallInst) {
Chris Lattner296b7732002-02-05 02:52:05 +0000132 ValueSet::const_iterator LIt = LVSet->begin();
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000133
134 // get the live range of instruction
Brian Gaeke4efe3422003-09-21 01:23:46 +0000135 const LiveRange *const LROfDef = LRI->getLiveRangeForValue( Def );
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000136
137 IGNode *const IGNodeOfDef = LROfDef->getUserIGNode();
138 assert( IGNodeOfDef );
139
140 RegClass *const RCOfDef = LROfDef->getRegClass();
141
142 // for each live var in live variable set
Chris Lattner7e708292002-06-25 16:13:24 +0000143 for ( ; LIt != LVSet->end(); ++LIt) {
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000144
Vikram S. Advef5af6362002-07-08 23:15:32 +0000145 if (DEBUG_RA >= RA_DEBUG_Verbose)
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000146 std::cerr << "< Def=" << RAV(Def) << ", Lvar=" << RAV(*LIt) << "> ";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000147
148 // get the live range corresponding to live var
Brian Gaeke4efe3422003-09-21 01:23:46 +0000149 LiveRange *LROfVar = LRI->getLiveRangeForValue(*LIt);
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000150
151 // LROfVar can be null if it is a const since a const
152 // doesn't have a dominating def - see Assumptions above
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000153 if (LROfVar)
154 if (LROfDef != LROfVar) // do not set interf for same LR
155 if (RCOfDef == LROfVar->getRegClass()) // 2 reg classes are the same
156 RCOfDef->setInterference( LROfDef, LROfVar);
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000157 }
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000158}
159
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000160
Brian Gaekeaf843702003-10-22 20:22:53 +0000161/// For a call instruction, this method sets the CallInterference flag in
162/// the LR of each variable live in the Live Variable Set live after the
163/// call instruction (except the return value of the call instruction - since
164/// the return value does not interfere with that call itself).
165///
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000166void PhyRegAlloc::setCallInterferences(const MachineInstr *MInst,
Chris Lattner296b7732002-02-05 02:52:05 +0000167 const ValueSet *LVSetAft) {
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000168 if (DEBUG_RA >= RA_DEBUG_Interference)
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000169 std::cerr << "\n For call inst: " << *MInst;
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000170
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000171 // for each live var in live variable set after machine inst
Vikram S. Adve65b2f402003-07-02 01:24:00 +0000172 for (ValueSet::const_iterator LIt = LVSetAft->begin(), LEnd = LVSetAft->end();
173 LIt != LEnd; ++LIt) {
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000174
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000175 // get the live range corresponding to live var
Brian Gaeke4efe3422003-09-21 01:23:46 +0000176 LiveRange *const LR = LRI->getLiveRangeForValue(*LIt );
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000177
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000178 // LR can be null if it is a const since a const
179 // doesn't have a dominating def - see Assumptions above
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000180 if (LR ) {
181 if (DEBUG_RA >= RA_DEBUG_Interference) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000182 std::cerr << "\n\tLR after Call: ";
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000183 printSet(*LR);
184 }
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000185 LR->setCallInterference();
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000186 if (DEBUG_RA >= RA_DEBUG_Interference) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000187 std::cerr << "\n ++After adding call interference for LR: " ;
Chris Lattner296b7732002-02-05 02:52:05 +0000188 printSet(*LR);
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000189 }
190 }
191
192 }
193
Vikram S. Adve1a53f032002-03-31 18:54:37 +0000194 // Now find the LR of the return value of the call
195 // We do this because, we look at the LV set *after* the instruction
196 // to determine, which LRs must be saved across calls. The return value
197 // of the call is live in this set - but it does not interfere with call
198 // (i.e., we can allocate a volatile register to the return value)
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000199 CallArgsDescriptor* argDesc = CallArgsDescriptor::get(MInst);
200
201 if (const Value *RetVal = argDesc->getReturnValue()) {
Brian Gaeke4efe3422003-09-21 01:23:46 +0000202 LiveRange *RetValLR = LRI->getLiveRangeForValue( RetVal );
Vikram S. Adve1a53f032002-03-31 18:54:37 +0000203 assert( RetValLR && "No LR for RetValue of call");
204 RetValLR->clearCallInterference();
205 }
206
207 // If the CALL is an indirect call, find the LR of the function pointer.
208 // That has a call interference because it conflicts with outgoing args.
Chris Lattner7e708292002-06-25 16:13:24 +0000209 if (const Value *AddrVal = argDesc->getIndirectFuncPtr()) {
Brian Gaeke4efe3422003-09-21 01:23:46 +0000210 LiveRange *AddrValLR = LRI->getLiveRangeForValue( AddrVal );
Vikram S. Adve1a53f032002-03-31 18:54:37 +0000211 assert( AddrValLR && "No LR for indirect addr val of call");
212 AddrValLR->setCallInterference();
213 }
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000214}
215
216
Brian Gaekeaf843702003-10-22 20:22:53 +0000217/// Create interferences in the IG of each RegClass, and calculate the spill
218/// cost of each Live Range (it is done in this method to save another pass
219/// over the code).
220///
221void PhyRegAlloc::buildInterferenceGraphs() {
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000222 if (DEBUG_RA >= RA_DEBUG_Interference)
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000223 std::cerr << "Creating interference graphs ...\n";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000224
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000225 unsigned BBLoopDepthCost;
Brian Gaeke4efe3422003-09-21 01:23:46 +0000226 for (MachineFunction::iterator BBI = MF->begin(), BBE = MF->end();
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000227 BBI != BBE; ++BBI) {
Chris Lattnerf726e772002-10-28 19:22:04 +0000228 const MachineBasicBlock &MBB = *BBI;
229 const BasicBlock *BB = MBB.getBasicBlock();
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000230
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000231 // find the 10^(loop_depth) of this BB
Chris Lattnerf726e772002-10-28 19:22:04 +0000232 BBLoopDepthCost = (unsigned)pow(10.0, LoopDepthCalc->getLoopDepth(BB));
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000233
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000234 // get the iterator for machine instructions
Chris Lattnerf726e772002-10-28 19:22:04 +0000235 MachineBasicBlock::const_iterator MII = MBB.begin();
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000236
237 // iterate over all the machine instructions in BB
Chris Lattnerf726e772002-10-28 19:22:04 +0000238 for ( ; MII != MBB.end(); ++MII) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000239 const MachineInstr *MInst = MII;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000240
241 // get the LV set after the instruction
Chris Lattnerf726e772002-10-28 19:22:04 +0000242 const ValueSet &LVSetAI = LVI->getLiveVarSetAfterMInst(MInst, BB);
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000243 bool isCallInst = TM.getInstrInfo().isCall(MInst->getOpcode());
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000244
Brian Gaekeaf843702003-10-22 20:22:53 +0000245 if (isCallInst) {
Misha Brukman37f92e22003-09-11 22:34:13 +0000246 // set the isCallInterference flag of each live range which extends
247 // across this call instruction. This information is used by graph
248 // coloring algorithm to avoid allocating volatile colors to live ranges
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000249 // that span across calls (since they have to be saved/restored)
Chris Lattner748697d2002-02-05 04:20:12 +0000250 setCallInterferences(MInst, &LVSetAI);
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000251 }
252
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000253 // iterate over all MI operands to find defs
Chris Lattner2f898d22002-02-05 06:02:59 +0000254 for (MachineInstr::const_val_op_iterator OpI = MInst->begin(),
255 OpE = MInst->end(); OpI != OpE; ++OpI) {
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000256 if (OpI.isDef()) // create a new LR since def
Chris Lattner748697d2002-02-05 04:20:12 +0000257 addInterference(*OpI, &LVSetAI, isCallInst);
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000258
259 // Calculate the spill cost of each live range
Brian Gaeke4efe3422003-09-21 01:23:46 +0000260 LiveRange *LR = LRI->getLiveRangeForValue(*OpI);
Chris Lattner2f898d22002-02-05 06:02:59 +0000261 if (LR) LR->addSpillCost(BBLoopDepthCost);
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000262 }
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000263
Brian Gaekeaf843702003-10-22 20:22:53 +0000264 // Mark all operands of pseudo-instructions as interfering with one
265 // another. This must be done because pseudo-instructions may be
266 // expanded to multiple instructions by the assembler, so all the
267 // operands must get distinct registers.
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000268 if (TM.getInstrInfo().isPseudoInstr(MInst->getOpcode()))
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000269 addInterf4PseudoInstr(MInst);
270
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000271 // Also add interference for any implicit definitions in a machine
272 // instr (currently, only calls have this).
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000273 unsigned NumOfImpRefs = MInst->getNumImplicitRefs();
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000274 for (unsigned z=0; z < NumOfImpRefs; z++)
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000275 if (MInst->getImplicitOp(z).isDef())
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000276 addInterference( MInst->getImplicitRef(z), &LVSetAI, isCallInst );
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000277
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000278 } // for all machine instructions in BB
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000279 } // for all BBs in function
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000280
Misha Brukman37f92e22003-09-11 22:34:13 +0000281 // add interferences for function arguments. Since there are no explicit
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000282 // defs in the function for args, we have to add them manually
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000283 addInterferencesForArgs();
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000284
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000285 if (DEBUG_RA >= RA_DEBUG_Interference)
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000286 std::cerr << "Interference graphs calculated!\n";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000287}
288
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +0000289
Brian Gaekeaf843702003-10-22 20:22:53 +0000290/// Mark all operands of the given MachineInstr as interfering with one
291/// another.
292///
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000293void PhyRegAlloc::addInterf4PseudoInstr(const MachineInstr *MInst) {
Ruchira Sasankaf6dfca12001-11-15 15:00:53 +0000294 bool setInterf = false;
295
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000296 // iterate over MI operands to find defs
Chris Lattner2f898d22002-02-05 06:02:59 +0000297 for (MachineInstr::const_val_op_iterator It1 = MInst->begin(),
298 ItE = MInst->end(); It1 != ItE; ++It1) {
Brian Gaeke4efe3422003-09-21 01:23:46 +0000299 const LiveRange *LROfOp1 = LRI->getLiveRangeForValue(*It1);
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000300 assert((LROfOp1 || It1.isDef()) && "No LR for Def in PSEUDO insruction");
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000301
Chris Lattner2f898d22002-02-05 06:02:59 +0000302 MachineInstr::const_val_op_iterator It2 = It1;
Chris Lattner7e708292002-06-25 16:13:24 +0000303 for (++It2; It2 != ItE; ++It2) {
Brian Gaeke4efe3422003-09-21 01:23:46 +0000304 const LiveRange *LROfOp2 = LRI->getLiveRangeForValue(*It2);
Ruchira Sasankaf6dfca12001-11-15 15:00:53 +0000305
Chris Lattner2f898d22002-02-05 06:02:59 +0000306 if (LROfOp2) {
307 RegClass *RCOfOp1 = LROfOp1->getRegClass();
308 RegClass *RCOfOp2 = LROfOp2->getRegClass();
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000309
Chris Lattner7e708292002-06-25 16:13:24 +0000310 if (RCOfOp1 == RCOfOp2 ){
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000311 RCOfOp1->setInterference( LROfOp1, LROfOp2 );
Ruchira Sasankaf6dfca12001-11-15 15:00:53 +0000312 setInterf = true;
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000313 }
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000314 } // if Op2 has a LR
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000315 } // for all other defs in machine instr
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000316 } // for all operands in an instruction
317
Chris Lattner2f898d22002-02-05 06:02:59 +0000318 if (!setInterf && MInst->getNumOperands() > 2) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000319 std::cerr << "\nInterf not set for any operand in pseudo instr:\n";
320 std::cerr << *MInst;
Ruchira Sasankaf6dfca12001-11-15 15:00:53 +0000321 assert(0 && "Interf not set for pseudo instr with > 2 operands" );
Ruchira Sasankaf6dfca12001-11-15 15:00:53 +0000322 }
Ruchira Sasanka22ccb1b2001-11-14 15:33:58 +0000323}
324
325
Brian Gaekeaf843702003-10-22 20:22:53 +0000326/// Add interferences for incoming arguments to a function.
327///
Chris Lattner296b7732002-02-05 02:52:05 +0000328void PhyRegAlloc::addInterferencesForArgs() {
329 // get the InSet of root BB
Chris Lattnerf726e772002-10-28 19:22:04 +0000330 const ValueSet &InSet = LVI->getInSetOfBB(&Fn->front());
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000331
Chris Lattnerf726e772002-10-28 19:22:04 +0000332 for (Function::const_aiterator AI = Fn->abegin(); AI != Fn->aend(); ++AI) {
Chris Lattner7e708292002-06-25 16:13:24 +0000333 // add interferences between args and LVars at start
334 addInterference(AI, &InSet, false);
335
Vikram S. Adve39c94e12002-09-14 23:05:33 +0000336 if (DEBUG_RA >= RA_DEBUG_Interference)
Brian Gaekeaf843702003-10-22 20:22:53 +0000337 std::cerr << " - %% adding interference for argument " << RAV(AI) << "\n";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000338 }
339}
340
341
Brian Gaekeaf843702003-10-22 20:22:53 +0000342/// The following are utility functions used solely by updateMachineCode and
343/// the functions that it calls. They should probably be folded back into
344/// updateMachineCode at some point.
345///
Vikram S. Adve48762092002-04-25 04:34:15 +0000346
Brian Gaekeaf843702003-10-22 20:22:53 +0000347// used by: updateMachineCode (1 time), PrependInstructions (1 time)
348inline void InsertBefore(MachineInstr* newMI, MachineBasicBlock& MBB,
349 MachineBasicBlock::iterator& MII) {
Chris Lattnerf726e772002-10-28 19:22:04 +0000350 MII = MBB.insert(MII, newMI);
Vikram S. Advecb202e32002-10-11 16:12:40 +0000351 ++MII;
352}
353
Brian Gaekeaf843702003-10-22 20:22:53 +0000354// used by: AppendInstructions (1 time)
355inline void InsertAfter(MachineInstr* newMI, MachineBasicBlock& MBB,
356 MachineBasicBlock::iterator& MII) {
Vikram S. Advecb202e32002-10-11 16:12:40 +0000357 ++MII; // insert before the next instruction
Chris Lattnerf726e772002-10-28 19:22:04 +0000358 MII = MBB.insert(MII, newMI);
Vikram S. Advecb202e32002-10-11 16:12:40 +0000359}
360
Brian Gaekeaf843702003-10-22 20:22:53 +0000361// used by: updateMachineCode (2 times)
362inline void PrependInstructions(std::vector<MachineInstr *> &IBef,
363 MachineBasicBlock& MBB,
364 MachineBasicBlock::iterator& MII,
365 const std::string& msg) {
366 if (!IBef.empty()) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000367 MachineInstr* OrigMI = MII;
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000368 std::vector<MachineInstr *>::iterator AdIt;
Brian Gaekeaf843702003-10-22 20:22:53 +0000369 for (AdIt = IBef.begin(); AdIt != IBef.end() ; ++AdIt) {
Vikram S. Adve48762092002-04-25 04:34:15 +0000370 if (DEBUG_RA) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000371 if (OrigMI) std::cerr << "For MInst:\n " << *OrigMI;
372 std::cerr << msg << "PREPENDed instr:\n " << **AdIt << "\n";
Vikram S. Adve48762092002-04-25 04:34:15 +0000373 }
Chris Lattnerf726e772002-10-28 19:22:04 +0000374 InsertBefore(*AdIt, MBB, MII);
Vikram S. Adve48762092002-04-25 04:34:15 +0000375 }
376 }
377}
378
Brian Gaekeaf843702003-10-22 20:22:53 +0000379// used by: updateMachineCode (1 time)
380inline void AppendInstructions(std::vector<MachineInstr *> &IAft,
381 MachineBasicBlock& MBB,
382 MachineBasicBlock::iterator& MII,
383 const std::string& msg) {
384 if (!IAft.empty()) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000385 MachineInstr* OrigMI = MII;
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000386 std::vector<MachineInstr *>::iterator AdIt;
Brian Gaekeaf843702003-10-22 20:22:53 +0000387 for ( AdIt = IAft.begin(); AdIt != IAft.end() ; ++AdIt ) {
Chris Lattner7e708292002-06-25 16:13:24 +0000388 if (DEBUG_RA) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000389 if (OrigMI) std::cerr << "For MInst:\n " << *OrigMI;
390 std::cerr << msg << "APPENDed instr:\n " << **AdIt << "\n";
Vikram S. Adve48762092002-04-25 04:34:15 +0000391 }
Chris Lattnerf726e772002-10-28 19:22:04 +0000392 InsertAfter(*AdIt, MBB, MII);
Vikram S. Adve48762092002-04-25 04:34:15 +0000393 }
394 }
395}
396
Brian Gaekeaf843702003-10-22 20:22:53 +0000397/// Set the registers for operands in the given MachineInstr, if a register was
398/// successfully allocated. Return true if any of its operands has been marked
399/// for spill.
400///
Brian Gaeke4efe3422003-09-21 01:23:46 +0000401bool PhyRegAlloc::markAllocatedRegs(MachineInstr* MInst)
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000402{
Vikram S. Adve814030a2003-07-29 19:49:21 +0000403 bool instrNeedsSpills = false;
404
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000405 // First, set the registers for operands in the machine instruction
406 // if a register was successfully allocated. Do this first because we
407 // will need to know which registers are already used by this instr'n.
Brian Gaekeaf843702003-10-22 20:22:53 +0000408 for (unsigned OpNum=0; OpNum < MInst->getNumOperands(); ++OpNum) {
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000409 MachineOperand& Op = MInst->getOperand(OpNum);
410 if (Op.getType() == MachineOperand::MO_VirtualRegister ||
Brian Gaekeaf843702003-10-22 20:22:53 +0000411 Op.getType() == MachineOperand::MO_CCRegister) {
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000412 const Value *const Val = Op.getVRegValue();
Brian Gaeke4efe3422003-09-21 01:23:46 +0000413 if (const LiveRange* LR = LRI->getLiveRangeForValue(Val)) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000414 // Remember if any operand needs spilling
415 instrNeedsSpills |= LR->isMarkedForSpill();
416
417 // An operand may have a color whether or not it needs spilling
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000418 if (LR->hasColor())
419 MInst->SetRegForOperand(OpNum,
Brian Gaeke59b1c562003-09-24 17:50:28 +0000420 MRI.getUnifiedRegNum(LR->getRegClassID(),
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000421 LR->getColor()));
Vikram S. Adve814030a2003-07-29 19:49:21 +0000422 }
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000423 }
424 } // for each operand
Vikram S. Adve814030a2003-07-29 19:49:21 +0000425
426 return instrNeedsSpills;
427}
428
Brian Gaekeaf843702003-10-22 20:22:53 +0000429/// Mark allocated registers (using markAllocatedRegs()) on the instruction
430/// that MII points to. Then, if it's a call instruction, insert caller-saving
431/// code before and after it. Finally, insert spill code before and after it,
432/// using insertCode4SpilledLR().
433///
Vikram S. Adve814030a2003-07-29 19:49:21 +0000434void PhyRegAlloc::updateInstruction(MachineBasicBlock::iterator& MII,
Brian Gaekeaf843702003-10-22 20:22:53 +0000435 MachineBasicBlock &MBB) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000436 MachineInstr* MInst = MII;
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000437 unsigned Opcode = MInst->getOpcode();
Vikram S. Adve814030a2003-07-29 19:49:21 +0000438
439 // Reset tmp stack positions so they can be reused for each machine instr.
Brian Gaeke4efe3422003-09-21 01:23:46 +0000440 MF->getInfo()->popAllTempValues();
Vikram S. Adve814030a2003-07-29 19:49:21 +0000441
442 // Mark the operands for which regs have been allocated.
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000443 bool instrNeedsSpills = markAllocatedRegs(MII);
Vikram S. Adve814030a2003-07-29 19:49:21 +0000444
445#ifndef NDEBUG
446 // Mark that the operands have been updated. Later,
447 // setRelRegsUsedByThisInst() is called to find registers used by each
448 // MachineInst, and it should not be used for an instruction until
449 // this is done. This flag just serves as a sanity check.
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000450 OperandsColoredMap[MInst] = true;
Vikram S. Adve814030a2003-07-29 19:49:21 +0000451#endif
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000452
Vikram S. Advebc001b22003-07-25 21:06:09 +0000453 // Now insert caller-saving code before/after the call.
454 // Do this before inserting spill code since some registers must be
455 // used by save/restore and spill code should not use those registers.
Vikram S. Advebc001b22003-07-25 21:06:09 +0000456 if (TM.getInstrInfo().isCall(Opcode)) {
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000457 AddedInstrns &AI = AddedInstrMap[MInst];
Vikram S. Adve814030a2003-07-29 19:49:21 +0000458 insertCallerSavingCode(AI.InstrnsBefore, AI.InstrnsAfter, MInst,
459 MBB.getBasicBlock());
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000460 }
Vikram S. Advebc001b22003-07-25 21:06:09 +0000461
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000462 // Now insert spill code for remaining operands not allocated to
463 // registers. This must be done even for call return instructions
464 // since those are not handled by the special code above.
Vikram S. Adve814030a2003-07-29 19:49:21 +0000465 if (instrNeedsSpills)
Brian Gaekeaf843702003-10-22 20:22:53 +0000466 for (unsigned OpNum=0; OpNum < MInst->getNumOperands(); ++OpNum) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000467 MachineOperand& Op = MInst->getOperand(OpNum);
468 if (Op.getType() == MachineOperand::MO_VirtualRegister ||
Brian Gaekeaf843702003-10-22 20:22:53 +0000469 Op.getType() == MachineOperand::MO_CCRegister) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000470 const Value* Val = Op.getVRegValue();
Brian Gaeke4efe3422003-09-21 01:23:46 +0000471 if (const LiveRange *LR = LRI->getLiveRangeForValue(Val))
Vikram S. Adve814030a2003-07-29 19:49:21 +0000472 if (LR->isMarkedForSpill())
473 insertCode4SpilledLR(LR, MII, MBB, OpNum);
474 }
475 } // for each operand
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000476}
477
Brian Gaekeaf843702003-10-22 20:22:53 +0000478/// Iterate over all the MachineBasicBlocks in the current function and set
479/// the allocated registers for each instruction (using updateInstruction()),
480/// after register allocation is complete. Then move code out of delay slots.
481///
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000482void PhyRegAlloc::updateMachineCode()
483{
Chris Lattner7e708292002-06-25 16:13:24 +0000484 // Insert any instructions needed at method entry
Brian Gaeke4efe3422003-09-21 01:23:46 +0000485 MachineBasicBlock::iterator MII = MF->front().begin();
486 PrependInstructions(AddedInstrAtEntry.InstrnsBefore, MF->front(), MII,
Chris Lattner7e708292002-06-25 16:13:24 +0000487 "At function entry: \n");
488 assert(AddedInstrAtEntry.InstrnsAfter.empty() &&
489 "InstrsAfter should be unnecessary since we are just inserting at "
490 "the function entry point here.");
Vikram S. Adve48762092002-04-25 04:34:15 +0000491
Brian Gaeke4efe3422003-09-21 01:23:46 +0000492 for (MachineFunction::iterator BBI = MF->begin(), BBE = MF->end();
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000493 BBI != BBE; ++BBI) {
Chris Lattnerf726e772002-10-28 19:22:04 +0000494 MachineBasicBlock &MBB = *BBI;
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000495
496 // Iterate over all machine instructions in BB and mark operands with
497 // their assigned registers or insert spill code, as appropriate.
498 // Also, fix operands of call/return instructions.
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000499 for (MachineBasicBlock::iterator MII = MBB.begin(); MII != MBB.end(); ++MII)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000500 if (! TM.getInstrInfo().isDummyPhiInstr(MII->getOpcode()))
Vikram S. Adve814030a2003-07-29 19:49:21 +0000501 updateInstruction(MII, MBB);
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000502
503 // Now, move code out of delay slots of branches and returns if needed.
504 // (Also, move "after" code from calls to the last delay slot instruction.)
505 // Moving code out of delay slots is needed in 2 situations:
506 // (1) If this is a branch and it needs instructions inserted after it,
507 // move any existing instructions out of the delay slot so that the
508 // instructions can go into the delay slot. This only supports the
509 // case that #instrsAfter <= #delay slots.
510 //
511 // (2) If any instruction in the delay slot needs
512 // instructions inserted, move it out of the delay slot and before the
513 // branch because putting code before or after it would be VERY BAD!
514 //
515 // If the annul bit of the branch is set, neither of these is legal!
516 // If so, we need to handle spill differently but annulling is not yet used.
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000517 for (MachineBasicBlock::iterator MII = MBB.begin(); MII != MBB.end(); ++MII)
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000518 if (unsigned delaySlots =
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000519 TM.getInstrInfo().getNumDelaySlots(MII->getOpcode())) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000520 MachineBasicBlock::iterator DelaySlotMI = next(MII);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000521 assert(DelaySlotMI != MBB.end() && "no instruction for delay slot");
Vikram S. Adve814030a2003-07-29 19:49:21 +0000522
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000523 // Check the 2 conditions above:
524 // (1) Does a branch need instructions added after it?
525 // (2) O/w does delay slot instr. need instrns before or after?
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000526 bool isBranch = (TM.getInstrInfo().isBranch(MII->getOpcode()) ||
527 TM.getInstrInfo().isReturn(MII->getOpcode()));
Vikram S. Adve814030a2003-07-29 19:49:21 +0000528 bool cond1 = (isBranch &&
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000529 AddedInstrMap.count(MII) &&
530 AddedInstrMap[MII].InstrnsAfter.size() > 0);
Vikram S. Adve814030a2003-07-29 19:49:21 +0000531 bool cond2 = (AddedInstrMap.count(DelaySlotMI) &&
532 (AddedInstrMap[DelaySlotMI].InstrnsBefore.size() > 0 ||
533 AddedInstrMap[DelaySlotMI].InstrnsAfter.size() > 0));
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000534
Brian Gaekeaf843702003-10-22 20:22:53 +0000535 if (cond1 || cond2) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000536 assert(delaySlots==1 &&
537 "InsertBefore does not yet handle >1 delay slots!");
Vikram S. Adve814030a2003-07-29 19:49:21 +0000538
539 if (DEBUG_RA) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000540 std::cerr << "\nRegAlloc: Moved instr. with added code: "
Vikram S. Adve814030a2003-07-29 19:49:21 +0000541 << *DelaySlotMI
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000542 << " out of delay slots of instr: " << *MII;
543 }
544
545 // move instruction before branch
Chris Lattnerb4186e02004-03-31 21:59:59 +0000546 MBB.insert(MII, MBB.remove(DelaySlotMI++));
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000547
548 // On cond1 we are done (we already moved the
549 // instruction out of the delay slot). On cond2 we need
550 // to insert a nop in place of the moved instruction
551 if (cond2) {
552 MBB.insert(MII, BuildMI(TM.getInstrInfo().getNOPOpCode(),1));
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000553 }
554 }
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000555 else {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000556 // For non-branch instr with delay slots (probably a call), move
557 // InstrAfter to the instr. in the last delay slot.
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000558 MachineBasicBlock::iterator tmp = next(MII, delaySlots);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000559 move2DelayedInstr(MII, tmp);
560 }
561 }
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000562
563 // Finally iterate over all instructions in BB and insert before/after
Vikram S. Advebc001b22003-07-25 21:06:09 +0000564 for (MachineBasicBlock::iterator MII=MBB.begin(); MII != MBB.end(); ++MII) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000565 MachineInstr *MInst = MII;
Vikram S. Advebc001b22003-07-25 21:06:09 +0000566
Ruchira Sasanka65480b72001-11-10 21:21:36 +0000567 // do not process Phis
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000568 if (TM.getInstrInfo().isDummyPhiInstr(MInst->getOpcode()))
Ruchira Sasanka65480b72001-11-10 21:21:36 +0000569 continue;
570
Vikram S. Advebc001b22003-07-25 21:06:09 +0000571 // if there are any added instructions...
Chris Lattner7e708292002-06-25 16:13:24 +0000572 if (AddedInstrMap.count(MInst)) {
Vikram S. Advebc001b22003-07-25 21:06:09 +0000573 AddedInstrns &CallAI = AddedInstrMap[MInst];
574
575#ifndef NDEBUG
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000576 bool isBranch = (TM.getInstrInfo().isBranch(MInst->getOpcode()) ||
577 TM.getInstrInfo().isReturn(MInst->getOpcode()));
Vikram S. Adve814030a2003-07-29 19:49:21 +0000578 assert((!isBranch ||
579 AddedInstrMap[MInst].InstrnsAfter.size() <=
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000580 TM.getInstrInfo().getNumDelaySlots(MInst->getOpcode())) &&
Vikram S. Adve814030a2003-07-29 19:49:21 +0000581 "Cannot put more than #delaySlots instrns after "
582 "branch or return! Need to handle temps differently.");
583#endif
584
585#ifndef NDEBUG
Vikram S. Advebc001b22003-07-25 21:06:09 +0000586 // Temporary sanity checking code to detect whether the same machine
587 // instruction is ever inserted twice before/after a call.
588 // I suspect this is happening but am not sure. --Vikram, 7/1/03.
Vikram S. Advebc001b22003-07-25 21:06:09 +0000589 std::set<const MachineInstr*> instrsSeen;
590 for (int i = 0, N = CallAI.InstrnsBefore.size(); i < N; ++i) {
591 assert(instrsSeen.count(CallAI.InstrnsBefore[i]) == 0 &&
592 "Duplicate machine instruction in InstrnsBefore!");
593 instrsSeen.insert(CallAI.InstrnsBefore[i]);
594 }
595 for (int i = 0, N = CallAI.InstrnsAfter.size(); i < N; ++i) {
596 assert(instrsSeen.count(CallAI.InstrnsAfter[i]) == 0 &&
597 "Duplicate machine instruction in InstrnsBefore/After!");
598 instrsSeen.insert(CallAI.InstrnsAfter[i]);
599 }
600#endif
601
602 // Now add the instructions before/after this MI.
603 // We do this here to ensure that spill for an instruction is inserted
604 // as close as possible to an instruction (see above insertCode4Spill)
Vikram S. Advebc001b22003-07-25 21:06:09 +0000605 if (! CallAI.InstrnsBefore.empty())
606 PrependInstructions(CallAI.InstrnsBefore, MBB, MII,"");
607
608 if (! CallAI.InstrnsAfter.empty())
609 AppendInstructions(CallAI.InstrnsAfter, MBB, MII,"");
610
611 } // if there are any added instructions
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000612 } // for each machine instruction
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000613 }
614}
615
616
Brian Gaekeaf843702003-10-22 20:22:53 +0000617/// Insert spill code for AN operand whose LR was spilled. May be called
618/// repeatedly for a single MachineInstr if it has many spilled operands. On
619/// each call, it finds a register which is not live at that instruction and
620/// also which is not used by other spilled operands of the same
621/// instruction. Then it uses this register temporarily to accommodate the
622/// spilled value.
623///
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000624void PhyRegAlloc::insertCode4SpilledLR(const LiveRange *LR,
Vikram S. Adve814030a2003-07-29 19:49:21 +0000625 MachineBasicBlock::iterator& MII,
626 MachineBasicBlock &MBB,
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000627 const unsigned OpNum) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000628 MachineInstr *MInst = MII;
Vikram S. Adve814030a2003-07-29 19:49:21 +0000629 const BasicBlock *BB = MBB.getBasicBlock();
630
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000631 assert((! TM.getInstrInfo().isCall(MInst->getOpcode()) || OpNum == 0) &&
Vikram S. Advead9c9782002-09-28 17:02:40 +0000632 "Outgoing arg of a call must be handled elsewhere (func arg ok)");
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000633 assert(! TM.getInstrInfo().isReturn(MInst->getOpcode()) &&
Vikram S. Advead9c9782002-09-28 17:02:40 +0000634 "Return value of a ret must be handled elsewhere");
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000635
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000636 MachineOperand& Op = MInst->getOperand(OpNum);
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000637 bool isDef = Op.isDef();
638 bool isUse = Op.isUse();
Vikram S. Advebc001b22003-07-25 21:06:09 +0000639 unsigned RegType = MRI.getRegTypeForLR(LR);
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000640 int SpillOff = LR->getSpillOffFromFP();
641 RegClass *RC = LR->getRegClass();
Vikram S. Adve814030a2003-07-29 19:49:21 +0000642
643 // Get the live-variable set to find registers free before this instr.
Vikram S. Advefeb32982003-08-12 22:22:24 +0000644 const ValueSet &LVSetBef = LVI->getLiveVarSetBeforeMInst(MInst, BB);
645
646#ifndef NDEBUG
647 // If this instr. is in the delay slot of a branch or return, we need to
648 // include all live variables before that branch or return -- we don't want to
649 // trample those! Verify that the set is included in the LV set before MInst.
Vikram S. Adve814030a2003-07-29 19:49:21 +0000650 if (MII != MBB.begin()) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000651 MachineBasicBlock::iterator PredMI = prior(MII);
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000652 if (unsigned DS = TM.getInstrInfo().getNumDelaySlots(PredMI->getOpcode()))
Vikram S. Advefeb32982003-08-12 22:22:24 +0000653 assert(set_difference(LVI->getLiveVarSetBeforeMInst(PredMI), LVSetBef)
654 .empty() && "Live-var set before branch should be included in "
655 "live-var set of each delay slot instruction!");
Vikram S. Adve814030a2003-07-29 19:49:21 +0000656 }
Vikram S. Advefeb32982003-08-12 22:22:24 +0000657#endif
Vikram S. Adve00521d72001-11-12 23:26:35 +0000658
Brian Gaekeaf843702003-10-22 20:22:53 +0000659 MF->getInfo()->pushTempValue(MRI.getSpilledRegSize(RegType));
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000660
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000661 std::vector<MachineInstr*> MIBef, MIAft;
662 std::vector<MachineInstr*> AdIMid;
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000663
Vikram S. Adve3bf08922003-07-10 19:42:55 +0000664 // Choose a register to hold the spilled value, if one was not preallocated.
665 // This may insert code before and after MInst to free up the value. If so,
666 // this code should be first/last in the spill sequence before/after MInst.
667 int TmpRegU=(LR->hasColor()
Brian Gaeke59b1c562003-09-24 17:50:28 +0000668 ? MRI.getUnifiedRegNum(LR->getRegClassID(),LR->getColor())
Vikram S. Adve3bf08922003-07-10 19:42:55 +0000669 : getUsableUniRegAtMI(RegType, &LVSetBef, MInst, MIBef,MIAft));
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000670
Vikram S. Advef5af6362002-07-08 23:15:32 +0000671 // Set the operand first so that it this register does not get used
672 // as a scratch register for later calls to getUsableUniRegAtMI below
673 MInst->SetRegForOperand(OpNum, TmpRegU);
674
675 // get the added instructions for this instruction
Chris Lattner0b0ffa02002-04-09 05:13:04 +0000676 AddedInstrns &AI = AddedInstrMap[MInst];
Vikram S. Advef5af6362002-07-08 23:15:32 +0000677
678 // We may need a scratch register to copy the spilled value to/from memory.
679 // This may itself have to insert code to free up a scratch register.
680 // Any such code should go before (after) the spill code for a load (store).
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000681 // The scratch reg is not marked as used because it is only used
682 // for the copy and not used across MInst.
Vikram S. Advef5af6362002-07-08 23:15:32 +0000683 int scratchRegType = -1;
684 int scratchReg = -1;
Brian Gaekeaf843702003-10-22 20:22:53 +0000685 if (MRI.regTypeNeedsScratchReg(RegType, scratchRegType)) {
Chris Lattner27a08932002-10-22 23:16:21 +0000686 scratchReg = getUsableUniRegAtMI(scratchRegType, &LVSetBef,
687 MInst, MIBef, MIAft);
Vikram S. Advef5af6362002-07-08 23:15:32 +0000688 assert(scratchReg != MRI.getInvalidRegNum());
Vikram S. Advef5af6362002-07-08 23:15:32 +0000689 }
690
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000691 if (isUse) {
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000692 // for a USE, we have to load the value of LR from stack to a TmpReg
693 // and use the TmpReg as one operand of instruction
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000694
Vikram S. Advef5af6362002-07-08 23:15:32 +0000695 // actual loading instruction(s)
Vikram S. Adve814030a2003-07-29 19:49:21 +0000696 MRI.cpMem2RegMI(AdIMid, MRI.getFramePointer(), SpillOff, TmpRegU,
697 RegType, scratchReg);
Ruchira Sasanka226f1f02001-11-08 19:11:30 +0000698
Vikram S. Advef5af6362002-07-08 23:15:32 +0000699 // the actual load should be after the instructions to free up TmpRegU
700 MIBef.insert(MIBef.end(), AdIMid.begin(), AdIMid.end());
701 AdIMid.clear();
702 }
703
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000704 if (isDef) { // if this is a Def
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000705 // for a DEF, we have to store the value produced by this instruction
706 // on the stack position allocated for this LR
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000707
Vikram S. Advef5af6362002-07-08 23:15:32 +0000708 // actual storing instruction(s)
Vikram S. Adve814030a2003-07-29 19:49:21 +0000709 MRI.cpReg2MemMI(AdIMid, TmpRegU, MRI.getFramePointer(), SpillOff,
710 RegType, scratchReg);
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000711
Vikram S. Advef5af6362002-07-08 23:15:32 +0000712 MIAft.insert(MIAft.begin(), AdIMid.begin(), AdIMid.end());
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000713 } // if !DEF
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000714
Vikram S. Advef5af6362002-07-08 23:15:32 +0000715 // Finally, insert the entire spill code sequences before/after MInst
716 AI.InstrnsBefore.insert(AI.InstrnsBefore.end(), MIBef.begin(), MIBef.end());
717 AI.InstrnsAfter.insert(AI.InstrnsAfter.begin(), MIAft.begin(), MIAft.end());
718
Chris Lattner7e708292002-06-25 16:13:24 +0000719 if (DEBUG_RA) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +0000720 std::cerr << "\nFor Inst:\n " << *MInst;
721 std::cerr << "SPILLED LR# " << LR->getUserIGNode()->getIndex();
722 std::cerr << "; added Instructions:";
Anand Shuklad58290e2002-07-09 19:18:56 +0000723 for_each(MIBef.begin(), MIBef.end(), std::mem_fun(&MachineInstr::dump));
724 for_each(MIAft.begin(), MIAft.end(), std::mem_fun(&MachineInstr::dump));
Chris Lattner7e708292002-06-25 16:13:24 +0000725 }
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000726}
727
728
Brian Gaekeaf843702003-10-22 20:22:53 +0000729/// Insert caller saving/restoring instructions before/after a call machine
730/// instruction (before or after any other instructions that were inserted for
731/// the call).
732///
Vikram S. Adve814030a2003-07-29 19:49:21 +0000733void
734PhyRegAlloc::insertCallerSavingCode(std::vector<MachineInstr*> &instrnsBefore,
735 std::vector<MachineInstr*> &instrnsAfter,
736 MachineInstr *CallMI,
Brian Gaekeaf843702003-10-22 20:22:53 +0000737 const BasicBlock *BB) {
Brian Gaeke12c1d2c2004-02-11 20:47:34 +0000738 assert(TM.getInstrInfo().isCall(CallMI->getOpcode()));
Vikram S. Adve814030a2003-07-29 19:49:21 +0000739
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000740 // hash set to record which registers were saved/restored
Vikram S. Adve814030a2003-07-29 19:49:21 +0000741 hash_set<unsigned> PushedRegSet;
742
743 CallArgsDescriptor* argDesc = CallArgsDescriptor::get(CallMI);
744
745 // if the call is to a instrumentation function, do not insert save and
746 // restore instructions the instrumentation function takes care of save
747 // restore for volatile regs.
748 //
749 // FIXME: this should be made general, not specific to the reoptimizer!
Vikram S. Adve814030a2003-07-29 19:49:21 +0000750 const Function *Callee = argDesc->getCallInst()->getCalledFunction();
751 bool isLLVMFirstTrigger = Callee && Callee->getName() == "llvm_first_trigger";
752
753 // Now check if the call has a return value (using argDesc) and if so,
754 // find the LR of the TmpInstruction representing the return value register.
755 // (using the last or second-last *implicit operand* of the call MI).
756 // Insert it to to the PushedRegSet since we must not save that register
757 // and restore it after the call.
758 // We do this because, we look at the LV set *after* the instruction
759 // to determine, which LRs must be saved across calls. The return value
760 // of the call is live in this set - but we must not save/restore it.
Vikram S. Adve814030a2003-07-29 19:49:21 +0000761 if (const Value *origRetVal = argDesc->getReturnValue()) {
762 unsigned retValRefNum = (CallMI->getNumImplicitRefs() -
763 (argDesc->getIndirectFuncPtr()? 1 : 2));
764 const TmpInstruction* tmpRetVal =
765 cast<TmpInstruction>(CallMI->getImplicitRef(retValRefNum));
766 assert(tmpRetVal->getOperand(0) == origRetVal &&
767 tmpRetVal->getType() == origRetVal->getType() &&
768 "Wrong implicit ref?");
Brian Gaeke4efe3422003-09-21 01:23:46 +0000769 LiveRange *RetValLR = LRI->getLiveRangeForValue(tmpRetVal);
Vikram S. Adve814030a2003-07-29 19:49:21 +0000770 assert(RetValLR && "No LR for RetValue of call");
771
772 if (! RetValLR->isMarkedForSpill())
773 PushedRegSet.insert(MRI.getUnifiedRegNum(RetValLR->getRegClassID(),
774 RetValLR->getColor()));
775 }
776
777 const ValueSet &LVSetAft = LVI->getLiveVarSetAfterMInst(CallMI, BB);
778 ValueSet::const_iterator LIt = LVSetAft.begin();
779
780 // for each live var in live variable set after machine inst
781 for( ; LIt != LVSetAft.end(); ++LIt) {
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000782 // get the live range corresponding to live var
Brian Gaeke4efe3422003-09-21 01:23:46 +0000783 LiveRange *const LR = LRI->getLiveRangeForValue(*LIt);
Vikram S. Adve814030a2003-07-29 19:49:21 +0000784
785 // LR can be null if it is a const since a const
786 // doesn't have a dominating def - see Assumptions above
Brian Gaekeaf843702003-10-22 20:22:53 +0000787 if (LR) {
788 if (! LR->isMarkedForSpill()) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000789 assert(LR->hasColor() && "LR is neither spilled nor colored?");
790 unsigned RCID = LR->getRegClassID();
791 unsigned Color = LR->getColor();
792
793 if (MRI.isRegVolatile(RCID, Color) ) {
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000794 // if this is a call to the first-level reoptimizer
795 // instrumentation entry point, and the register is not
796 // modified by call, don't save and restore it.
Vikram S. Adve814030a2003-07-29 19:49:21 +0000797 if (isLLVMFirstTrigger && !MRI.modifiedByCall(RCID, Color))
798 continue;
799
800 // if the value is in both LV sets (i.e., live before and after
801 // the call machine instruction)
Vikram S. Adve814030a2003-07-29 19:49:21 +0000802 unsigned Reg = MRI.getUnifiedRegNum(RCID, Color);
803
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000804 // if we haven't already pushed this register...
Vikram S. Adve814030a2003-07-29 19:49:21 +0000805 if( PushedRegSet.find(Reg) == PushedRegSet.end() ) {
Vikram S. Adve814030a2003-07-29 19:49:21 +0000806 unsigned RegType = MRI.getRegTypeForLR(LR);
807
808 // Now get two instructions - to push on stack and pop from stack
809 // and add them to InstrnsBefore and InstrnsAfter of the
810 // call instruction
Vikram S. Adve814030a2003-07-29 19:49:21 +0000811 int StackOff =
Brian Gaeke4efe3422003-09-21 01:23:46 +0000812 MF->getInfo()->pushTempValue(MRI.getSpilledRegSize(RegType));
Vikram S. Adve814030a2003-07-29 19:49:21 +0000813
814 //---- Insert code for pushing the reg on stack ----------
815
816 std::vector<MachineInstr*> AdIBef, AdIAft;
817
818 // We may need a scratch register to copy the saved value
819 // to/from memory. This may itself have to insert code to
820 // free up a scratch register. Any such code should go before
821 // the save code. The scratch register, if any, is by default
822 // temporary and not "used" by the instruction unless the
823 // copy code itself decides to keep the value in the scratch reg.
824 int scratchRegType = -1;
825 int scratchReg = -1;
826 if (MRI.regTypeNeedsScratchReg(RegType, scratchRegType))
827 { // Find a register not live in the LVSet before CallMI
828 const ValueSet &LVSetBef =
829 LVI->getLiveVarSetBeforeMInst(CallMI, BB);
830 scratchReg = getUsableUniRegAtMI(scratchRegType, &LVSetBef,
831 CallMI, AdIBef, AdIAft);
832 assert(scratchReg != MRI.getInvalidRegNum());
833 }
834
835 if (AdIBef.size() > 0)
836 instrnsBefore.insert(instrnsBefore.end(),
837 AdIBef.begin(), AdIBef.end());
838
839 MRI.cpReg2MemMI(instrnsBefore, Reg, MRI.getFramePointer(),
840 StackOff, RegType, scratchReg);
841
842 if (AdIAft.size() > 0)
843 instrnsBefore.insert(instrnsBefore.end(),
844 AdIAft.begin(), AdIAft.end());
845
846 //---- Insert code for popping the reg from the stack ----------
Vikram S. Adve814030a2003-07-29 19:49:21 +0000847 AdIBef.clear();
848 AdIAft.clear();
849
850 // We may need a scratch register to copy the saved value
851 // from memory. This may itself have to insert code to
852 // free up a scratch register. Any such code should go
853 // after the save code. As above, scratch is not marked "used".
Vikram S. Adve814030a2003-07-29 19:49:21 +0000854 scratchRegType = -1;
855 scratchReg = -1;
856 if (MRI.regTypeNeedsScratchReg(RegType, scratchRegType))
857 { // Find a register not live in the LVSet after CallMI
858 scratchReg = getUsableUniRegAtMI(scratchRegType, &LVSetAft,
859 CallMI, AdIBef, AdIAft);
860 assert(scratchReg != MRI.getInvalidRegNum());
861 }
862
863 if (AdIBef.size() > 0)
864 instrnsAfter.insert(instrnsAfter.end(),
865 AdIBef.begin(), AdIBef.end());
866
867 MRI.cpMem2RegMI(instrnsAfter, MRI.getFramePointer(), StackOff,
868 Reg, RegType, scratchReg);
869
870 if (AdIAft.size() > 0)
871 instrnsAfter.insert(instrnsAfter.end(),
872 AdIAft.begin(), AdIAft.end());
873
874 PushedRegSet.insert(Reg);
875
876 if(DEBUG_RA) {
877 std::cerr << "\nFor call inst:" << *CallMI;
878 std::cerr << " -inserted caller saving instrs: Before:\n\t ";
879 for_each(instrnsBefore.begin(), instrnsBefore.end(),
880 std::mem_fun(&MachineInstr::dump));
881 std::cerr << " -and After:\n\t ";
882 for_each(instrnsAfter.begin(), instrnsAfter.end(),
883 std::mem_fun(&MachineInstr::dump));
884 }
885 } // if not already pushed
Vikram S. Adve814030a2003-07-29 19:49:21 +0000886 } // if LR has a volatile color
Vikram S. Adve814030a2003-07-29 19:49:21 +0000887 } // if LR has color
Vikram S. Adve814030a2003-07-29 19:49:21 +0000888 } // if there is a LR for Var
Vikram S. Adve814030a2003-07-29 19:49:21 +0000889 } // for each value in the LV set after instruction
890}
891
892
Brian Gaekeaf843702003-10-22 20:22:53 +0000893/// Returns the unified register number of a temporary register to be used
894/// BEFORE MInst. If no register is available, it will pick one and modify
895/// MIBef and MIAft to contain instructions used to free up this returned
896/// register.
897///
Vikram S. Advef5af6362002-07-08 23:15:32 +0000898int PhyRegAlloc::getUsableUniRegAtMI(const int RegType,
899 const ValueSet *LVSetBef,
900 MachineInstr *MInst,
901 std::vector<MachineInstr*>& MIBef,
902 std::vector<MachineInstr*>& MIAft) {
Chris Lattner133f0792002-10-28 04:45:29 +0000903 RegClass* RC = getRegClassByID(MRI.getRegClassIDOfRegType(RegType));
Vikram S. Advef5af6362002-07-08 23:15:32 +0000904
Brian Gaekeaf843702003-10-22 20:22:53 +0000905 int RegU = getUnusedUniRegAtMI(RC, RegType, MInst, LVSetBef);
Vikram S. Advef5af6362002-07-08 23:15:32 +0000906
907 if (RegU == -1) {
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000908 // we couldn't find an unused register. Generate code to free up a reg by
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000909 // saving it on stack and restoring after the instruction
Vikram S. Advef5af6362002-07-08 23:15:32 +0000910
Brian Gaeke4efe3422003-09-21 01:23:46 +0000911 int TmpOff = MF->getInfo()->pushTempValue(MRI.getSpilledRegSize(RegType));
Vikram S. Adve12af1642001-11-08 04:48:50 +0000912
Vikram S. Advebc001b22003-07-25 21:06:09 +0000913 RegU = getUniRegNotUsedByThisInst(RC, RegType, MInst);
Vikram S. Advedabb41d2002-05-19 15:29:31 +0000914
Vikram S. Advef5af6362002-07-08 23:15:32 +0000915 // Check if we need a scratch register to copy this register to memory.
916 int scratchRegType = -1;
Brian Gaekeaf843702003-10-22 20:22:53 +0000917 if (MRI.regTypeNeedsScratchReg(RegType, scratchRegType)) {
Chris Lattner133f0792002-10-28 04:45:29 +0000918 int scratchReg = getUsableUniRegAtMI(scratchRegType, LVSetBef,
919 MInst, MIBef, MIAft);
Vikram S. Advef5af6362002-07-08 23:15:32 +0000920 assert(scratchReg != MRI.getInvalidRegNum());
921
922 // We may as well hold the value in the scratch register instead
923 // of copying it to memory and back. But we have to mark the
924 // register as used by this instruction, so it does not get used
925 // as a scratch reg. by another operand or anyone else.
Chris Lattner3fd1f5b2003-08-05 22:11:13 +0000926 ScratchRegsUsed.insert(std::make_pair(MInst, scratchReg));
Vikram S. Advef5af6362002-07-08 23:15:32 +0000927 MRI.cpReg2RegMI(MIBef, RegU, scratchReg, RegType);
928 MRI.cpReg2RegMI(MIAft, scratchReg, RegU, RegType);
Brian Gaekeaf843702003-10-22 20:22:53 +0000929 } else { // the register can be copied directly to/from memory so do it.
Vikram S. Advef5af6362002-07-08 23:15:32 +0000930 MRI.cpReg2MemMI(MIBef, RegU, MRI.getFramePointer(), TmpOff, RegType);
931 MRI.cpMem2RegMI(MIAft, MRI.getFramePointer(), TmpOff, RegU, RegType);
Brian Gaekeaf843702003-10-22 20:22:53 +0000932 }
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000933 }
Vikram S. Advef5af6362002-07-08 23:15:32 +0000934
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000935 return RegU;
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000936}
937
Vikram S. Adve814030a2003-07-29 19:49:21 +0000938
Brian Gaekeaf843702003-10-22 20:22:53 +0000939/// Returns the register-class register number of a new unused register that
940/// can be used to accommodate a temporary value. May be called repeatedly
941/// for a single MachineInstr. On each call, it finds a register which is not
942/// live at that instruction and which is not used by any spilled operands of
943/// that instruction.
944///
945int PhyRegAlloc::getUnusedUniRegAtMI(RegClass *RC, const int RegType,
Vikram S. Adve814030a2003-07-29 19:49:21 +0000946 const MachineInstr *MInst,
947 const ValueSet* LVSetBef) {
Vikram S. Advebc001b22003-07-25 21:06:09 +0000948 RC->clearColorsUsed(); // Reset array
Vikram S. Adve814030a2003-07-29 19:49:21 +0000949
950 if (LVSetBef == NULL) {
951 LVSetBef = &LVI->getLiveVarSetBeforeMInst(MInst);
952 assert(LVSetBef != NULL && "Unable to get live-var set before MInst?");
953 }
954
Chris Lattner296b7732002-02-05 02:52:05 +0000955 ValueSet::const_iterator LIt = LVSetBef->begin();
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000956
957 // for each live var in live variable set after machine inst
Chris Lattner7e708292002-06-25 16:13:24 +0000958 for ( ; LIt != LVSetBef->end(); ++LIt) {
Brian Gaeke43ce8fe2003-09-21 02:24:09 +0000959 // Get the live range corresponding to live var, and its RegClass
Brian Gaeke4efe3422003-09-21 01:23:46 +0000960 LiveRange *const LRofLV = LRI->getLiveRangeForValue(*LIt );
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000961
962 // LR can be null if it is a const since a const
963 // doesn't have a dominating def - see Assumptions above
Vikram S. Advebc001b22003-07-25 21:06:09 +0000964 if (LRofLV && LRofLV->getRegClass() == RC && LRofLV->hasColor())
965 RC->markColorsUsed(LRofLV->getColor(),
966 MRI.getRegTypeForLR(LRofLV), RegType);
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000967 }
968
969 // It is possible that one operand of this MInst was already spilled
970 // and it received some register temporarily. If that's the case,
971 // it is recorded in machine operand. We must skip such registers.
Vikram S. Advebc001b22003-07-25 21:06:09 +0000972 setRelRegsUsedByThisInst(RC, RegType, MInst);
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000973
Vikram S. Advebc001b22003-07-25 21:06:09 +0000974 int unusedReg = RC->getUnusedColor(RegType); // find first unused color
975 if (unusedReg >= 0)
976 return MRI.getUnifiedRegNum(RC->getID(), unusedReg);
977
Chris Lattner85c54652002-05-23 15:50:03 +0000978 return -1;
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000979}
980
981
Brian Gaekeaf843702003-10-22 20:22:53 +0000982/// Return the unified register number of a register in class RC which is not
983/// used by any operands of MInst.
984///
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000985int PhyRegAlloc::getUniRegNotUsedByThisInst(RegClass *RC,
Vikram S. Advebc001b22003-07-25 21:06:09 +0000986 const int RegType,
Chris Lattner85c54652002-05-23 15:50:03 +0000987 const MachineInstr *MInst) {
Vikram S. Advebc001b22003-07-25 21:06:09 +0000988 RC->clearColorsUsed();
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000989
Vikram S. Advebc001b22003-07-25 21:06:09 +0000990 setRelRegsUsedByThisInst(RC, RegType, MInst);
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000991
Vikram S. Advebc001b22003-07-25 21:06:09 +0000992 // find the first unused color
993 int unusedReg = RC->getUnusedColor(RegType);
994 assert(unusedReg >= 0 &&
995 "FATAL: No free register could be found in reg class!!");
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000996
Vikram S. Advebc001b22003-07-25 21:06:09 +0000997 return MRI.getUnifiedRegNum(RC->getID(), unusedReg);
Ruchira Sasankaba9d5db2001-11-15 20:23:19 +0000998}
999
1000
Brian Gaekeaf843702003-10-22 20:22:53 +00001001/// Modify the IsColorUsedArr of register class RC, by setting the bits
1002/// corresponding to register RegNo. This is a helper method of
1003/// setRelRegsUsedByThisInst().
1004///
Chris Lattner3bed95b2003-08-05 21:55:58 +00001005static void markRegisterUsed(int RegNo, RegClass *RC, int RegType,
1006 const TargetRegInfo &TRI) {
1007 unsigned classId = 0;
1008 int classRegNum = TRI.getClassRegNum(RegNo, classId);
1009 if (RC->getID() == classId)
1010 RC->markColorsUsed(classRegNum, RegType, RegType);
1011}
1012
1013void PhyRegAlloc::setRelRegsUsedByThisInst(RegClass *RC, int RegType,
Brian Gaekeaf843702003-10-22 20:22:53 +00001014 const MachineInstr *MI) {
Chris Lattner3bed95b2003-08-05 21:55:58 +00001015 assert(OperandsColoredMap[MI] == true &&
Vikram S. Adved0d06ad2003-05-31 07:32:01 +00001016 "Illegal to call setRelRegsUsedByThisInst() until colored operands "
1017 "are marked for an instruction.");
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001018
Brian Gaekeaf843702003-10-22 20:22:53 +00001019 // Add the registers already marked as used by the instruction. Both
1020 // explicit and implicit operands are set.
Chris Lattner3bed95b2003-08-05 21:55:58 +00001021 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
1022 if (MI->getOperand(i).hasAllocatedReg())
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +00001023 markRegisterUsed(MI->getOperand(i).getReg(), RC, RegType,MRI);
Chris Lattner3bed95b2003-08-05 21:55:58 +00001024
1025 for (unsigned i = 0, e = MI->getNumImplicitRefs(); i != e; ++i)
1026 if (MI->getImplicitOp(i).hasAllocatedReg())
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +00001027 markRegisterUsed(MI->getImplicitOp(i).getReg(), RC, RegType,MRI);
Chris Lattner3bed95b2003-08-05 21:55:58 +00001028
Chris Lattner3fd1f5b2003-08-05 22:11:13 +00001029 // Add all of the scratch registers that are used to save values across the
1030 // instruction (e.g., for saving state register values).
1031 std::pair<ScratchRegsUsedTy::iterator, ScratchRegsUsedTy::iterator>
1032 IR = ScratchRegsUsed.equal_range(MI);
1033 for (ScratchRegsUsedTy::iterator I = IR.first; I != IR.second; ++I)
1034 markRegisterUsed(I->second, RC, RegType, MRI);
Vikram S. Adved0d06ad2003-05-31 07:32:01 +00001035
Vikram S. Advef5af6362002-07-08 23:15:32 +00001036 // If there are implicit references, mark their allocated regs as well
Chris Lattner3bed95b2003-08-05 21:55:58 +00001037 for (unsigned z=0; z < MI->getNumImplicitRefs(); z++)
Vikram S. Advef5af6362002-07-08 23:15:32 +00001038 if (const LiveRange*
Brian Gaeke4efe3422003-09-21 01:23:46 +00001039 LRofImpRef = LRI->getLiveRangeForValue(MI->getImplicitRef(z)))
Vikram S. Advef5af6362002-07-08 23:15:32 +00001040 if (LRofImpRef->hasColor())
1041 // this implicit reference is in a LR that received a color
Vikram S. Advebc001b22003-07-25 21:06:09 +00001042 RC->markColorsUsed(LRofImpRef->getColor(),
1043 MRI.getRegTypeForLR(LRofImpRef), RegType);
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001044}
1045
1046
Brian Gaekeaf843702003-10-22 20:22:53 +00001047/// If there are delay slots for an instruction, the instructions added after
1048/// it must really go after the delayed instruction(s). So, we Move the
1049/// InstrAfter of that instruction to the corresponding delayed instruction
1050/// using the following method.
1051///
Vikram S. Adved0d06ad2003-05-31 07:32:01 +00001052void PhyRegAlloc::move2DelayedInstr(const MachineInstr *OrigMI,
1053 const MachineInstr *DelayedMI)
1054{
Vikram S. Advefeb32982003-08-12 22:22:24 +00001055 // "added after" instructions of the original instr
1056 std::vector<MachineInstr *> &OrigAft = AddedInstrMap[OrigMI].InstrnsAfter;
1057
1058 if (DEBUG_RA && OrigAft.size() > 0) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +00001059 std::cerr << "\nRegAlloc: Moved InstrnsAfter for: " << *OrigMI;
1060 std::cerr << " to last delay slot instrn: " << *DelayedMI;
Vikram S. Adve814030a2003-07-29 19:49:21 +00001061 }
1062
Ruchira Sasanka251d8db2001-10-23 21:38:00 +00001063 // "added after" instructions of the delayed instr
Vikram S. Adve814030a2003-07-29 19:49:21 +00001064 std::vector<MachineInstr *> &DelayedAft=AddedInstrMap[DelayedMI].InstrnsAfter;
Ruchira Sasanka251d8db2001-10-23 21:38:00 +00001065
1066 // go thru all the "added after instructions" of the original instruction
Vikram S. Adved0d06ad2003-05-31 07:32:01 +00001067 // and append them to the "added after instructions" of the delayed
Ruchira Sasanka251d8db2001-10-23 21:38:00 +00001068 // instructions
Chris Lattner697954c2002-01-20 22:54:45 +00001069 DelayedAft.insert(DelayedAft.end(), OrigAft.begin(), OrigAft.end());
Ruchira Sasanka251d8db2001-10-23 21:38:00 +00001070
1071 // empty the "added after instructions" of the original instruction
1072 OrigAft.clear();
Ruchira Sasanka251d8db2001-10-23 21:38:00 +00001073}
Ruchira Sasanka0931a012001-09-15 19:06:58 +00001074
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001075
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001076void PhyRegAlloc::colorIncomingArgs()
1077{
Brian Gaeke4efe3422003-09-21 01:23:46 +00001078 MRI.colorMethodArgs(Fn, *LRI, AddedInstrAtEntry.InstrnsBefore,
Vikram S. Adve814030a2003-07-29 19:49:21 +00001079 AddedInstrAtEntry.InstrnsAfter);
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001080}
1081
Ruchira Sasankae727f852001-09-18 22:43:57 +00001082
Brian Gaekeaf843702003-10-22 20:22:53 +00001083/// Determine whether the suggested color of each live range is really usable,
1084/// and then call its setSuggestedColorUsable() method to record the answer. A
1085/// suggested color is NOT usable when the suggested color is volatile AND
1086/// when there are call interferences.
1087///
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001088void PhyRegAlloc::markUnusableSugColors()
1089{
Brian Gaeke4efe3422003-09-21 01:23:46 +00001090 LiveRangeMapType::const_iterator HMI = (LRI->getLiveRangeMap())->begin();
1091 LiveRangeMapType::const_iterator HMIEnd = (LRI->getLiveRangeMap())->end();
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001092
Brian Gaeke43ce8fe2003-09-21 02:24:09 +00001093 for (; HMI != HMIEnd ; ++HMI ) {
1094 if (HMI->first) {
1095 LiveRange *L = HMI->second; // get the LiveRange
Brian Gaeke59b1c562003-09-24 17:50:28 +00001096 if (L && L->hasSuggestedColor ())
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001097 L->setSuggestedColorUsable
1098 (!(MRI.isRegVolatile (L->getRegClassID (), L->getSuggestedColor ())
1099 && L->isCallInterference ()));
Brian Gaeke43ce8fe2003-09-21 02:24:09 +00001100 }
1101 } // for all LR's in hash map
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001102}
1103
1104
Brian Gaekeaf843702003-10-22 20:22:53 +00001105/// For each live range that is spilled, allocates a new spill position on the
1106/// stack, and set the stack offsets of the live range that will be spilled to
1107/// that position. This must be called just after coloring the LRs.
1108///
Chris Lattner37730942002-02-05 03:52:29 +00001109void PhyRegAlloc::allocateStackSpace4SpilledLRs() {
Chris Lattnerc083dcc2003-09-01 20:05:47 +00001110 if (DEBUG_RA) std::cerr << "\nSetting LR stack offsets for spills...\n";
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001111
Brian Gaeke4efe3422003-09-21 01:23:46 +00001112 LiveRangeMapType::const_iterator HMI = LRI->getLiveRangeMap()->begin();
1113 LiveRangeMapType::const_iterator HMIEnd = LRI->getLiveRangeMap()->end();
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001114
Chris Lattner7e708292002-06-25 16:13:24 +00001115 for ( ; HMI != HMIEnd ; ++HMI) {
Chris Lattner37730942002-02-05 03:52:29 +00001116 if (HMI->first && HMI->second) {
Vikram S. Adve3bf08922003-07-10 19:42:55 +00001117 LiveRange *L = HMI->second; // get the LiveRange
1118 if (L->isMarkedForSpill()) { // NOTE: allocating size of long Type **
Brian Gaeke4efe3422003-09-21 01:23:46 +00001119 int stackOffset = MF->getInfo()->allocateSpilledValue(Type::LongTy);
Vikram S. Adve39c94e12002-09-14 23:05:33 +00001120 L->setSpillOffFromFP(stackOffset);
1121 if (DEBUG_RA)
Chris Lattnerc083dcc2003-09-01 20:05:47 +00001122 std::cerr << " LR# " << L->getUserIGNode()->getIndex()
Vikram S. Adve39c94e12002-09-14 23:05:33 +00001123 << ": stack-offset = " << stackOffset << "\n";
1124 }
Chris Lattner37730942002-02-05 03:52:29 +00001125 }
1126 } // for all LR's in hash map
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001127}
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001128
Brian Gaeke874f4232003-09-21 02:50:21 +00001129
Brian Gaeke21390412003-11-10 00:05:26 +00001130void PhyRegAlloc::saveStateForValue (std::vector<AllocInfo> &state,
Brian Gaeke54a76b82004-03-08 23:22:02 +00001131 const Value *V, int Insn, int Opnd) {
Brian Gaeke21390412003-11-10 00:05:26 +00001132 LiveRangeMapType::const_iterator HMI = LRI->getLiveRangeMap ()->find (V);
1133 LiveRangeMapType::const_iterator HMIEnd = LRI->getLiveRangeMap ()->end ();
1134 AllocInfo::AllocStateTy AllocState = AllocInfo::NotAllocated;
1135 int Placement = -1;
1136 if ((HMI != HMIEnd) && HMI->second) {
1137 LiveRange *L = HMI->second;
1138 assert ((L->hasColor () || L->isMarkedForSpill ())
1139 && "Live range exists but not colored or spilled");
1140 if (L->hasColor ()) {
1141 AllocState = AllocInfo::Allocated;
1142 Placement = MRI.getUnifiedRegNum (L->getRegClassID (),
1143 L->getColor ());
1144 } else if (L->isMarkedForSpill ()) {
1145 AllocState = AllocInfo::Spilled;
1146 assert (L->hasSpillOffset ()
1147 && "Live range marked for spill but has no spill offset");
1148 Placement = L->getSpillOffFromFP ();
1149 }
1150 }
1151 state.push_back (AllocInfo (Insn, Opnd, AllocState, Placement));
1152}
1153
1154
Brian Gaekeaf843702003-10-22 20:22:53 +00001155/// Save the global register allocation decisions made by the register
1156/// allocator so that they can be accessed later (sort of like "poor man's
1157/// debug info").
1158///
1159void PhyRegAlloc::saveState () {
Brian Gaeke537132b2003-10-23 20:32:55 +00001160 std::vector<AllocInfo> &state = FnAllocState[Fn];
Brian Gaeke54a76b82004-03-08 23:22:02 +00001161 unsigned ArgNum = 0;
1162 // Arguments encoded as instruction # -1
1163 for (Function::const_aiterator i=Fn->abegin (), e=Fn->aend (); i != e; ++i) {
1164 const Argument *Arg = &*i;
1165 saveStateForValue (state, Arg, -1, ArgNum);
1166 ++ArgNum;
1167 }
Brian Gaeke25d4b542004-05-30 07:08:43 +00001168 unsigned InstCount = 0;
Brian Gaeke54a76b82004-03-08 23:22:02 +00001169 // Instructions themselves encoded as operand # -1
Brian Gaeke3ceac852003-10-30 21:21:33 +00001170 for (const_inst_iterator II=inst_begin (Fn), IE=inst_end (Fn); II!=IE; ++II){
Brian Gaeke25d4b542004-05-30 07:08:43 +00001171 const Instruction *Inst = &*II;
1172 saveStateForValue (state, Inst, InstCount, -1);
1173 if (isa<PHINode> (Inst)) {
1174 MachineCodeForInstruction &MCforPN = MachineCodeForInstruction::get(Inst);
1175 // Last instr should be the copy...figure out what reg it is reading from
1176 if (Value *PhiCpRes = MCforPN.back()->getOperand(0).getVRegValueOrNull()){
1177 if (DEBUG_RA)
1178 std::cerr << "Found Phi copy result: " << PhiCpRes->getName()
1179 << " in: " << *MCforPN.back() << "\n";
1180 saveStateForValue (state, PhiCpRes, InstCount, -2);
1181 }
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001182 }
Brian Gaeke25d4b542004-05-30 07:08:43 +00001183 ++InstCount;
Brian Gaeke3ceac852003-10-30 21:21:33 +00001184 }
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001185}
1186
Brian Gaeke537132b2003-10-23 20:32:55 +00001187
Brian Gaekea7afac22004-05-30 04:22:24 +00001188/// Dump the saved state filled in by saveState() out to stderr. Only
1189/// used when debugging.
Brian Gaekeaf843702003-10-22 20:22:53 +00001190///
Brian Gaekea7afac22004-05-30 04:22:24 +00001191void PhyRegAlloc::dumpSavedState () {
Brian Gaeke3ceac852003-10-30 21:21:33 +00001192 std::vector<AllocInfo> &state = FnAllocState[Fn];
Brian Gaekecf68bd52004-03-11 06:45:52 +00001193 int ArgNum = 0;
1194 for (Function::const_aiterator i=Fn->abegin (), e=Fn->aend (); i != e; ++i) {
1195 const Argument *Arg = &*i;
1196 std::cerr << "Argument: " << *Arg << "\n"
1197 << "FnAllocState:\n";
1198 for (unsigned i = 0; i < state.size (); ++i) {
1199 AllocInfo &S = state[i];
1200 if (S.Instruction == -1 && S.Operand == ArgNum)
1201 std::cerr << " " << S << "\n";
1202 }
1203 std::cerr << "----------\n";
1204 ++ArgNum;
1205 }
Brian Gaeke54a76b82004-03-08 23:22:02 +00001206 int Insn = 0;
Brian Gaeke3ceac852003-10-30 21:21:33 +00001207 for (const_inst_iterator II=inst_begin (Fn), IE=inst_end (Fn); II!=IE; ++II) {
Chris Lattner6ffe5512004-04-27 15:13:33 +00001208 const Instruction *I = &*II;
Brian Gaeke3ceac852003-10-30 21:21:33 +00001209 MachineCodeForInstruction &Instrs = MachineCodeForInstruction::get (I);
Brian Gaekecf68bd52004-03-11 06:45:52 +00001210 std::cerr << "Instruction: " << *I
Brian Gaeke3ceac852003-10-30 21:21:33 +00001211 << "MachineCodeForInstruction:\n";
1212 for (unsigned i = 0, n = Instrs.size (); i != n; ++i)
Brian Gaekecf68bd52004-03-11 06:45:52 +00001213 std::cerr << " " << *Instrs[i];
Brian Gaeke3ceac852003-10-30 21:21:33 +00001214 std::cerr << "FnAllocState:\n";
1215 for (unsigned i = 0; i < state.size (); ++i) {
1216 AllocInfo &S = state[i];
Brian Gaeke97374d42004-01-28 19:05:43 +00001217 if (Insn == S.Instruction)
1218 std::cerr << " " << S << "\n";
Brian Gaeke3ceac852003-10-30 21:21:33 +00001219 }
1220 std::cerr << "----------\n";
1221 ++Insn;
1222 }
Brian Gaekeaf843702003-10-22 20:22:53 +00001223}
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001224
Brian Gaekecce4e7a2003-11-04 18:25:56 +00001225
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001226bool PhyRegAlloc::doFinalization (Module &M) {
Brian Gaekecf68bd52004-03-11 06:45:52 +00001227 if (SaveRegAllocState) finishSavingState (M);
1228 return false;
1229}
1230
1231
1232/// Finish the job of saveState(), by collapsing FnAllocState into an LLVM
1233/// Constant and stuffing it inside the Module.
1234///
1235/// FIXME: There should be other, better ways of storing the saved
1236/// state; this one is cumbersome and does not work well with the JIT.
1237///
1238void PhyRegAlloc::finishSavingState (Module &M) {
Brian Gaekec760d642004-03-11 19:46:30 +00001239 if (DEBUG_RA)
1240 std::cerr << "---- Saving reg. alloc state; SaveStateToModule = "
1241 << SaveStateToModule << " ----\n";
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001242
Brian Gaekecce4e7a2003-11-04 18:25:56 +00001243 // If saving state into the module, just copy new elements to the
1244 // correct global.
Brian Gaeke8fc49342003-10-24 21:21:58 +00001245 if (!SaveStateToModule) {
1246 ExportedFnAllocState = FnAllocState;
Brian Gaekecce4e7a2003-11-04 18:25:56 +00001247 // FIXME: should ONLY copy new elements in FnAllocState
Brian Gaekecf68bd52004-03-11 06:45:52 +00001248 return;
Brian Gaeke8fc49342003-10-24 21:21:58 +00001249 }
1250
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001251 // Convert FnAllocState to a single Constant array and add it
1252 // to the Module.
1253 ArrayType *AT = ArrayType::get (AllocInfo::getConstantType (), 0);
1254 std::vector<const Type *> TV;
1255 TV.push_back (Type::UIntTy);
1256 TV.push_back (AT);
1257 PointerType *PT = PointerType::get (StructType::get (TV));
1258
1259 std::vector<Constant *> allstate;
1260 for (Module::iterator I = M.begin (), E = M.end (); I != E; ++I) {
1261 Function *F = I;
Brian Gaeke55766e12003-11-04 22:42:41 +00001262 if (F->isExternal ()) continue;
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001263 if (FnAllocState.find (F) == FnAllocState.end ()) {
1264 allstate.push_back (ConstantPointerNull::get (PT));
1265 } else {
Brian Gaeke537132b2003-10-23 20:32:55 +00001266 std::vector<AllocInfo> &state = FnAllocState[F];
Brian Gaeke60a3c552003-10-22 20:44:23 +00001267
1268 // Convert state into an LLVM ConstantArray, and put it in a
1269 // ConstantStruct (named S) along with its size.
Brian Gaeke537132b2003-10-23 20:32:55 +00001270 std::vector<Constant *> stateConstants;
1271 for (unsigned i = 0, s = state.size (); i != s; ++i)
1272 stateConstants.push_back (state[i].toConstant ());
1273 unsigned Size = stateConstants.size ();
Brian Gaeke60a3c552003-10-22 20:44:23 +00001274 ArrayType *AT = ArrayType::get (AllocInfo::getConstantType (), Size);
1275 std::vector<const Type *> TV;
1276 TV.push_back (Type::UIntTy);
1277 TV.push_back (AT);
1278 StructType *ST = StructType::get (TV);
1279 std::vector<Constant *> CV;
1280 CV.push_back (ConstantUInt::get (Type::UIntTy, Size));
Brian Gaeke537132b2003-10-23 20:32:55 +00001281 CV.push_back (ConstantArray::get (AT, stateConstants));
Brian Gaeke60a3c552003-10-22 20:44:23 +00001282 Constant *S = ConstantStruct::get (ST, CV);
1283
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001284 GlobalVariable *GV =
Brian Gaeke60a3c552003-10-22 20:44:23 +00001285 new GlobalVariable (ST, true,
1286 GlobalValue::InternalLinkage, S,
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001287 F->getName () + ".regAllocState", &M);
Brian Gaeke60a3c552003-10-22 20:44:23 +00001288
Brian Gaeke21390412003-11-10 00:05:26 +00001289 // Have: { uint, [Size x { uint, int, uint, int }] } *
1290 // Cast it to: { uint, [0 x { uint, int, uint, int }] } *
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001291 Constant *CE = ConstantExpr::getCast (ConstantPointerRef::get (GV), PT);
1292 allstate.push_back (CE);
1293 }
1294 }
1295
1296 unsigned Size = allstate.size ();
1297 // Final structure type is:
Brian Gaeke21390412003-11-10 00:05:26 +00001298 // { uint, [Size x { uint, [0 x { uint, int, uint, int }] } *] }
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001299 std::vector<const Type *> TV2;
1300 TV2.push_back (Type::UIntTy);
1301 ArrayType *AT2 = ArrayType::get (PT, Size);
1302 TV2.push_back (AT2);
1303 StructType *ST2 = StructType::get (TV2);
1304 std::vector<Constant *> CV2;
1305 CV2.push_back (ConstantUInt::get (Type::UIntTy, Size));
1306 CV2.push_back (ConstantArray::get (AT2, allstate));
Brian Gaekee9414ca2003-11-10 07:12:01 +00001307 new GlobalVariable (ST2, true, GlobalValue::ExternalLinkage,
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001308 ConstantStruct::get (ST2, CV2), "_llvm_regAllocState",
1309 &M);
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001310}
1311
1312
Brian Gaekeaf843702003-10-22 20:22:53 +00001313/// Allocate registers for the machine code previously generated for F using
1314/// the graph-coloring algorithm.
1315///
Brian Gaeke4efe3422003-09-21 01:23:46 +00001316bool PhyRegAlloc::runOnFunction (Function &F) {
1317 if (DEBUG_RA)
1318 std::cerr << "\n********* Function "<< F.getName () << " ***********\n";
1319
1320 Fn = &F;
1321 MF = &MachineFunction::get (Fn);
1322 LVI = &getAnalysis<FunctionLiveVarInfo> ();
1323 LRI = new LiveRangeInfo (Fn, TM, RegClassList);
1324 LoopDepthCalc = &getAnalysis<LoopInfo> ();
1325
1326 // Create each RegClass for the target machine and add it to the
1327 // RegClassList. This must be done before calling constructLiveRanges().
1328 for (unsigned rc = 0; rc != NumOfRegClasses; ++rc)
1329 RegClassList.push_back (new RegClass (Fn, &TM.getRegInfo (),
1330 MRI.getMachineRegClass (rc)));
1331
1332 LRI->constructLiveRanges(); // create LR info
Vikram S. Adve39c94e12002-09-14 23:05:33 +00001333 if (DEBUG_RA >= RA_DEBUG_LiveRanges)
Brian Gaeke4efe3422003-09-21 01:23:46 +00001334 LRI->printLiveRanges();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001335
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001336 createIGNodeListsAndIGs(); // create IGNode list and IGs
1337
1338 buildInterferenceGraphs(); // build IGs in all reg classes
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001339
Vikram S. Adve39c94e12002-09-14 23:05:33 +00001340 if (DEBUG_RA >= RA_DEBUG_LiveRanges) {
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001341 // print all LRs in all reg classes
Chris Lattner7e708292002-06-25 16:13:24 +00001342 for ( unsigned rc=0; rc < NumOfRegClasses ; rc++)
1343 RegClassList[rc]->printIGNodeList();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001344
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001345 // print IGs in all register classes
Chris Lattner7e708292002-06-25 16:13:24 +00001346 for ( unsigned rc=0; rc < NumOfRegClasses ; rc++)
1347 RegClassList[rc]->printIG();
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001348 }
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +00001349
Brian Gaeke4efe3422003-09-21 01:23:46 +00001350 LRI->coalesceLRs(); // coalesce all live ranges
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +00001351
Vikram S. Adve39c94e12002-09-14 23:05:33 +00001352 if (DEBUG_RA >= RA_DEBUG_LiveRanges) {
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001353 // print all LRs in all reg classes
Chris Lattnerf726e772002-10-28 19:22:04 +00001354 for (unsigned rc=0; rc < NumOfRegClasses; rc++)
1355 RegClassList[rc]->printIGNodeList();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001356
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001357 // print IGs in all register classes
Chris Lattnerf726e772002-10-28 19:22:04 +00001358 for (unsigned rc=0; rc < NumOfRegClasses; rc++)
1359 RegClassList[rc]->printIG();
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001360 }
1361
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001362 // mark un-usable suggested color before graph coloring algorithm.
1363 // When this is done, the graph coloring algo will not reserve
1364 // suggested color unnecessarily - they can be used by another LR
1365 markUnusableSugColors();
1366
1367 // color all register classes using the graph coloring algo
Chris Lattner7e708292002-06-25 16:13:24 +00001368 for (unsigned rc=0; rc < NumOfRegClasses ; rc++)
Chris Lattnerf726e772002-10-28 19:22:04 +00001369 RegClassList[rc]->colorAllRegs();
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001370
Misha Brukman37f92e22003-09-11 22:34:13 +00001371 // After graph coloring, if some LRs did not receive a color (i.e, spilled)
1372 // a position for such spilled LRs
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001373 allocateStackSpace4SpilledLRs();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001374
Vikram S. Adved0d06ad2003-05-31 07:32:01 +00001375 // Reset the temp. area on the stack before use by the first instruction.
1376 // This will also happen after updating each instruction.
Brian Gaeke4efe3422003-09-21 01:23:46 +00001377 MF->getInfo()->popAllTempValues();
Ruchira Sasankaf90870f2001-11-15 22:02:06 +00001378
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +00001379 // color incoming args - if the correct color was not received
1380 // insert code to copy to the correct register
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001381 colorIncomingArgs();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001382
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001383 // Save register allocation state for this function in a Constant.
Brian Gaeke14068d92004-03-10 22:01:59 +00001384 if (SaveRegAllocState) {
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001385 saveState();
Brian Gaekeaf843702003-10-22 20:22:53 +00001386 }
Brian Gaeke6a256cc2003-09-24 18:08:54 +00001387
Brian Gaeke60a3c552003-10-22 20:44:23 +00001388 // Now update the machine code with register names and add any additional
1389 // code inserted by the register allocator to the instruction stream.
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001390 updateMachineCode();
Ruchira Sasanka4f3eb222002-01-07 19:19:18 +00001391
Brian Gaekea7afac22004-05-30 04:22:24 +00001392 if (SaveRegAllocState) {
1393 if (DEBUG_RA) // Check our work.
1394 dumpSavedState ();
1395 if (!SaveStateToModule)
1396 finishSavingState (const_cast<Module&> (*Fn->getParent ()));
1397 }
1398
Chris Lattner045e7c82001-09-19 16:26:23 +00001399 if (DEBUG_RA) {
Chris Lattnerc083dcc2003-09-01 20:05:47 +00001400 std::cerr << "\n**** Machine Code After Register Allocation:\n\n";
Brian Gaeke4efe3422003-09-21 01:23:46 +00001401 MF->dump();
Chris Lattner045e7c82001-09-19 16:26:23 +00001402 }
Brian Gaeke4efe3422003-09-21 01:23:46 +00001403
1404 // Tear down temporary data structures
1405 for (unsigned rc = 0; rc < NumOfRegClasses; ++rc)
1406 delete RegClassList[rc];
1407 RegClassList.clear ();
1408 AddedInstrMap.clear ();
1409 OperandsColoredMap.clear ();
1410 ScratchRegsUsed.clear ();
1411 AddedInstrAtEntry.clear ();
1412 delete LRI;
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001413
Brian Gaeke4efe3422003-09-21 01:23:46 +00001414 if (DEBUG_RA) std::cerr << "\nRegister allocation complete!\n";
1415 return false; // Function was not modified
1416}
Brian Gaeked0fde302003-11-11 22:41:34 +00001417
1418} // End llvm namespace