blob: 577b937490115b4d1a0150920555ed160acb50c7 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000023#include "llvm/CodeGen/LiveVariables.h"
Evan Cheng0488db92007-09-25 01:57:46 +000024#include "llvm/Target/TargetOptions.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000025using namespace llvm;
26
Evan Chengaa3c1412006-05-30 21:45:53 +000027X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000028 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000029 TM(tm), RI(tm, *this) {
Chris Lattner72614082002-10-25 22:55:53 +000030}
31
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000032bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
33 unsigned& sourceReg,
34 unsigned& destReg) const {
35 MachineOpCode oc = MI.getOpcode();
Evan Cheng25ab6902006-09-08 06:48:29 +000036 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
37 oc == X86::MOV32rr || oc == X86::MOV64rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000038 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Dale Johannesene377d4d2007-07-04 21:07:47 +000039 oc == X86::MOV_Fp3232 || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
40 oc == X86::MOV_Fp3264 || oc == X86::MOV_Fp6432 || oc == X86::MOV_Fp6464 ||
Evan Chengfe5cb192006-02-16 22:45:17 +000041 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000042 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000043 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
Bill Wendling2f88dcd2007-03-08 22:09:11 +000044 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
Bill Wendling6dd29e02007-04-24 21:17:46 +000045 oc == X86::MMX_MOVD64rr || oc == X86::MMX_MOVQ64rr) {
Evan Cheng1e3417292007-04-25 07:12:14 +000046 assert(MI.getNumOperands() >= 2 &&
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000047 MI.getOperand(0).isRegister() &&
48 MI.getOperand(1).isRegister() &&
49 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000050 sourceReg = MI.getOperand(1).getReg();
51 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000052 return true;
53 }
54 return false;
55}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000056
Chris Lattner40839602006-02-02 20:12:32 +000057unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
58 int &FrameIndex) const {
59 switch (MI->getOpcode()) {
60 default: break;
61 case X86::MOV8rm:
62 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000063 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000064 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000065 case X86::MOV32_rm:
Evan Cheng25ab6902006-09-08 06:48:29 +000066 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +000067 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +000068 case X86::MOVSSrm:
69 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000070 case X86::MOVAPSrm:
71 case X86::MOVAPDrm:
Bill Wendling823efee2007-04-03 06:00:37 +000072 case X86::MMX_MOVD64rm:
73 case X86::MMX_MOVQ64rm:
Chris Lattner8aa797a2007-12-30 23:10:15 +000074 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
75 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000076 MI->getOperand(2).getImm() == 1 &&
Chris Lattner40839602006-02-02 20:12:32 +000077 MI->getOperand(3).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000078 MI->getOperand(4).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000079 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000080 return MI->getOperand(0).getReg();
81 }
82 break;
83 }
84 return 0;
85}
86
87unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
88 int &FrameIndex) const {
89 switch (MI->getOpcode()) {
90 default: break;
91 case X86::MOV8mr:
92 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000093 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000094 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000095 case X86::MOV32_mr:
Evan Cheng25ab6902006-09-08 06:48:29 +000096 case X86::MOV64mr:
Dale Johannesene377d4d2007-07-04 21:07:47 +000097 case X86::ST_FpP64m:
Chris Lattner40839602006-02-02 20:12:32 +000098 case X86::MOVSSmr:
99 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +0000100 case X86::MOVAPSmr:
101 case X86::MOVAPDmr:
Bill Wendling823efee2007-04-03 06:00:37 +0000102 case X86::MMX_MOVD64mr:
103 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000104 case X86::MMX_MOVNTQmr:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000105 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
106 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000107 MI->getOperand(1).getImm() == 1 &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000108 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000109 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000110 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000111 return MI->getOperand(4).getReg();
112 }
113 break;
114 }
115 return 0;
116}
117
118
Bill Wendling041b3f82007-12-08 23:58:46 +0000119bool X86InstrInfo::isReallyTriviallyReMaterializable(MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000120 switch (MI->getOpcode()) {
121 default: break;
122 case X86::MOV8rm:
123 case X86::MOV16rm:
124 case X86::MOV16_rm:
125 case X86::MOV32rm:
126 case X86::MOV32_rm:
127 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000128 case X86::LD_Fp64m:
Dan Gohmanc101e952007-06-14 20:50:44 +0000129 case X86::MOVSSrm:
130 case X86::MOVSDrm:
131 case X86::MOVAPSrm:
132 case X86::MOVAPDrm:
133 case X86::MMX_MOVD64rm:
134 case X86::MMX_MOVQ64rm:
Dan Gohman82a87a02007-06-19 01:48:05 +0000135 // Loads from constant pools are trivially rematerializable.
Dan Gohmanc101e952007-06-14 20:50:44 +0000136 return MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate() &&
137 MI->getOperand(3).isRegister() && MI->getOperand(4).isConstantPoolIndex() &&
138 MI->getOperand(1).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000139 MI->getOperand(2).getImm() == 1 &&
Dan Gohmanc101e952007-06-14 20:50:44 +0000140 MI->getOperand(3).getReg() == 0;
141 }
Dan Gohmand45eddd2007-06-26 00:48:07 +0000142 // All other instructions marked M_REMATERIALIZABLE are always trivially
143 // rematerializable.
144 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000145}
146
Bill Wendling627c00b2007-12-17 23:07:56 +0000147/// isReallySideEffectFree - If the M_MAY_HAVE_SIDE_EFFECTS flag is set, this
148/// method is called to determine if the specific instance of this instruction
149/// has side effects. This is useful in cases of instructions, like loads, which
150/// generally always have side effects. A load from a constant pool doesn't have
151/// side effects, though. So we need to differentiate it from the general case.
152bool X86InstrInfo::isReallySideEffectFree(MachineInstr *MI) const {
153 switch (MI->getOpcode()) {
154 default: break;
Bill Wendling6259d512007-12-30 03:18:58 +0000155 case X86::MOV32rm:
156 if (MI->getOperand(1).isRegister()) {
157 unsigned Reg = MI->getOperand(1).getReg();
158
159 // Loads from global addresses which aren't redefined in the function are
160 // side effect free.
Bill Wendling3100afa2008-01-02 21:10:40 +0000161 if (Reg != 0 && MRegisterInfo::isVirtualRegister(Reg) &&
Bill Wendling6259d512007-12-30 03:18:58 +0000162 MI->getOperand(2).isImmediate() &&
163 MI->getOperand(3).isRegister() &&
164 MI->getOperand(4).isGlobalAddress() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000165 MI->getOperand(2).getImm() == 1 &&
Bill Wendling6259d512007-12-30 03:18:58 +0000166 MI->getOperand(3).getReg() == 0)
167 return true;
168 }
169 // FALLTHROUGH
Bill Wendling627c00b2007-12-17 23:07:56 +0000170 case X86::MOV8rm:
171 case X86::MOV16rm:
172 case X86::MOV16_rm:
Bill Wendling627c00b2007-12-17 23:07:56 +0000173 case X86::MOV32_rm:
174 case X86::MOV64rm:
175 case X86::LD_Fp64m:
176 case X86::MOVSSrm:
177 case X86::MOVSDrm:
178 case X86::MOVAPSrm:
179 case X86::MOVAPDrm:
180 case X86::MMX_MOVD64rm:
181 case X86::MMX_MOVQ64rm:
182 // Loads from constant pools have no side effects
Bill Wendling6259d512007-12-30 03:18:58 +0000183 return MI->getOperand(1).isRegister() &&
184 MI->getOperand(2).isImmediate() &&
185 MI->getOperand(3).isRegister() &&
186 MI->getOperand(4).isConstantPoolIndex() &&
Bill Wendling627c00b2007-12-17 23:07:56 +0000187 MI->getOperand(1).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000188 MI->getOperand(2).getImm() == 1 &&
Bill Wendling627c00b2007-12-17 23:07:56 +0000189 MI->getOperand(3).getReg() == 0;
190 }
191
192 // All other instances of these instructions are presumed to have side
193 // effects.
194 return false;
195}
196
Evan Cheng3f411c72007-10-05 08:04:01 +0000197/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
198/// is not marked dead.
199static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +0000200 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
201 MachineOperand &MO = MI->getOperand(i);
202 if (MO.isRegister() && MO.isDef() &&
203 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
204 return true;
205 }
206 }
207 return false;
208}
209
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000210/// convertToThreeAddress - This method must be implemented by targets that
211/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
212/// may be able to convert a two-address instruction into a true
213/// three-address instruction on demand. This allows the X86 target (for
214/// example) to convert ADD and SHL instructions into LEA instructions if they
215/// would require register copies due to two-addressness.
216///
217/// This method returns a null pointer if the transformation cannot be
218/// performed, otherwise it returns the new instruction.
219///
Evan Cheng258ff672006-12-01 21:52:41 +0000220MachineInstr *
221X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
222 MachineBasicBlock::iterator &MBBI,
223 LiveVariables &LV) const {
224 MachineInstr *MI = MBBI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000225 // All instructions input are two-addr instructions. Get the known operands.
226 unsigned Dest = MI->getOperand(0).getReg();
227 unsigned Src = MI->getOperand(1).getReg();
228
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000229 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +0000230 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000231 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +0000232 bool DisableLEA16 = true;
233
Evan Cheng559dc462007-10-05 20:34:26 +0000234 unsigned MIOpc = MI->getOpcode();
235 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +0000236 case X86::SHUFPSrri: {
237 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000238 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
239
Evan Chengaa3c1412006-05-30 21:45:53 +0000240 unsigned A = MI->getOperand(0).getReg();
241 unsigned B = MI->getOperand(1).getReg();
242 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000243 unsigned M = MI->getOperand(3).getImm();
244 if (B != C) return 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000245 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000246 break;
247 }
Chris Lattner995f5502007-03-28 18:12:31 +0000248 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000249 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +0000250 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
251 // the flags produced by a shift yet, so this is safe.
252 unsigned Dest = MI->getOperand(0).getReg();
253 unsigned Src = MI->getOperand(1).getReg();
254 unsigned ShAmt = MI->getOperand(2).getImm();
255 if (ShAmt == 0 || ShAmt >= 4) return 0;
256
257 NewMI = BuildMI(get(X86::LEA64r), Dest)
258 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
259 break;
260 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000261 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000262 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000263 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
264 // the flags produced by a shift yet, so this is safe.
265 unsigned Dest = MI->getOperand(0).getReg();
266 unsigned Src = MI->getOperand(1).getReg();
267 unsigned ShAmt = MI->getOperand(2).getImm();
268 if (ShAmt == 0 || ShAmt >= 4) return 0;
269
Chris Lattnerf2177b82007-03-28 00:58:40 +0000270 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
271 X86::LEA64_32r : X86::LEA32r;
272 NewMI = BuildMI(get(Opc), Dest)
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000273 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
274 break;
275 }
276 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000277 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +0000278 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
279 // the flags produced by a shift yet, so this is safe.
280 unsigned Dest = MI->getOperand(0).getReg();
281 unsigned Src = MI->getOperand(1).getReg();
282 unsigned ShAmt = MI->getOperand(2).getImm();
283 if (ShAmt == 0 || ShAmt >= 4) return 0;
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000284
Christopher Lambb8133712007-08-10 21:18:25 +0000285 if (DisableLEA16) {
286 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner84bc5422007-12-31 04:13:23 +0000287 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng61d9c862007-09-06 00:14:41 +0000288 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
289 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner84bc5422007-12-31 04:13:23 +0000290 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
291 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Christopher Lambb8133712007-08-10 21:18:25 +0000292
Evan Cheng61d9c862007-09-06 00:14:41 +0000293 MachineInstr *Ins =
294 BuildMI(get(X86::INSERT_SUBREG), leaInReg).addReg(Src).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000295 Ins->copyKillDeadInfo(MI);
296
297 NewMI = BuildMI(get(Opc), leaOutReg)
298 .addReg(0).addImm(1 << ShAmt).addReg(leaInReg).addImm(0);
299
Evan Cheng61d9c862007-09-06 00:14:41 +0000300 MachineInstr *Ext =
301 BuildMI(get(X86::EXTRACT_SUBREG), Dest).addReg(leaOutReg).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000302 Ext->copyKillDeadInfo(MI);
303
304 MFI->insert(MBBI, Ins); // Insert the insert_subreg
305 LV.instructionChanged(MI, NewMI); // Update live variables
306 LV.addVirtualRegisterKilled(leaInReg, NewMI);
307 MFI->insert(MBBI, NewMI); // Insert the new inst
308 LV.addVirtualRegisterKilled(leaOutReg, Ext);
Evan Cheng61d9c862007-09-06 00:14:41 +0000309 MFI->insert(MBBI, Ext); // Insert the extract_subreg
Christopher Lambb8133712007-08-10 21:18:25 +0000310 return Ext;
311 } else {
312 NewMI = BuildMI(get(X86::LEA16r), Dest)
313 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
314 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000315 break;
Evan Chengccba76b2006-05-30 20:26:50 +0000316 }
Evan Cheng559dc462007-10-05 20:34:26 +0000317 default: {
318 // The following opcodes also sets the condition code register(s). Only
319 // convert them to equivalent lea if the condition code register def's
320 // are dead!
321 if (hasLiveCondCodeDef(MI))
322 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +0000323
Evan Chengb76143c2007-10-09 07:14:53 +0000324 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng559dc462007-10-05 20:34:26 +0000325 switch (MIOpc) {
326 default: return 0;
327 case X86::INC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000328 case X86::INC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000329 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000330 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
331 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000332 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, 1);
333 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000334 }
Evan Cheng559dc462007-10-05 20:34:26 +0000335 case X86::INC16r:
336 case X86::INC64_16r:
337 if (DisableLEA16) return 0;
338 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
339 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
340 break;
341 case X86::DEC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000342 case X86::DEC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000343 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000344 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
345 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000346 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, -1);
347 break;
348 }
349 case X86::DEC16r:
350 case X86::DEC64_16r:
351 if (DisableLEA16) return 0;
352 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
353 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
354 break;
355 case X86::ADD64rr:
356 case X86::ADD32rr: {
357 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000358 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
359 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000360 NewMI = addRegReg(BuildMI(get(Opc), Dest), Src,
361 MI->getOperand(2).getReg());
362 break;
363 }
364 case X86::ADD16rr:
365 if (DisableLEA16) return 0;
366 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
367 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
368 MI->getOperand(2).getReg());
369 break;
370 case X86::ADD64ri32:
371 case X86::ADD64ri8:
372 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
373 if (MI->getOperand(2).isImmediate())
374 NewMI = addRegOffset(BuildMI(get(X86::LEA64r), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000375 MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +0000376 break;
377 case X86::ADD32ri:
378 case X86::ADD32ri8:
379 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000380 if (MI->getOperand(2).isImmediate()) {
381 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
382 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000383 MI->getOperand(2).getImm());
Evan Chengb76143c2007-10-09 07:14:53 +0000384 }
Evan Cheng559dc462007-10-05 20:34:26 +0000385 break;
386 case X86::ADD16ri:
387 case X86::ADD16ri8:
388 if (DisableLEA16) return 0;
389 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
390 if (MI->getOperand(2).isImmediate())
391 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000392 MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +0000393 break;
394 case X86::SHL16ri:
395 if (DisableLEA16) return 0;
396 case X86::SHL32ri:
397 case X86::SHL64ri: {
398 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImmediate() &&
399 "Unknown shl instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000400 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng559dc462007-10-05 20:34:26 +0000401 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
402 X86AddressMode AM;
403 AM.Scale = 1 << ShAmt;
404 AM.IndexReg = Src;
405 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chengb76143c2007-10-09 07:14:53 +0000406 : (MIOpc == X86::SHL32ri
407 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Evan Cheng559dc462007-10-05 20:34:26 +0000408 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
409 }
410 break;
411 }
412 }
413 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000414 }
415
Evan Cheng559dc462007-10-05 20:34:26 +0000416 NewMI->copyKillDeadInfo(MI);
417 LV.instructionChanged(MI, NewMI); // Update live variables
418 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000419 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000420}
421
Chris Lattner41e431b2005-01-19 07:11:01 +0000422/// commuteInstruction - We have a few instructions that must be hacked on to
423/// commute them.
424///
425MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
426 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000427 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
428 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000429 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +0000430 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
431 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
432 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000433 unsigned Opc;
434 unsigned Size;
435 switch (MI->getOpcode()) {
436 default: assert(0 && "Unreachable!");
437 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
438 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
439 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
440 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +0000441 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
442 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +0000443 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000444 unsigned Amt = MI->getOperand(3).getImm();
Chris Lattner41e431b2005-01-19 07:11:01 +0000445 unsigned A = MI->getOperand(0).getReg();
446 unsigned B = MI->getOperand(1).getReg();
447 unsigned C = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000448 bool BisKill = MI->getOperand(1).isKill();
449 bool CisKill = MI->getOperand(2).isKill();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000450 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000451 .addReg(B, false, false, BisKill).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000452 }
Evan Cheng7ad42d92007-10-05 23:13:21 +0000453 case X86::CMOVB16rr:
454 case X86::CMOVB32rr:
455 case X86::CMOVB64rr:
456 case X86::CMOVAE16rr:
457 case X86::CMOVAE32rr:
458 case X86::CMOVAE64rr:
459 case X86::CMOVE16rr:
460 case X86::CMOVE32rr:
461 case X86::CMOVE64rr:
462 case X86::CMOVNE16rr:
463 case X86::CMOVNE32rr:
464 case X86::CMOVNE64rr:
465 case X86::CMOVBE16rr:
466 case X86::CMOVBE32rr:
467 case X86::CMOVBE64rr:
468 case X86::CMOVA16rr:
469 case X86::CMOVA32rr:
470 case X86::CMOVA64rr:
471 case X86::CMOVL16rr:
472 case X86::CMOVL32rr:
473 case X86::CMOVL64rr:
474 case X86::CMOVGE16rr:
475 case X86::CMOVGE32rr:
476 case X86::CMOVGE64rr:
477 case X86::CMOVLE16rr:
478 case X86::CMOVLE32rr:
479 case X86::CMOVLE64rr:
480 case X86::CMOVG16rr:
481 case X86::CMOVG32rr:
482 case X86::CMOVG64rr:
483 case X86::CMOVS16rr:
484 case X86::CMOVS32rr:
485 case X86::CMOVS64rr:
486 case X86::CMOVNS16rr:
487 case X86::CMOVNS32rr:
488 case X86::CMOVNS64rr:
489 case X86::CMOVP16rr:
490 case X86::CMOVP32rr:
491 case X86::CMOVP64rr:
492 case X86::CMOVNP16rr:
493 case X86::CMOVNP32rr:
494 case X86::CMOVNP64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +0000495 unsigned Opc = 0;
496 switch (MI->getOpcode()) {
497 default: break;
498 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
499 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
500 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
501 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
502 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
503 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
504 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
505 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
506 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
507 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
508 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
509 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
510 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
511 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
512 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
513 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
514 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
515 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
516 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
517 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
518 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
519 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
520 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
521 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
522 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
523 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
524 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
525 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
526 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
527 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
528 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
529 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
530 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
531 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
532 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
533 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
534 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
535 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
536 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
537 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
538 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
539 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
540 }
541
542 MI->setInstrDescriptor(get(Opc));
543 // Fallthrough intended.
544 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000545 default:
Chris Lattner264e6fe2008-01-01 01:05:34 +0000546 return TargetInstrInfoImpl::commuteInstruction(MI);
Chris Lattner41e431b2005-01-19 07:11:01 +0000547 }
548}
549
Chris Lattner7fbe9722006-10-20 17:42:20 +0000550static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
551 switch (BrOpc) {
552 default: return X86::COND_INVALID;
553 case X86::JE: return X86::COND_E;
554 case X86::JNE: return X86::COND_NE;
555 case X86::JL: return X86::COND_L;
556 case X86::JLE: return X86::COND_LE;
557 case X86::JG: return X86::COND_G;
558 case X86::JGE: return X86::COND_GE;
559 case X86::JB: return X86::COND_B;
560 case X86::JBE: return X86::COND_BE;
561 case X86::JA: return X86::COND_A;
562 case X86::JAE: return X86::COND_AE;
563 case X86::JS: return X86::COND_S;
564 case X86::JNS: return X86::COND_NS;
565 case X86::JP: return X86::COND_P;
566 case X86::JNP: return X86::COND_NP;
567 case X86::JO: return X86::COND_O;
568 case X86::JNO: return X86::COND_NO;
569 }
570}
571
572unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
573 switch (CC) {
574 default: assert(0 && "Illegal condition code!");
Evan Chenge5f62042007-09-29 00:00:36 +0000575 case X86::COND_E: return X86::JE;
576 case X86::COND_NE: return X86::JNE;
577 case X86::COND_L: return X86::JL;
578 case X86::COND_LE: return X86::JLE;
579 case X86::COND_G: return X86::JG;
580 case X86::COND_GE: return X86::JGE;
581 case X86::COND_B: return X86::JB;
582 case X86::COND_BE: return X86::JBE;
583 case X86::COND_A: return X86::JA;
584 case X86::COND_AE: return X86::JAE;
585 case X86::COND_S: return X86::JS;
586 case X86::COND_NS: return X86::JNS;
587 case X86::COND_P: return X86::JP;
588 case X86::COND_NP: return X86::JNP;
589 case X86::COND_O: return X86::JO;
590 case X86::COND_NO: return X86::JNO;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000591 }
592}
593
Chris Lattner9cd68752006-10-21 05:52:40 +0000594/// GetOppositeBranchCondition - Return the inverse of the specified condition,
595/// e.g. turning COND_E to COND_NE.
596X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
597 switch (CC) {
598 default: assert(0 && "Illegal condition code!");
599 case X86::COND_E: return X86::COND_NE;
600 case X86::COND_NE: return X86::COND_E;
601 case X86::COND_L: return X86::COND_GE;
602 case X86::COND_LE: return X86::COND_G;
603 case X86::COND_G: return X86::COND_LE;
604 case X86::COND_GE: return X86::COND_L;
605 case X86::COND_B: return X86::COND_AE;
606 case X86::COND_BE: return X86::COND_A;
607 case X86::COND_A: return X86::COND_BE;
608 case X86::COND_AE: return X86::COND_B;
609 case X86::COND_S: return X86::COND_NS;
610 case X86::COND_NS: return X86::COND_S;
611 case X86::COND_P: return X86::COND_NP;
612 case X86::COND_NP: return X86::COND_P;
613 case X86::COND_O: return X86::COND_NO;
614 case X86::COND_NO: return X86::COND_O;
615 }
616}
617
Dale Johannesen318093b2007-06-14 22:03:45 +0000618bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Evan Cheng14c46552007-07-06 23:22:03 +0000619 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
620 if (TID->Flags & M_TERMINATOR_FLAG) {
621 // Conditional branch is a special case.
622 if ((TID->Flags & M_BRANCH_FLAG) != 0 && (TID->Flags & M_BARRIER_FLAG) == 0)
623 return true;
624 if ((TID->Flags & M_PREDICABLE) == 0)
625 return true;
Dale Johannesen318093b2007-06-14 22:03:45 +0000626 return !isPredicated(MI);
Evan Cheng14c46552007-07-06 23:22:03 +0000627 }
Dale Johannesen318093b2007-06-14 22:03:45 +0000628 return false;
629}
Chris Lattner9cd68752006-10-21 05:52:40 +0000630
Evan Cheng85dce6c2007-07-26 17:32:14 +0000631// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
632static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
633 const X86InstrInfo &TII) {
634 if (MI->getOpcode() == X86::FP_REG_KILL)
635 return false;
636 return TII.isUnpredicatedTerminator(MI);
637}
638
Chris Lattner7fbe9722006-10-20 17:42:20 +0000639bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
640 MachineBasicBlock *&TBB,
641 MachineBasicBlock *&FBB,
642 std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000643 // If the block has no terminators, it just falls into the block after it.
644 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng85dce6c2007-07-26 17:32:14 +0000645 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000646 return false;
647
648 // Get the last instruction in the block.
649 MachineInstr *LastInst = I;
650
651 // If there is only one terminator instruction, process it.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000652 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000653 if (!isBranch(LastInst->getOpcode()))
654 return true;
655
656 // If the block ends with a branch there are 3 possibilities:
657 // it's an unconditional, conditional, or indirect branch.
658
659 if (LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000660 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +0000661 return false;
662 }
663 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
664 if (BranchCode == X86::COND_INVALID)
665 return true; // Can't handle indirect branch.
666
667 // Otherwise, block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000668 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +0000669 Cond.push_back(MachineOperand::CreateImm(BranchCode));
670 return false;
671 }
672
673 // Get the instruction before it if it's a terminator.
674 MachineInstr *SecondLastInst = I;
675
676 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000677 if (SecondLastInst && I != MBB.begin() &&
678 isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000679 return true;
680
Chris Lattner6ce64432006-10-30 22:27:23 +0000681 // If the block ends with X86::JMP and a conditional branch, handle it.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000682 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
683 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000684 TBB = SecondLastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +0000685 Cond.push_back(MachineOperand::CreateImm(BranchCode));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000686 FBB = LastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +0000687 return false;
688 }
Chris Lattner7fbe9722006-10-20 17:42:20 +0000689
Dale Johannesen13e8b512007-06-13 17:59:52 +0000690 // If the block ends with two X86::JMPs, handle it. The second one is not
691 // executed, so remove it.
692 if (SecondLastInst->getOpcode() == X86::JMP &&
693 LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000694 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000695 I = LastInst;
696 I->eraseFromParent();
697 return false;
698 }
699
Chris Lattner7fbe9722006-10-20 17:42:20 +0000700 // Otherwise, can't handle this.
701 return true;
702}
703
Evan Cheng6ae36262007-05-18 00:18:17 +0000704unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000705 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000706 if (I == MBB.begin()) return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000707 --I;
708 if (I->getOpcode() != X86::JMP &&
709 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000710 return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000711
712 // Remove the branch.
713 I->eraseFromParent();
714
715 I = MBB.end();
716
Evan Cheng6ae36262007-05-18 00:18:17 +0000717 if (I == MBB.begin()) return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000718 --I;
719 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000720 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000721
722 // Remove the branch.
723 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000724 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000725}
726
Owen Andersonf6372aa2008-01-01 21:11:32 +0000727static const MachineInstrBuilder &X86InstrAddOperand(MachineInstrBuilder &MIB,
728 MachineOperand &MO) {
729 if (MO.isRegister())
730 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit(),
731 false, false, MO.getSubReg());
732 else if (MO.isImmediate())
733 MIB = MIB.addImm(MO.getImm());
734 else if (MO.isFrameIndex())
735 MIB = MIB.addFrameIndex(MO.getIndex());
736 else if (MO.isGlobalAddress())
737 MIB = MIB.addGlobalAddress(MO.getGlobal(), MO.getOffset());
738 else if (MO.isConstantPoolIndex())
739 MIB = MIB.addConstantPoolIndex(MO.getIndex(), MO.getOffset());
740 else if (MO.isJumpTableIndex())
741 MIB = MIB.addJumpTableIndex(MO.getIndex());
742 else if (MO.isExternalSymbol())
743 MIB = MIB.addExternalSymbol(MO.getSymbolName());
744 else
745 assert(0 && "Unknown operand for X86InstrAddOperand!");
746
747 return MIB;
748}
749
Evan Cheng6ae36262007-05-18 00:18:17 +0000750unsigned
751X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
752 MachineBasicBlock *FBB,
753 const std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000754 // Shouldn't be a fall through.
755 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +0000756 assert((Cond.size() == 1 || Cond.size() == 0) &&
757 "X86 branch conditions have one component!");
758
759 if (FBB == 0) { // One way branch.
760 if (Cond.empty()) {
761 // Unconditional branch?
Evan Chengc0f64ff2006-11-27 23:37:22 +0000762 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000763 } else {
764 // Conditional branch.
765 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000766 BuildMI(&MBB, get(Opc)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000767 }
Evan Cheng6ae36262007-05-18 00:18:17 +0000768 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000769 }
770
Chris Lattner879d09c2006-10-21 05:42:09 +0000771 // Two-way Conditional branch.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000772 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000773 BuildMI(&MBB, get(Opc)).addMBB(TBB);
774 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000775 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000776}
777
Owen Andersond10fd972007-12-31 06:32:00 +0000778void X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
779 MachineBasicBlock::iterator MI,
780 unsigned DestReg, unsigned SrcReg,
781 const TargetRegisterClass *DestRC,
782 const TargetRegisterClass *SrcRC) const {
783 if (DestRC != SrcRC) {
784 // Moving EFLAGS to / from another register requires a push and a pop.
785 if (SrcRC == &X86::CCRRegClass) {
786 assert(SrcReg == X86::EFLAGS);
787 if (DestRC == &X86::GR64RegClass) {
788 BuildMI(MBB, MI, get(X86::PUSHFQ));
789 BuildMI(MBB, MI, get(X86::POP64r), DestReg);
790 return;
791 } else if (DestRC == &X86::GR32RegClass) {
792 BuildMI(MBB, MI, get(X86::PUSHFD));
793 BuildMI(MBB, MI, get(X86::POP32r), DestReg);
794 return;
795 }
796 } else if (DestRC == &X86::CCRRegClass) {
797 assert(DestReg == X86::EFLAGS);
798 if (SrcRC == &X86::GR64RegClass) {
799 BuildMI(MBB, MI, get(X86::PUSH64r)).addReg(SrcReg);
800 BuildMI(MBB, MI, get(X86::POPFQ));
801 return;
802 } else if (SrcRC == &X86::GR32RegClass) {
803 BuildMI(MBB, MI, get(X86::PUSH32r)).addReg(SrcReg);
804 BuildMI(MBB, MI, get(X86::POPFD));
805 return;
806 }
807 }
808 cerr << "Not yet supported!";
809 abort();
810 }
811
812 unsigned Opc;
813 if (DestRC == &X86::GR64RegClass) {
814 Opc = X86::MOV64rr;
815 } else if (DestRC == &X86::GR32RegClass) {
816 Opc = X86::MOV32rr;
817 } else if (DestRC == &X86::GR16RegClass) {
818 Opc = X86::MOV16rr;
819 } else if (DestRC == &X86::GR8RegClass) {
820 Opc = X86::MOV8rr;
821 } else if (DestRC == &X86::GR32_RegClass) {
822 Opc = X86::MOV32_rr;
823 } else if (DestRC == &X86::GR16_RegClass) {
824 Opc = X86::MOV16_rr;
825 } else if (DestRC == &X86::RFP32RegClass) {
826 Opc = X86::MOV_Fp3232;
827 } else if (DestRC == &X86::RFP64RegClass || DestRC == &X86::RSTRegClass) {
828 Opc = X86::MOV_Fp6464;
829 } else if (DestRC == &X86::RFP80RegClass) {
830 Opc = X86::MOV_Fp8080;
831 } else if (DestRC == &X86::FR32RegClass) {
832 Opc = X86::FsMOVAPSrr;
833 } else if (DestRC == &X86::FR64RegClass) {
834 Opc = X86::FsMOVAPDrr;
835 } else if (DestRC == &X86::VR128RegClass) {
836 Opc = X86::MOVAPSrr;
837 } else if (DestRC == &X86::VR64RegClass) {
838 Opc = X86::MMX_MOVQ64rr;
839 } else {
840 assert(0 && "Unknown regclass");
841 abort();
842 }
843 BuildMI(MBB, MI, get(Opc), DestReg).addReg(SrcReg);
844}
845
Owen Andersonf6372aa2008-01-01 21:11:32 +0000846static unsigned getStoreRegOpcode(const TargetRegisterClass *RC,
847 unsigned StackAlign) {
848 unsigned Opc = 0;
849 if (RC == &X86::GR64RegClass) {
850 Opc = X86::MOV64mr;
851 } else if (RC == &X86::GR32RegClass) {
852 Opc = X86::MOV32mr;
853 } else if (RC == &X86::GR16RegClass) {
854 Opc = X86::MOV16mr;
855 } else if (RC == &X86::GR8RegClass) {
856 Opc = X86::MOV8mr;
857 } else if (RC == &X86::GR32_RegClass) {
858 Opc = X86::MOV32_mr;
859 } else if (RC == &X86::GR16_RegClass) {
860 Opc = X86::MOV16_mr;
861 } else if (RC == &X86::RFP80RegClass) {
862 Opc = X86::ST_FpP80m; // pops
863 } else if (RC == &X86::RFP64RegClass) {
864 Opc = X86::ST_Fp64m;
865 } else if (RC == &X86::RFP32RegClass) {
866 Opc = X86::ST_Fp32m;
867 } else if (RC == &X86::FR32RegClass) {
868 Opc = X86::MOVSSmr;
869 } else if (RC == &X86::FR64RegClass) {
870 Opc = X86::MOVSDmr;
871 } else if (RC == &X86::VR128RegClass) {
872 // FIXME: Use movaps once we are capable of selectively
873 // aligning functions that spill SSE registers on 16-byte boundaries.
874 Opc = StackAlign >= 16 ? X86::MOVAPSmr : X86::MOVUPSmr;
875 } else if (RC == &X86::VR64RegClass) {
876 Opc = X86::MMX_MOVQ64mr;
877 } else {
878 assert(0 && "Unknown regclass");
879 abort();
880 }
881
882 return Opc;
883}
884
885void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
886 MachineBasicBlock::iterator MI,
887 unsigned SrcReg, bool isKill, int FrameIdx,
888 const TargetRegisterClass *RC) const {
889 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
890 addFrameReference(BuildMI(MBB, MI, get(Opc)), FrameIdx)
891 .addReg(SrcReg, false, false, isKill);
892}
893
894void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
895 bool isKill,
896 SmallVectorImpl<MachineOperand> &Addr,
897 const TargetRegisterClass *RC,
898 SmallVectorImpl<MachineInstr*> &NewMIs) const {
899 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
900 MachineInstrBuilder MIB = BuildMI(get(Opc));
901 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
902 MIB = X86InstrAddOperand(MIB, Addr[i]);
903 MIB.addReg(SrcReg, false, false, isKill);
904 NewMIs.push_back(MIB);
905}
906
907static unsigned getLoadRegOpcode(const TargetRegisterClass *RC,
908 unsigned StackAlign) {
909 unsigned Opc = 0;
910 if (RC == &X86::GR64RegClass) {
911 Opc = X86::MOV64rm;
912 } else if (RC == &X86::GR32RegClass) {
913 Opc = X86::MOV32rm;
914 } else if (RC == &X86::GR16RegClass) {
915 Opc = X86::MOV16rm;
916 } else if (RC == &X86::GR8RegClass) {
917 Opc = X86::MOV8rm;
918 } else if (RC == &X86::GR32_RegClass) {
919 Opc = X86::MOV32_rm;
920 } else if (RC == &X86::GR16_RegClass) {
921 Opc = X86::MOV16_rm;
922 } else if (RC == &X86::RFP80RegClass) {
923 Opc = X86::LD_Fp80m;
924 } else if (RC == &X86::RFP64RegClass) {
925 Opc = X86::LD_Fp64m;
926 } else if (RC == &X86::RFP32RegClass) {
927 Opc = X86::LD_Fp32m;
928 } else if (RC == &X86::FR32RegClass) {
929 Opc = X86::MOVSSrm;
930 } else if (RC == &X86::FR64RegClass) {
931 Opc = X86::MOVSDrm;
932 } else if (RC == &X86::VR128RegClass) {
933 // FIXME: Use movaps once we are capable of selectively
934 // aligning functions that spill SSE registers on 16-byte boundaries.
935 Opc = StackAlign >= 16 ? X86::MOVAPSrm : X86::MOVUPSrm;
936 } else if (RC == &X86::VR64RegClass) {
937 Opc = X86::MMX_MOVQ64rm;
938 } else {
939 assert(0 && "Unknown regclass");
940 abort();
941 }
942
943 return Opc;
944}
945
946void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
947 MachineBasicBlock::iterator MI,
948 unsigned DestReg, int FrameIdx,
949 const TargetRegisterClass *RC) const{
950 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
951 addFrameReference(BuildMI(MBB, MI, get(Opc), DestReg), FrameIdx);
952}
953
954void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
955 SmallVectorImpl<MachineOperand> &Addr,
956 const TargetRegisterClass *RC,
957 SmallVectorImpl<MachineInstr*> &NewMIs) const {
958 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
959 MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg);
960 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
961 MIB = X86InstrAddOperand(MIB, Addr[i]);
962 NewMIs.push_back(MIB);
963}
964
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000965bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
966 if (MBB.empty()) return false;
967
968 switch (MBB.back().getOpcode()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000969 case X86::TCRETURNri:
970 case X86::TCRETURNdi:
Evan Cheng126f17a2007-05-21 18:44:17 +0000971 case X86::RET: // Return.
972 case X86::RETI:
973 case X86::TAILJMPd:
974 case X86::TAILJMPr:
975 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000976 case X86::JMP: // Uncond branch.
977 case X86::JMP32r: // Indirect branch.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +0000978 case X86::JMP64r: // Indirect branch (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000979 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +0000980 case X86::JMP64m: // Indirect branch through mem (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000981 return true;
982 default: return false;
983 }
984}
985
Chris Lattner7fbe9722006-10-20 17:42:20 +0000986bool X86InstrInfo::
987ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +0000988 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
989 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
990 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000991}
992
Evan Cheng25ab6902006-09-08 06:48:29 +0000993const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
994 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
995 if (Subtarget->is64Bit())
996 return &X86::GR64RegClass;
997 else
998 return &X86::GR32RegClass;
999}