blob: c87ab64ca8613f87dbb845e35299bcb02935d198 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chris Lattner1e313632004-07-21 23:17:57 +000032#include "llvm/Function.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Bob Wilson852a7e32010-06-15 05:56:31 +000036#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000038#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng2a4410d2011-11-14 19:48:55 +000039#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000040#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000043#include "llvm/Target/TargetOptions.h"
Evan Cheng875357d2008-03-13 06:37:55 +000044#include "llvm/Support/Debug.h"
Evan Cheng3d720fb2010-05-05 18:45:40 +000045#include "llvm/Support/ErrorHandling.h"
Evan Cheng7543e582008-06-18 07:49:14 +000046#include "llvm/ADT/BitVector.h"
47#include "llvm/ADT/DenseMap.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000048#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000049#include "llvm/ADT/Statistic.h"
50#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000051using namespace llvm;
52
Chris Lattnercd3245a2006-12-19 22:41:21 +000053STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
54STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengd498c8f2009-01-25 03:53:59 +000055STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng875357d2008-03-13 06:37:55 +000057STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng7543e582008-06-18 07:49:14 +000058STATISTIC(NumReMats, "Number of instructions re-materialized");
Evan Cheng28c7ce32009-02-21 03:14:25 +000059STATISTIC(NumDeletes, "Number of dead instructions deleted");
Evan Cheng2a4410d2011-11-14 19:48:55 +000060STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up");
61STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down");
Evan Cheng875357d2008-03-13 06:37:55 +000062
63namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000064 class TwoAddressInstructionPass : public MachineFunctionPass {
Evan Cheng875357d2008-03-13 06:37:55 +000065 const TargetInstrInfo *TII;
66 const TargetRegisterInfo *TRI;
Evan Cheng2a4410d2011-11-14 19:48:55 +000067 const InstrItineraryData *InstrItins;
Evan Cheng875357d2008-03-13 06:37:55 +000068 MachineRegisterInfo *MRI;
69 LiveVariables *LV;
Dan Gohmana70dca12009-10-09 23:27:56 +000070 AliasAnalysis *AA;
Evan Chengc3aa7c52011-11-16 18:44:48 +000071 CodeGenOpt::Level OptLevel;
Evan Cheng875357d2008-03-13 06:37:55 +000072
Evan Cheng870b8072009-03-01 02:03:43 +000073 // DistanceMap - Keep track the distance of a MI from the start of the
74 // current basic block.
75 DenseMap<MachineInstr*, unsigned> DistanceMap;
76
77 // SrcRegMap - A map from virtual registers to physical registers which
78 // are likely targets to be coalesced to due to copies from physical
79 // registers to virtual registers. e.g. v1024 = move r0.
80 DenseMap<unsigned, unsigned> SrcRegMap;
81
82 // DstRegMap - A map from virtual registers to physical registers which
83 // are likely targets to be coalesced to due to copies to physical
84 // registers from virtual registers. e.g. r1 = move v1024.
85 DenseMap<unsigned, unsigned> DstRegMap;
86
Evan Cheng3d720fb2010-05-05 18:45:40 +000087 /// RegSequences - Keep track the list of REG_SEQUENCE instructions seen
88 /// during the initial walk of the machine function.
89 SmallVector<MachineInstr*, 16> RegSequences;
90
Bill Wendling637980e2008-05-10 00:12:52 +000091 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
92 unsigned Reg,
93 MachineBasicBlock::iterator OldPos);
Evan Cheng7543e582008-06-18 07:49:14 +000094
Evan Cheng7543e582008-06-18 07:49:14 +000095 bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC,
Evan Cheng601ca4b2008-06-25 01:16:38 +000096 MachineInstr *MI, MachineInstr *DefMI,
Evan Cheng870b8072009-03-01 02:03:43 +000097 MachineBasicBlock *MBB, unsigned Loc);
Evan Cheng81913712009-01-23 23:27:33 +000098
Evan Chengd498c8f2009-01-25 03:53:59 +000099 bool NoUseAfterLastDef(unsigned Reg, MachineBasicBlock *MBB, unsigned Dist,
Evan Chengd498c8f2009-01-25 03:53:59 +0000100 unsigned &LastDef);
101
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000102 MachineInstr *FindLastUseInMBB(unsigned Reg, MachineBasicBlock *MBB,
103 unsigned Dist);
104
Evan Chengd99d68b2012-05-03 01:45:13 +0000105 bool isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
Evan Chengd498c8f2009-01-25 03:53:59 +0000106 MachineInstr *MI, MachineBasicBlock *MBB,
Evan Cheng870b8072009-03-01 02:03:43 +0000107 unsigned Dist);
Evan Chengd498c8f2009-01-25 03:53:59 +0000108
Evan Cheng81913712009-01-23 23:27:33 +0000109 bool CommuteInstruction(MachineBasicBlock::iterator &mi,
110 MachineFunction::iterator &mbbi,
Evan Cheng870b8072009-03-01 02:03:43 +0000111 unsigned RegB, unsigned RegC, unsigned Dist);
112
Evan Chengf06e6c22011-03-02 01:08:17 +0000113 bool isProfitableToConv3Addr(unsigned RegA, unsigned RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000114
115 bool ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
116 MachineBasicBlock::iterator &nmi,
117 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000118 unsigned RegA, unsigned RegB, unsigned Dist);
Evan Chenge6f350d2009-03-30 21:34:07 +0000119
Bob Wilson326f4382009-09-01 22:51:08 +0000120 typedef std::pair<std::pair<unsigned, bool>, MachineInstr*> NewKill;
121 bool canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
122 SmallVector<NewKill, 4> &NewKills,
123 MachineBasicBlock *MBB, unsigned Dist);
124 bool DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
125 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000126 MachineFunction::iterator &mbbi, unsigned Dist);
Bob Wilson326f4382009-09-01 22:51:08 +0000127
Evan Cheng2a4410d2011-11-14 19:48:55 +0000128 bool isDefTooClose(unsigned Reg, unsigned Dist,
129 MachineInstr *MI, MachineBasicBlock *MBB);
130
131 bool RescheduleMIBelowKill(MachineBasicBlock *MBB,
132 MachineBasicBlock::iterator &mi,
133 MachineBasicBlock::iterator &nmi,
134 unsigned Reg);
135 bool RescheduleKillAboveMI(MachineBasicBlock *MBB,
136 MachineBasicBlock::iterator &mi,
137 MachineBasicBlock::iterator &nmi,
138 unsigned Reg);
139
Bob Wilsoncc80df92009-09-03 20:58:42 +0000140 bool TryInstructionTransform(MachineBasicBlock::iterator &mi,
141 MachineBasicBlock::iterator &nmi,
142 MachineFunction::iterator &mbbi,
143 unsigned SrcIdx, unsigned DstIdx,
Evan Chengf06e6c22011-03-02 01:08:17 +0000144 unsigned Dist,
145 SmallPtrSet<MachineInstr*, 8> &Processed);
146
147 void ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
148 SmallPtrSet<MachineInstr*, 8> &Processed);
Bob Wilsoncc80df92009-09-03 20:58:42 +0000149
Evan Cheng870b8072009-03-01 02:03:43 +0000150 void ProcessCopy(MachineInstr *MI, MachineBasicBlock *MBB,
151 SmallPtrSet<MachineInstr*, 8> &Processed);
Evan Cheng3a3cce52009-08-07 00:28:58 +0000152
Evan Cheng53c779b2010-05-17 20:57:12 +0000153 void CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs, unsigned DstReg);
154
Evan Cheng3d720fb2010-05-05 18:45:40 +0000155 /// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
156 /// of the de-ssa process. This replaces sources of REG_SEQUENCE as
157 /// sub-register references of the register defined by REG_SEQUENCE.
158 bool EliminateRegSequences();
Evan Chengc6dcce32010-05-17 23:24:12 +0000159
Evan Cheng875357d2008-03-13 06:37:55 +0000160 public:
Nick Lewyckyecd94c82007-05-06 13:37:16 +0000161 static char ID; // Pass identification, replacement for typeid
Owen Anderson081c34b2010-10-19 17:21:58 +0000162 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
163 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
164 }
Devang Patel794fd752007-05-01 21:15:47 +0000165
Bill Wendling637980e2008-05-10 00:12:52 +0000166 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000167 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +0000168 AU.addRequired<AliasAnalysis>();
Bill Wendling637980e2008-05-10 00:12:52 +0000169 AU.addPreserved<LiveVariables>();
170 AU.addPreservedID(MachineLoopInfoID);
171 AU.addPreservedID(MachineDominatorsID);
Bill Wendling637980e2008-05-10 00:12:52 +0000172 MachineFunctionPass::getAnalysisUsage(AU);
173 }
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000174
Bill Wendling637980e2008-05-10 00:12:52 +0000175 /// runOnMachineFunction - Pass entry point.
Misha Brukman75fa4e42004-07-22 15:26:23 +0000176 bool runOnMachineFunction(MachineFunction&);
177 };
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000178}
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000179
Dan Gohman844731a2008-05-13 00:00:25 +0000180char TwoAddressInstructionPass::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000181INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
182 "Two-Address instruction pass", false, false)
183INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
184INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersonce665bd2010-10-07 22:25:06 +0000185 "Two-Address instruction pass", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000186
Owen Anderson90c579d2010-08-06 18:33:48 +0000187char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000188
Evan Cheng875357d2008-03-13 06:37:55 +0000189/// Sink3AddrInstruction - A two-address instruction has been converted to a
190/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling637980e2008-05-10 00:12:52 +0000191/// past the instruction that would kill the above mentioned register to reduce
192/// register pressure.
Evan Cheng875357d2008-03-13 06:37:55 +0000193bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
194 MachineInstr *MI, unsigned SavedReg,
195 MachineBasicBlock::iterator OldPos) {
Eli Friedmanbde81d52011-09-23 22:41:57 +0000196 // FIXME: Shouldn't we be trying to do this before we three-addressify the
197 // instruction? After this transformation is done, we no longer need
198 // the instruction to be in three-address form.
199
Evan Cheng875357d2008-03-13 06:37:55 +0000200 // Check if it's safe to move this instruction.
201 bool SeenStore = true; // Be conservative.
Evan Chengac1abde2010-03-02 19:03:01 +0000202 if (!MI->isSafeToMove(TII, AA, SeenStore))
Evan Cheng875357d2008-03-13 06:37:55 +0000203 return false;
204
205 unsigned DefReg = 0;
206 SmallSet<unsigned, 4> UseRegs;
Bill Wendling637980e2008-05-10 00:12:52 +0000207
Evan Cheng875357d2008-03-13 06:37:55 +0000208 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
209 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000210 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000211 continue;
212 unsigned MOReg = MO.getReg();
213 if (!MOReg)
214 continue;
215 if (MO.isUse() && MOReg != SavedReg)
216 UseRegs.insert(MO.getReg());
217 if (!MO.isDef())
218 continue;
219 if (MO.isImplicit())
220 // Don't try to move it if it implicitly defines a register.
221 return false;
222 if (DefReg)
223 // For now, don't move any instructions that define multiple registers.
224 return false;
225 DefReg = MO.getReg();
226 }
227
228 // Find the instruction that kills SavedReg.
229 MachineInstr *KillMI = NULL;
Evan Chengf1250ee2010-03-23 20:36:12 +0000230 for (MachineRegisterInfo::use_nodbg_iterator
231 UI = MRI->use_nodbg_begin(SavedReg),
232 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng875357d2008-03-13 06:37:55 +0000233 MachineOperand &UseMO = UI.getOperand();
234 if (!UseMO.isKill())
235 continue;
236 KillMI = UseMO.getParent();
237 break;
238 }
Bill Wendling637980e2008-05-10 00:12:52 +0000239
Eli Friedmanbde81d52011-09-23 22:41:57 +0000240 // If we find the instruction that kills SavedReg, and it is in an
241 // appropriate location, we can try to sink the current instruction
242 // past it.
243 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000244 KillMI->isTerminator())
Evan Cheng875357d2008-03-13 06:37:55 +0000245 return false;
246
Bill Wendling637980e2008-05-10 00:12:52 +0000247 // If any of the definitions are used by another instruction between the
248 // position and the kill use, then it's not safe to sink it.
Andrew Trick8247e0d2012-02-03 05:12:30 +0000249 //
Bill Wendling637980e2008-05-10 00:12:52 +0000250 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng7543e582008-06-18 07:49:14 +0000251 // instruction is before or after another instruction. Then we can use
Bill Wendling637980e2008-05-10 00:12:52 +0000252 // MachineRegisterInfo def / use instead.
Evan Cheng875357d2008-03-13 06:37:55 +0000253 MachineOperand *KillMO = NULL;
254 MachineBasicBlock::iterator KillPos = KillMI;
255 ++KillPos;
Bill Wendling637980e2008-05-10 00:12:52 +0000256
Evan Cheng7543e582008-06-18 07:49:14 +0000257 unsigned NumVisited = 0;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000258 for (MachineBasicBlock::iterator I = llvm::next(OldPos); I != KillPos; ++I) {
Evan Cheng875357d2008-03-13 06:37:55 +0000259 MachineInstr *OtherMI = I;
Dale Johannesen3bfef032010-02-11 18:22:31 +0000260 // DBG_VALUE cannot be counted against the limit.
261 if (OtherMI->isDebugValue())
262 continue;
Evan Cheng7543e582008-06-18 07:49:14 +0000263 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
264 return false;
265 ++NumVisited;
Evan Cheng875357d2008-03-13 06:37:55 +0000266 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
267 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000268 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000269 continue;
270 unsigned MOReg = MO.getReg();
271 if (!MOReg)
272 continue;
273 if (DefReg == MOReg)
274 return false;
Bill Wendling637980e2008-05-10 00:12:52 +0000275
Evan Cheng875357d2008-03-13 06:37:55 +0000276 if (MO.isKill()) {
277 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng7543e582008-06-18 07:49:14 +0000278 // Save the operand that kills the register. We want to unset the kill
279 // marker if we can sink MI past it.
Evan Cheng875357d2008-03-13 06:37:55 +0000280 KillMO = &MO;
281 else if (UseRegs.count(MOReg))
282 // One of the uses is killed before the destination.
283 return false;
284 }
285 }
286 }
287
Evan Cheng875357d2008-03-13 06:37:55 +0000288 // Update kill and LV information.
289 KillMO->setIsKill(false);
290 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
291 KillMO->setIsKill(true);
Andrew Trick8247e0d2012-02-03 05:12:30 +0000292
Evan Cheng9f1c8312008-07-03 09:09:37 +0000293 if (LV)
294 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng875357d2008-03-13 06:37:55 +0000295
296 // Move instruction to its destination.
297 MBB->remove(MI);
298 MBB->insert(KillPos, MI);
299
300 ++Num3AddrSunk;
301 return true;
302}
303
Evan Cheng7543e582008-06-18 07:49:14 +0000304/// isTwoAddrUse - Return true if the specified MI is using the specified
305/// register as a two-address operand.
306static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000307 const MCInstrDesc &MCID = UseMI->getDesc();
308 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Cheng7543e582008-06-18 07:49:14 +0000309 MachineOperand &MO = UseMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000310 if (MO.isReg() && MO.getReg() == Reg &&
Evan Chenga24752f2009-03-19 20:30:06 +0000311 (MO.isDef() || UseMI->isRegTiedToDefOperand(i)))
Evan Cheng7543e582008-06-18 07:49:14 +0000312 // Earlier use is a two-address one.
313 return true;
314 }
315 return false;
316}
317
318/// isProfitableToReMat - Return true if the heuristics determines it is likely
319/// to be profitable to re-materialize the definition of Reg rather than copy
320/// the register.
321bool
322TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000323 const TargetRegisterClass *RC,
324 MachineInstr *MI, MachineInstr *DefMI,
325 MachineBasicBlock *MBB, unsigned Loc) {
Evan Cheng7543e582008-06-18 07:49:14 +0000326 bool OtherUse = false;
Evan Chengf1250ee2010-03-23 20:36:12 +0000327 for (MachineRegisterInfo::use_nodbg_iterator UI = MRI->use_nodbg_begin(Reg),
328 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng7543e582008-06-18 07:49:14 +0000329 MachineOperand &UseMO = UI.getOperand();
Evan Cheng7543e582008-06-18 07:49:14 +0000330 MachineInstr *UseMI = UseMO.getParent();
Evan Cheng601ca4b2008-06-25 01:16:38 +0000331 MachineBasicBlock *UseMBB = UseMI->getParent();
332 if (UseMBB == MBB) {
333 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
334 if (DI != DistanceMap.end() && DI->second == Loc)
335 continue; // Current use.
336 OtherUse = true;
337 // There is at least one other use in the MBB that will clobber the
Andrew Trick8247e0d2012-02-03 05:12:30 +0000338 // register.
Evan Cheng601ca4b2008-06-25 01:16:38 +0000339 if (isTwoAddrUse(UseMI, Reg))
340 return true;
341 }
Evan Cheng7543e582008-06-18 07:49:14 +0000342 }
Evan Cheng601ca4b2008-06-25 01:16:38 +0000343
344 // If other uses in MBB are not two-address uses, then don't remat.
345 if (OtherUse)
346 return false;
347
348 // No other uses in the same block, remat if it's defined in the same
349 // block so it does not unnecessarily extend the live range.
350 return MBB == DefMI->getParent();
Evan Cheng7543e582008-06-18 07:49:14 +0000351}
352
Evan Chengd498c8f2009-01-25 03:53:59 +0000353/// NoUseAfterLastDef - Return true if there are no intervening uses between the
354/// last instruction in the MBB that defines the specified register and the
355/// two-address instruction which is being processed. It also returns the last
356/// def location by reference
357bool TwoAddressInstructionPass::NoUseAfterLastDef(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000358 MachineBasicBlock *MBB, unsigned Dist,
359 unsigned &LastDef) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000360 LastDef = 0;
361 unsigned LastUse = Dist;
362 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
363 E = MRI->reg_end(); I != E; ++I) {
364 MachineOperand &MO = I.getOperand();
365 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000366 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000367 continue;
Evan Chengd498c8f2009-01-25 03:53:59 +0000368 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
369 if (DI == DistanceMap.end())
370 continue;
371 if (MO.isUse() && DI->second < LastUse)
372 LastUse = DI->second;
373 if (MO.isDef() && DI->second > LastDef)
374 LastDef = DI->second;
375 }
376
377 return !(LastUse > LastDef && LastUse < Dist);
378}
379
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000380MachineInstr *TwoAddressInstructionPass::FindLastUseInMBB(unsigned Reg,
381 MachineBasicBlock *MBB,
382 unsigned Dist) {
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000383 unsigned LastUseDist = 0;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000384 MachineInstr *LastUse = 0;
385 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
386 E = MRI->reg_end(); I != E; ++I) {
387 MachineOperand &MO = I.getOperand();
388 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000389 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000390 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000391 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
392 if (DI == DistanceMap.end())
393 continue;
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000394 if (DI->second >= Dist)
395 continue;
396
397 if (MO.isUse() && DI->second > LastUseDist) {
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000398 LastUse = DI->first;
399 LastUseDist = DI->second;
400 }
401 }
402 return LastUse;
403}
404
Evan Cheng870b8072009-03-01 02:03:43 +0000405/// isCopyToReg - Return true if the specified MI is a copy instruction or
406/// a extract_subreg instruction. It also returns the source and destination
407/// registers and whether they are physical registers by reference.
408static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
409 unsigned &SrcReg, unsigned &DstReg,
410 bool &IsSrcPhys, bool &IsDstPhys) {
411 SrcReg = 0;
412 DstReg = 0;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000413 if (MI.isCopy()) {
414 DstReg = MI.getOperand(0).getReg();
415 SrcReg = MI.getOperand(1).getReg();
416 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
417 DstReg = MI.getOperand(0).getReg();
418 SrcReg = MI.getOperand(2).getReg();
419 } else
420 return false;
Evan Cheng870b8072009-03-01 02:03:43 +0000421
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000422 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
423 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
424 return true;
Evan Cheng870b8072009-03-01 02:03:43 +0000425}
426
Dan Gohman97121ba2009-04-08 00:15:30 +0000427/// isKilled - Test if the given register value, which is used by the given
428/// instruction, is killed by the given instruction. This looks through
429/// coalescable copies to see if the original value is potentially not killed.
430///
431/// For example, in this code:
432///
433/// %reg1034 = copy %reg1024
434/// %reg1035 = copy %reg1025<kill>
435/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
436///
437/// %reg1034 is not considered to be killed, since it is copied from a
438/// register which is not killed. Treating it as not killed lets the
439/// normal heuristics commute the (two-address) add, which lets
440/// coalescing eliminate the extra copy.
441///
442static bool isKilled(MachineInstr &MI, unsigned Reg,
443 const MachineRegisterInfo *MRI,
444 const TargetInstrInfo *TII) {
445 MachineInstr *DefMI = &MI;
446 for (;;) {
447 if (!DefMI->killsRegister(Reg))
448 return false;
449 if (TargetRegisterInfo::isPhysicalRegister(Reg))
450 return true;
451 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
452 // If there are multiple defs, we can't do a simple analysis, so just
453 // go with what the kill flag says.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000454 if (llvm::next(Begin) != MRI->def_end())
Dan Gohman97121ba2009-04-08 00:15:30 +0000455 return true;
456 DefMI = &*Begin;
457 bool IsSrcPhys, IsDstPhys;
458 unsigned SrcReg, DstReg;
459 // If the def is something other than a copy, then it isn't going to
460 // be coalesced, so follow the kill flag.
461 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
462 return true;
463 Reg = SrcReg;
464 }
465}
466
Evan Cheng870b8072009-03-01 02:03:43 +0000467/// isTwoAddrUse - Return true if the specified MI uses the specified register
468/// as a two-address use. If so, return the destination register by reference.
469static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000470 const MCInstrDesc &MCID = MI.getDesc();
471 unsigned NumOps = MI.isInlineAsm()
472 ? MI.getNumOperands() : MCID.getNumOperands();
Evan Chenge6f350d2009-03-30 21:34:07 +0000473 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng870b8072009-03-01 02:03:43 +0000474 const MachineOperand &MO = MI.getOperand(i);
475 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
476 continue;
Evan Chenga24752f2009-03-19 20:30:06 +0000477 unsigned ti;
478 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Cheng870b8072009-03-01 02:03:43 +0000479 DstReg = MI.getOperand(ti).getReg();
480 return true;
481 }
482 }
483 return false;
484}
485
Evan Cheng2a4410d2011-11-14 19:48:55 +0000486/// findLocalKill - Look for an instruction below MI in the MBB that kills the
487/// specified register. Returns null if there are any other Reg use between the
488/// instructions.
489static
490MachineInstr *findLocalKill(unsigned Reg, MachineBasicBlock *MBB,
491 MachineInstr *MI, MachineRegisterInfo *MRI,
492 DenseMap<MachineInstr*, unsigned> &DistanceMap) {
493 MachineInstr *KillMI = 0;
494 for (MachineRegisterInfo::use_nodbg_iterator
495 UI = MRI->use_nodbg_begin(Reg),
496 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
497 MachineInstr *UseMI = &*UI;
498 if (UseMI == MI || UseMI->getParent() != MBB)
499 continue;
Benjamin Kramera86bfc12011-12-03 16:18:22 +0000500 if (DistanceMap.count(UseMI))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000501 continue;
502 if (!UI.getOperand().isKill())
503 return 0;
Evan Cheng14117c42011-11-16 18:32:14 +0000504 if (KillMI)
505 return 0; // -O0 kill markers cannot be trusted?
Evan Cheng2a4410d2011-11-14 19:48:55 +0000506 KillMI = UseMI;
507 }
508
509 return KillMI;
510}
511
Evan Cheng870b8072009-03-01 02:03:43 +0000512/// findOnlyInterestingUse - Given a register, if has a single in-basic block
513/// use, return the use instruction if it's a copy or a two-address use.
514static
515MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
516 MachineRegisterInfo *MRI,
517 const TargetInstrInfo *TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000518 bool &IsCopy,
Evan Cheng870b8072009-03-01 02:03:43 +0000519 unsigned &DstReg, bool &IsDstPhys) {
Evan Cheng1423c702010-03-03 21:18:38 +0000520 if (!MRI->hasOneNonDBGUse(Reg))
521 // None or more than one use.
Evan Cheng870b8072009-03-01 02:03:43 +0000522 return 0;
Evan Cheng1423c702010-03-03 21:18:38 +0000523 MachineInstr &UseMI = *MRI->use_nodbg_begin(Reg);
Evan Cheng870b8072009-03-01 02:03:43 +0000524 if (UseMI.getParent() != MBB)
525 return 0;
526 unsigned SrcReg;
527 bool IsSrcPhys;
Evan Cheng87d696a2009-04-14 00:32:25 +0000528 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
529 IsCopy = true;
Evan Cheng870b8072009-03-01 02:03:43 +0000530 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000531 }
Evan Cheng870b8072009-03-01 02:03:43 +0000532 IsDstPhys = false;
Evan Cheng87d696a2009-04-14 00:32:25 +0000533 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
534 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000535 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000536 }
Evan Cheng870b8072009-03-01 02:03:43 +0000537 return 0;
538}
539
540/// getMappedReg - Return the physical register the specified virtual register
541/// might be mapped to.
542static unsigned
543getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
544 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
545 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
546 if (SI == RegMap.end())
547 return 0;
548 Reg = SI->second;
549 }
550 if (TargetRegisterInfo::isPhysicalRegister(Reg))
551 return Reg;
552 return 0;
553}
554
555/// regsAreCompatible - Return true if the two registers are equal or aliased.
556///
557static bool
558regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
559 if (RegA == RegB)
560 return true;
561 if (!RegA || !RegB)
562 return false;
563 return TRI->regsOverlap(RegA, RegB);
564}
565
566
Evan Chengd498c8f2009-01-25 03:53:59 +0000567/// isProfitableToReMat - Return true if it's potentially profitable to commute
568/// the two-address instruction that's being processed.
569bool
Evan Chengd99d68b2012-05-03 01:45:13 +0000570TwoAddressInstructionPass::isProfitableToCommute(unsigned regA, unsigned regB,
571 unsigned regC,
Evan Cheng870b8072009-03-01 02:03:43 +0000572 MachineInstr *MI, MachineBasicBlock *MBB,
573 unsigned Dist) {
Evan Chengc3aa7c52011-11-16 18:44:48 +0000574 if (OptLevel == CodeGenOpt::None)
575 return false;
576
Evan Chengd498c8f2009-01-25 03:53:59 +0000577 // Determine if it's profitable to commute this two address instruction. In
578 // general, we want no uses between this instruction and the definition of
579 // the two-address register.
580 // e.g.
581 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
582 // %reg1029<def> = MOV8rr %reg1028
583 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
584 // insert => %reg1030<def> = MOV8rr %reg1028
585 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
586 // In this case, it might not be possible to coalesce the second MOV8rr
587 // instruction if the first one is coalesced. So it would be profitable to
588 // commute it:
589 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
590 // %reg1029<def> = MOV8rr %reg1028
591 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
592 // insert => %reg1030<def> = MOV8rr %reg1029
Andrew Trick8247e0d2012-02-03 05:12:30 +0000593 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
Evan Chengd498c8f2009-01-25 03:53:59 +0000594
595 if (!MI->killsRegister(regC))
596 return false;
597
598 // Ok, we have something like:
599 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
600 // let's see if it's worth commuting it.
601
Evan Cheng870b8072009-03-01 02:03:43 +0000602 // Look for situations like this:
603 // %reg1024<def> = MOV r1
604 // %reg1025<def> = MOV r0
605 // %reg1026<def> = ADD %reg1024, %reg1025
606 // r0 = MOV %reg1026
607 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
Evan Chengd99d68b2012-05-03 01:45:13 +0000608 unsigned ToRegA = getMappedReg(regA, DstRegMap);
609 if (ToRegA) {
610 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
611 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
612 bool BComp = !FromRegB || regsAreCompatible(FromRegB, ToRegA, TRI);
613 bool CComp = !FromRegC || regsAreCompatible(FromRegC, ToRegA, TRI);
614 if (BComp != CComp)
615 return !BComp && CComp;
616 }
Evan Cheng870b8072009-03-01 02:03:43 +0000617
Evan Chengd498c8f2009-01-25 03:53:59 +0000618 // If there is a use of regC between its last def (could be livein) and this
619 // instruction, then bail.
620 unsigned LastDefC = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000621 if (!NoUseAfterLastDef(regC, MBB, Dist, LastDefC))
Evan Chengd498c8f2009-01-25 03:53:59 +0000622 return false;
623
624 // If there is a use of regB between its last def (could be livein) and this
625 // instruction, then go ahead and make this transformation.
626 unsigned LastDefB = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000627 if (!NoUseAfterLastDef(regB, MBB, Dist, LastDefB))
Evan Chengd498c8f2009-01-25 03:53:59 +0000628 return true;
629
630 // Since there are no intervening uses for both registers, then commute
631 // if the def of regC is closer. Its live interval is shorter.
632 return LastDefB && LastDefC && LastDefC > LastDefB;
633}
634
Evan Cheng81913712009-01-23 23:27:33 +0000635/// CommuteInstruction - Commute a two-address instruction and update the basic
636/// block, distance map, and live variables if needed. Return true if it is
637/// successful.
638bool
639TwoAddressInstructionPass::CommuteInstruction(MachineBasicBlock::iterator &mi,
Evan Cheng870b8072009-03-01 02:03:43 +0000640 MachineFunction::iterator &mbbi,
641 unsigned RegB, unsigned RegC, unsigned Dist) {
Evan Cheng81913712009-01-23 23:27:33 +0000642 MachineInstr *MI = mi;
David Greeneeb00b182010-01-05 01:24:21 +0000643 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Evan Cheng81913712009-01-23 23:27:33 +0000644 MachineInstr *NewMI = TII->commuteInstruction(MI);
645
646 if (NewMI == 0) {
David Greeneeb00b182010-01-05 01:24:21 +0000647 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng81913712009-01-23 23:27:33 +0000648 return false;
649 }
650
David Greeneeb00b182010-01-05 01:24:21 +0000651 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000652 // If the instruction changed to commute it, update livevar.
653 if (NewMI != MI) {
654 if (LV)
655 // Update live variables
656 LV->replaceKillInstruction(RegC, MI, NewMI);
657
658 mbbi->insert(mi, NewMI); // Insert the new inst
659 mbbi->erase(mi); // Nuke the old inst.
660 mi = NewMI;
661 DistanceMap.insert(std::make_pair(NewMI, Dist));
662 }
Evan Cheng870b8072009-03-01 02:03:43 +0000663
664 // Update source register map.
665 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
666 if (FromRegC) {
667 unsigned RegA = MI->getOperand(0).getReg();
668 SrcRegMap[RegA] = FromRegC;
669 }
670
Evan Cheng81913712009-01-23 23:27:33 +0000671 return true;
672}
673
Evan Chenge6f350d2009-03-30 21:34:07 +0000674/// isProfitableToConv3Addr - Return true if it is profitable to convert the
675/// given 2-address instruction to a 3-address one.
676bool
Evan Chengf06e6c22011-03-02 01:08:17 +0000677TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA,unsigned RegB){
Evan Chenge6f350d2009-03-30 21:34:07 +0000678 // Look for situations like this:
679 // %reg1024<def> = MOV r1
680 // %reg1025<def> = MOV r0
681 // %reg1026<def> = ADD %reg1024, %reg1025
682 // r2 = MOV %reg1026
683 // Turn ADD into a 3-address instruction to avoid a copy.
Evan Chengf06e6c22011-03-02 01:08:17 +0000684 unsigned FromRegB = getMappedReg(RegB, SrcRegMap);
685 if (!FromRegB)
686 return false;
Evan Chenge6f350d2009-03-30 21:34:07 +0000687 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
Evan Chengf06e6c22011-03-02 01:08:17 +0000688 return (ToRegA && !regsAreCompatible(FromRegB, ToRegA, TRI));
Evan Chenge6f350d2009-03-30 21:34:07 +0000689}
690
691/// ConvertInstTo3Addr - Convert the specified two-address instruction into a
692/// three address one. Return true if this transformation was successful.
693bool
694TwoAddressInstructionPass::ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
695 MachineBasicBlock::iterator &nmi,
696 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000697 unsigned RegA, unsigned RegB,
698 unsigned Dist) {
Evan Chenge6f350d2009-03-30 21:34:07 +0000699 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, LV);
700 if (NewMI) {
David Greeneeb00b182010-01-05 01:24:21 +0000701 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
702 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
Evan Chenge6f350d2009-03-30 21:34:07 +0000703 bool Sunk = false;
704
705 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
706 // FIXME: Temporary workaround. If the new instruction doesn't
707 // uses RegB, convertToThreeAddress must have created more
708 // then one instruction.
709 Sunk = Sink3AddrInstruction(mbbi, NewMI, RegB, mi);
710
711 mbbi->erase(mi); // Nuke the old inst.
712
713 if (!Sunk) {
714 DistanceMap.insert(std::make_pair(NewMI, Dist));
715 mi = NewMI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000716 nmi = llvm::next(mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000717 }
Evan Cheng4d96c632011-02-10 02:20:55 +0000718
719 // Update source and destination register maps.
720 SrcRegMap.erase(RegA);
721 DstRegMap.erase(RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000722 return true;
723 }
724
725 return false;
726}
727
Evan Chengf06e6c22011-03-02 01:08:17 +0000728/// ScanUses - Scan forward recursively for only uses, update maps if the use
729/// is a copy or a two-address instruction.
730void
731TwoAddressInstructionPass::ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
732 SmallPtrSet<MachineInstr*, 8> &Processed) {
733 SmallVector<unsigned, 4> VirtRegPairs;
734 bool IsDstPhys;
735 bool IsCopy = false;
736 unsigned NewReg = 0;
737 unsigned Reg = DstReg;
738 while (MachineInstr *UseMI = findOnlyInterestingUse(Reg, MBB, MRI, TII,IsCopy,
739 NewReg, IsDstPhys)) {
740 if (IsCopy && !Processed.insert(UseMI))
741 break;
742
743 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
744 if (DI != DistanceMap.end())
745 // Earlier in the same MBB.Reached via a back edge.
746 break;
747
748 if (IsDstPhys) {
749 VirtRegPairs.push_back(NewReg);
750 break;
751 }
752 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, Reg)).second;
753 if (!isNew)
754 assert(SrcRegMap[NewReg] == Reg && "Can't map to two src registers!");
755 VirtRegPairs.push_back(NewReg);
756 Reg = NewReg;
757 }
758
759 if (!VirtRegPairs.empty()) {
760 unsigned ToReg = VirtRegPairs.back();
761 VirtRegPairs.pop_back();
762 while (!VirtRegPairs.empty()) {
763 unsigned FromReg = VirtRegPairs.back();
764 VirtRegPairs.pop_back();
765 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
766 if (!isNew)
767 assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!");
768 ToReg = FromReg;
769 }
770 bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second;
771 if (!isNew)
772 assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!");
773 }
774}
775
Evan Cheng870b8072009-03-01 02:03:43 +0000776/// ProcessCopy - If the specified instruction is not yet processed, process it
777/// if it's a copy. For a copy instruction, we find the physical registers the
778/// source and destination registers might be mapped to. These are kept in
779/// point-to maps used to determine future optimizations. e.g.
780/// v1024 = mov r0
781/// v1025 = mov r1
782/// v1026 = add v1024, v1025
783/// r1 = mov r1026
784/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
785/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
786/// potentially joined with r1 on the output side. It's worthwhile to commute
787/// 'add' to eliminate a copy.
788void TwoAddressInstructionPass::ProcessCopy(MachineInstr *MI,
789 MachineBasicBlock *MBB,
790 SmallPtrSet<MachineInstr*, 8> &Processed) {
791 if (Processed.count(MI))
792 return;
793
794 bool IsSrcPhys, IsDstPhys;
795 unsigned SrcReg, DstReg;
796 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
797 return;
798
799 if (IsDstPhys && !IsSrcPhys)
800 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
801 else if (!IsDstPhys && IsSrcPhys) {
Evan Cheng3005ed62009-04-13 20:04:24 +0000802 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
803 if (!isNew)
804 assert(SrcRegMap[DstReg] == SrcReg &&
805 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000806
Evan Chengf06e6c22011-03-02 01:08:17 +0000807 ScanUses(DstReg, MBB, Processed);
Evan Cheng870b8072009-03-01 02:03:43 +0000808 }
809
810 Processed.insert(MI);
Evan Chengf06e6c22011-03-02 01:08:17 +0000811 return;
Evan Cheng870b8072009-03-01 02:03:43 +0000812}
813
Evan Cheng28c7ce32009-02-21 03:14:25 +0000814/// isSafeToDelete - If the specified instruction does not produce any side
815/// effects and all of its defs are dead, then it's safe to delete.
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000816static bool isSafeToDelete(MachineInstr *MI,
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000817 const TargetInstrInfo *TII,
818 SmallVector<unsigned, 4> &Kills) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000819 if (MI->mayStore() || MI->isCall())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000820 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000821 if (MI->isTerminator() || MI->hasUnmodeledSideEffects())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000822 return false;
823
824 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
825 MachineOperand &MO = MI->getOperand(i);
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000826 if (!MO.isReg())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000827 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000828 if (MO.isDef() && !MO.isDead())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000829 return false;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000830 if (MO.isUse() && MO.isKill())
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000831 Kills.push_back(MO.getReg());
Evan Cheng28c7ce32009-02-21 03:14:25 +0000832 }
Evan Cheng28c7ce32009-02-21 03:14:25 +0000833 return true;
834}
835
Bob Wilson326f4382009-09-01 22:51:08 +0000836/// canUpdateDeletedKills - Check if all the registers listed in Kills are
837/// killed by instructions in MBB preceding the current instruction at
838/// position Dist. If so, return true and record information about the
839/// preceding kills in NewKills.
840bool TwoAddressInstructionPass::
841canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
842 SmallVector<NewKill, 4> &NewKills,
843 MachineBasicBlock *MBB, unsigned Dist) {
844 while (!Kills.empty()) {
845 unsigned Kill = Kills.back();
846 Kills.pop_back();
847 if (TargetRegisterInfo::isPhysicalRegister(Kill))
848 return false;
849
850 MachineInstr *LastKill = FindLastUseInMBB(Kill, MBB, Dist);
851 if (!LastKill)
852 return false;
853
Evan Cheng1015ba72010-05-21 20:53:24 +0000854 bool isModRef = LastKill->definesRegister(Kill);
Bob Wilson326f4382009-09-01 22:51:08 +0000855 NewKills.push_back(std::make_pair(std::make_pair(Kill, isModRef),
856 LastKill));
857 }
858 return true;
859}
860
861/// DeleteUnusedInstr - If an instruction with a tied register operand can
862/// be safely deleted, just delete it.
863bool
864TwoAddressInstructionPass::DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
865 MachineBasicBlock::iterator &nmi,
866 MachineFunction::iterator &mbbi,
Bob Wilson326f4382009-09-01 22:51:08 +0000867 unsigned Dist) {
868 // Check if the instruction has no side effects and if all its defs are dead.
869 SmallVector<unsigned, 4> Kills;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000870 if (!isSafeToDelete(mi, TII, Kills))
Bob Wilson326f4382009-09-01 22:51:08 +0000871 return false;
872
873 // If this instruction kills some virtual registers, we need to
874 // update the kill information. If it's not possible to do so,
875 // then bail out.
876 SmallVector<NewKill, 4> NewKills;
877 if (!canUpdateDeletedKills(Kills, NewKills, &*mbbi, Dist))
878 return false;
879
880 if (LV) {
881 while (!NewKills.empty()) {
882 MachineInstr *NewKill = NewKills.back().second;
883 unsigned Kill = NewKills.back().first.first;
884 bool isDead = NewKills.back().first.second;
885 NewKills.pop_back();
886 if (LV->removeVirtualRegisterKilled(Kill, mi)) {
887 if (isDead)
888 LV->addVirtualRegisterDead(Kill, NewKill);
889 else
890 LV->addVirtualRegisterKilled(Kill, NewKill);
891 }
892 }
Bob Wilson326f4382009-09-01 22:51:08 +0000893 }
894
895 mbbi->erase(mi); // Nuke the old inst.
896 mi = nmi;
897 return true;
898}
899
Evan Cheng2a4410d2011-11-14 19:48:55 +0000900/// RescheduleMIBelowKill - If there is one more local instruction that reads
901/// 'Reg' and it kills 'Reg, consider moving the instruction below the kill
902/// instruction in order to eliminate the need for the copy.
903bool
904TwoAddressInstructionPass::RescheduleMIBelowKill(MachineBasicBlock *MBB,
905 MachineBasicBlock::iterator &mi,
906 MachineBasicBlock::iterator &nmi,
907 unsigned Reg) {
908 MachineInstr *MI = &*mi;
Andrew Trick8247e0d2012-02-03 05:12:30 +0000909 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000910 if (DI == DistanceMap.end())
911 // Must be created from unfolded load. Don't waste time trying this.
912 return false;
913
914 MachineInstr *KillMI = findLocalKill(Reg, MBB, mi, MRI, DistanceMap);
915 if (!KillMI || KillMI->isCopy() || KillMI->isCopyLike())
916 // Don't mess with copies, they may be coalesced later.
917 return false;
918
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000919 if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() ||
920 KillMI->isBranch() || KillMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000921 // Don't move pass calls, etc.
922 return false;
923
924 unsigned DstReg;
925 if (isTwoAddrUse(*KillMI, Reg, DstReg))
926 return false;
927
Evan Chengf1784182011-11-15 06:26:51 +0000928 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000929 if (!MI->isSafeToMove(TII, AA, SeenStore))
930 return false;
931
932 if (TII->getInstrLatency(InstrItins, MI) > 1)
933 // FIXME: Needs more sophisticated heuristics.
934 return false;
935
936 SmallSet<unsigned, 2> Uses;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000937 SmallSet<unsigned, 2> Kills;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000938 SmallSet<unsigned, 2> Defs;
939 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
940 const MachineOperand &MO = MI->getOperand(i);
941 if (!MO.isReg())
942 continue;
943 unsigned MOReg = MO.getReg();
944 if (!MOReg)
945 continue;
946 if (MO.isDef())
947 Defs.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000948 else {
Evan Cheng2a4410d2011-11-14 19:48:55 +0000949 Uses.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000950 if (MO.isKill() && MOReg != Reg)
951 Kills.insert(MOReg);
952 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000953 }
954
955 // Move the copies connected to MI down as well.
956 MachineBasicBlock::iterator From = MI;
957 MachineBasicBlock::iterator To = llvm::next(From);
958 while (To->isCopy() && Defs.count(To->getOperand(1).getReg())) {
959 Defs.insert(To->getOperand(0).getReg());
960 ++To;
961 }
962
963 // Check if the reschedule will not break depedencies.
964 unsigned NumVisited = 0;
965 MachineBasicBlock::iterator KillPos = KillMI;
966 ++KillPos;
967 for (MachineBasicBlock::iterator I = To; I != KillPos; ++I) {
968 MachineInstr *OtherMI = I;
969 // DBG_VALUE cannot be counted against the limit.
970 if (OtherMI->isDebugValue())
971 continue;
972 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
973 return false;
974 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000975 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
976 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000977 // Don't move pass calls, etc.
978 return false;
979 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
980 const MachineOperand &MO = OtherMI->getOperand(i);
981 if (!MO.isReg())
982 continue;
983 unsigned MOReg = MO.getReg();
984 if (!MOReg)
985 continue;
986 if (MO.isDef()) {
987 if (Uses.count(MOReg))
988 // Physical register use would be clobbered.
989 return false;
990 if (!MO.isDead() && Defs.count(MOReg))
991 // May clobber a physical register def.
992 // FIXME: This may be too conservative. It's ok if the instruction
993 // is sunken completely below the use.
994 return false;
995 } else {
996 if (Defs.count(MOReg))
997 return false;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000998 if (MOReg != Reg &&
999 ((MO.isKill() && Uses.count(MOReg)) || Kills.count(MOReg)))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001000 // Don't want to extend other live ranges and update kills.
1001 return false;
1002 }
1003 }
1004 }
1005
1006 // Move debug info as well.
Evan Cheng8aee7d82011-11-14 21:11:15 +00001007 while (From != MBB->begin() && llvm::prior(From)->isDebugValue())
1008 --From;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001009
1010 // Copies following MI may have been moved as well.
1011 nmi = To;
1012 MBB->splice(KillPos, MBB, From, To);
1013 DistanceMap.erase(DI);
1014
1015 if (LV) {
1016 // Update live variables
1017 LV->removeVirtualRegisterKilled(Reg, KillMI);
1018 LV->addVirtualRegisterKilled(Reg, MI);
1019 } else {
1020 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
1021 MachineOperand &MO = KillMI->getOperand(i);
1022 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
1023 continue;
1024 MO.setIsKill(false);
1025 }
1026 MI->addRegisterKilled(Reg, 0);
1027 }
1028
1029 return true;
1030}
1031
1032/// isDefTooClose - Return true if the re-scheduling will put the given
1033/// instruction too close to the defs of its register dependencies.
1034bool TwoAddressInstructionPass::isDefTooClose(unsigned Reg, unsigned Dist,
1035 MachineInstr *MI,
1036 MachineBasicBlock *MBB) {
1037 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(Reg),
1038 DE = MRI->def_end(); DI != DE; ++DI) {
1039 MachineInstr *DefMI = &*DI;
1040 if (DefMI->getParent() != MBB || DefMI->isCopy() || DefMI->isCopyLike())
1041 continue;
1042 if (DefMI == MI)
1043 return true; // MI is defining something KillMI uses
1044 DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(DefMI);
1045 if (DDI == DistanceMap.end())
1046 return true; // Below MI
1047 unsigned DefDist = DDI->second;
1048 assert(Dist > DefDist && "Visited def already?");
Andrew Trickb7e02892012-06-05 21:11:27 +00001049 if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001050 return true;
1051 }
1052 return false;
1053}
1054
1055/// RescheduleKillAboveMI - If there is one more local instruction that reads
1056/// 'Reg' and it kills 'Reg, consider moving the kill instruction above the
1057/// current two-address instruction in order to eliminate the need for the
1058/// copy.
1059bool
1060TwoAddressInstructionPass::RescheduleKillAboveMI(MachineBasicBlock *MBB,
1061 MachineBasicBlock::iterator &mi,
1062 MachineBasicBlock::iterator &nmi,
1063 unsigned Reg) {
1064 MachineInstr *MI = &*mi;
1065 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
1066 if (DI == DistanceMap.end())
1067 // Must be created from unfolded load. Don't waste time trying this.
1068 return false;
1069
1070 MachineInstr *KillMI = findLocalKill(Reg, MBB, mi, MRI, DistanceMap);
1071 if (!KillMI || KillMI->isCopy() || KillMI->isCopyLike())
1072 // Don't mess with copies, they may be coalesced later.
1073 return false;
1074
1075 unsigned DstReg;
1076 if (isTwoAddrUse(*KillMI, Reg, DstReg))
1077 return false;
1078
Evan Chengf1784182011-11-15 06:26:51 +00001079 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001080 if (!KillMI->isSafeToMove(TII, AA, SeenStore))
1081 return false;
1082
1083 SmallSet<unsigned, 2> Uses;
1084 SmallSet<unsigned, 2> Kills;
1085 SmallSet<unsigned, 2> Defs;
1086 SmallSet<unsigned, 2> LiveDefs;
1087 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
1088 const MachineOperand &MO = KillMI->getOperand(i);
1089 if (!MO.isReg())
1090 continue;
1091 unsigned MOReg = MO.getReg();
1092 if (MO.isUse()) {
1093 if (!MOReg)
1094 continue;
1095 if (isDefTooClose(MOReg, DI->second, MI, MBB))
1096 return false;
1097 Uses.insert(MOReg);
1098 if (MO.isKill() && MOReg != Reg)
1099 Kills.insert(MOReg);
1100 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1101 Defs.insert(MOReg);
1102 if (!MO.isDead())
1103 LiveDefs.insert(MOReg);
1104 }
1105 }
1106
1107 // Check if the reschedule will not break depedencies.
1108 unsigned NumVisited = 0;
1109 MachineBasicBlock::iterator KillPos = KillMI;
1110 for (MachineBasicBlock::iterator I = mi; I != KillPos; ++I) {
1111 MachineInstr *OtherMI = I;
1112 // DBG_VALUE cannot be counted against the limit.
1113 if (OtherMI->isDebugValue())
1114 continue;
1115 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
1116 return false;
1117 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001118 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
1119 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +00001120 // Don't move pass calls, etc.
1121 return false;
Evan Chengae7db7a2011-11-16 03:05:12 +00001122 SmallVector<unsigned, 2> OtherDefs;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001123 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
1124 const MachineOperand &MO = OtherMI->getOperand(i);
1125 if (!MO.isReg())
1126 continue;
1127 unsigned MOReg = MO.getReg();
1128 if (!MOReg)
1129 continue;
1130 if (MO.isUse()) {
1131 if (Defs.count(MOReg))
1132 // Moving KillMI can clobber the physical register if the def has
1133 // not been seen.
1134 return false;
1135 if (Kills.count(MOReg))
1136 // Don't want to extend other live ranges and update kills.
1137 return false;
1138 } else {
Evan Chengae7db7a2011-11-16 03:05:12 +00001139 OtherDefs.push_back(MOReg);
Evan Cheng2a4410d2011-11-14 19:48:55 +00001140 }
1141 }
Evan Chengae7db7a2011-11-16 03:05:12 +00001142
1143 for (unsigned i = 0, e = OtherDefs.size(); i != e; ++i) {
1144 unsigned MOReg = OtherDefs[i];
1145 if (Uses.count(MOReg))
1146 return false;
1147 if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1148 LiveDefs.count(MOReg))
1149 return false;
1150 // Physical register def is seen.
1151 Defs.erase(MOReg);
1152 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001153 }
1154
1155 // Move the old kill above MI, don't forget to move debug info as well.
1156 MachineBasicBlock::iterator InsertPos = mi;
Evan Cheng8aee7d82011-11-14 21:11:15 +00001157 while (InsertPos != MBB->begin() && llvm::prior(InsertPos)->isDebugValue())
1158 --InsertPos;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001159 MachineBasicBlock::iterator From = KillMI;
1160 MachineBasicBlock::iterator To = llvm::next(From);
1161 while (llvm::prior(From)->isDebugValue())
1162 --From;
1163 MBB->splice(InsertPos, MBB, From, To);
1164
Evan Cheng2bee6a82011-11-16 03:33:08 +00001165 nmi = llvm::prior(InsertPos); // Backtrack so we process the moved instr.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001166 DistanceMap.erase(DI);
1167
1168 if (LV) {
1169 // Update live variables
1170 LV->removeVirtualRegisterKilled(Reg, KillMI);
1171 LV->addVirtualRegisterKilled(Reg, MI);
1172 } else {
1173 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
1174 MachineOperand &MO = KillMI->getOperand(i);
1175 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
1176 continue;
1177 MO.setIsKill(false);
1178 }
1179 MI->addRegisterKilled(Reg, 0);
1180 }
1181 return true;
1182}
1183
Bob Wilsoncc80df92009-09-03 20:58:42 +00001184/// TryInstructionTransform - For the case where an instruction has a single
1185/// pair of tied register operands, attempt some transformations that may
1186/// either eliminate the tied operands or improve the opportunities for
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001187/// coalescing away the register copy. Returns true if no copy needs to be
1188/// inserted to untie mi's operands (either because they were untied, or
1189/// because mi was rescheduled, and will be visited again later).
Bob Wilsoncc80df92009-09-03 20:58:42 +00001190bool TwoAddressInstructionPass::
1191TryInstructionTransform(MachineBasicBlock::iterator &mi,
1192 MachineBasicBlock::iterator &nmi,
1193 MachineFunction::iterator &mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001194 unsigned SrcIdx, unsigned DstIdx, unsigned Dist,
1195 SmallPtrSet<MachineInstr*, 8> &Processed) {
Evan Chengc3aa7c52011-11-16 18:44:48 +00001196 if (OptLevel == CodeGenOpt::None)
1197 return false;
1198
Evan Cheng2a4410d2011-11-14 19:48:55 +00001199 MachineInstr &MI = *mi;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001200 unsigned regA = MI.getOperand(DstIdx).getReg();
1201 unsigned regB = MI.getOperand(SrcIdx).getReg();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001202
1203 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1204 "cannot make instruction into two-address form");
1205
1206 // If regA is dead and the instruction can be deleted, just delete
1207 // it so it doesn't clobber regB.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001208 bool regBKilled = isKilled(MI, regB, MRI, TII);
1209 if (!regBKilled && MI.getOperand(DstIdx).isDead() &&
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +00001210 DeleteUnusedInstr(mi, nmi, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001211 ++NumDeletes;
1212 return true; // Done with this instruction.
1213 }
1214
Evan Chengd99d68b2012-05-03 01:45:13 +00001215 if (TargetRegisterInfo::isVirtualRegister(regA))
1216 ScanUses(regA, &*mbbi, Processed);
1217
Bob Wilsoncc80df92009-09-03 20:58:42 +00001218 // Check if it is profitable to commute the operands.
1219 unsigned SrcOp1, SrcOp2;
1220 unsigned regC = 0;
1221 unsigned regCIdx = ~0U;
1222 bool TryCommute = false;
1223 bool AggressiveCommute = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001224 if (MI.isCommutable() && MI.getNumOperands() >= 3 &&
Evan Cheng2a4410d2011-11-14 19:48:55 +00001225 TII->findCommutedOpIndices(&MI, SrcOp1, SrcOp2)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001226 if (SrcIdx == SrcOp1)
1227 regCIdx = SrcOp2;
1228 else if (SrcIdx == SrcOp2)
1229 regCIdx = SrcOp1;
1230
1231 if (regCIdx != ~0U) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001232 regC = MI.getOperand(regCIdx).getReg();
1233 if (!regBKilled && isKilled(MI, regC, MRI, TII))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001234 // If C dies but B does not, swap the B and C operands.
1235 // This makes the live ranges of A and C joinable.
1236 TryCommute = true;
Evan Chengd99d68b2012-05-03 01:45:13 +00001237 else if (isProfitableToCommute(regA, regB, regC, &MI, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001238 TryCommute = true;
1239 AggressiveCommute = true;
1240 }
1241 }
1242 }
1243
1244 // If it's profitable to commute, try to do so.
1245 if (TryCommute && CommuteInstruction(mi, mbbi, regB, regC, Dist)) {
1246 ++NumCommuted;
1247 if (AggressiveCommute)
1248 ++NumAggrCommuted;
1249 return false;
1250 }
1251
Evan Cheng2a4410d2011-11-14 19:48:55 +00001252 // If there is one more use of regB later in the same MBB, consider
1253 // re-schedule this MI below it.
1254 if (RescheduleMIBelowKill(mbbi, mi, nmi, regB)) {
1255 ++NumReSchedDowns;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001256 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001257 }
1258
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001259 if (MI.isConvertibleTo3Addr()) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001260 // This instruction is potentially convertible to a true
1261 // three-address instruction. Check if it is profitable.
Evan Chengf06e6c22011-03-02 01:08:17 +00001262 if (!regBKilled || isProfitableToConv3Addr(regA, regB)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001263 // Try to convert it.
Evan Cheng4d96c632011-02-10 02:20:55 +00001264 if (ConvertInstTo3Addr(mi, nmi, mbbi, regA, regB, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001265 ++NumConvertedTo3Addr;
1266 return true; // Done with this instruction.
1267 }
1268 }
1269 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001270
Evan Cheng2a4410d2011-11-14 19:48:55 +00001271 // If there is one more use of regB later in the same MBB, consider
1272 // re-schedule it before this MI if it's legal.
1273 if (RescheduleKillAboveMI(mbbi, mi, nmi, regB)) {
1274 ++NumReSchedUps;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001275 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001276 }
1277
Dan Gohman584fedf2010-06-21 22:17:20 +00001278 // If this is an instruction with a load folded into it, try unfolding
1279 // the load, e.g. avoid this:
1280 // movq %rdx, %rcx
1281 // addq (%rax), %rcx
1282 // in favor of this:
1283 // movq (%rax), %rcx
1284 // addq %rdx, %rcx
1285 // because it's preferable to schedule a load than a register copy.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001286 if (MI.mayLoad() && !regBKilled) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001287 // Determine if a load can be unfolded.
1288 unsigned LoadRegIndex;
1289 unsigned NewOpc =
Evan Cheng2a4410d2011-11-14 19:48:55 +00001290 TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Dan Gohman584fedf2010-06-21 22:17:20 +00001291 /*UnfoldLoad=*/true,
1292 /*UnfoldStore=*/false,
1293 &LoadRegIndex);
1294 if (NewOpc != 0) {
Evan Chenge837dea2011-06-28 19:10:37 +00001295 const MCInstrDesc &UnfoldMCID = TII->get(NewOpc);
1296 if (UnfoldMCID.getNumDefs() == 1) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001297 MachineFunction &MF = *mbbi->getParent();
1298
1299 // Unfold the load.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001300 DEBUG(dbgs() << "2addr: UNFOLDING: " << MI);
Dan Gohman584fedf2010-06-21 22:17:20 +00001301 const TargetRegisterClass *RC =
Andrew Trickf12f6df2012-05-03 01:14:37 +00001302 TRI->getAllocatableClass(
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001303 TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, MF));
Dan Gohman584fedf2010-06-21 22:17:20 +00001304 unsigned Reg = MRI->createVirtualRegister(RC);
1305 SmallVector<MachineInstr *, 2> NewMIs;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001306 if (!TII->unfoldMemoryOperand(MF, &MI, Reg,
Evan Cheng98ec91e2010-07-02 20:36:18 +00001307 /*UnfoldLoad=*/true,/*UnfoldStore=*/false,
1308 NewMIs)) {
1309 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1310 return false;
1311 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001312 assert(NewMIs.size() == 2 &&
1313 "Unfolded a load into multiple instructions!");
1314 // The load was previously folded, so this is the only use.
1315 NewMIs[1]->addRegisterKilled(Reg, TRI);
1316
1317 // Tentatively insert the instructions into the block so that they
1318 // look "normal" to the transformation logic.
1319 mbbi->insert(mi, NewMIs[0]);
1320 mbbi->insert(mi, NewMIs[1]);
1321
1322 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
1323 << "2addr: NEW INST: " << *NewMIs[1]);
1324
1325 // Transform the instruction, now that it no longer has a load.
1326 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
1327 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
1328 MachineBasicBlock::iterator NewMI = NewMIs[1];
1329 bool TransformSuccess =
1330 TryInstructionTransform(NewMI, mi, mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001331 NewSrcIdx, NewDstIdx, Dist, Processed);
Dan Gohman584fedf2010-06-21 22:17:20 +00001332 if (TransformSuccess ||
1333 NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
1334 // Success, or at least we made an improvement. Keep the unfolded
1335 // instructions and discard the original.
1336 if (LV) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001337 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1338 MachineOperand &MO = MI.getOperand(i);
Andrew Trick8247e0d2012-02-03 05:12:30 +00001339 if (MO.isReg() &&
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001340 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
1341 if (MO.isUse()) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001342 if (MO.isKill()) {
1343 if (NewMIs[0]->killsRegister(MO.getReg()))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001344 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[0]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001345 else {
1346 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
1347 "Kill missing after load unfold!");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001348 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[1]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001349 }
1350 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001351 } else if (LV->removeVirtualRegisterDead(MO.getReg(), &MI)) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001352 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
1353 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[1]);
1354 else {
1355 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
1356 "Dead flag missing after load unfold!");
1357 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[0]);
1358 }
1359 }
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001360 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001361 }
1362 LV->addVirtualRegisterKilled(Reg, NewMIs[1]);
1363 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001364 MI.eraseFromParent();
Dan Gohman584fedf2010-06-21 22:17:20 +00001365 mi = NewMIs[1];
1366 if (TransformSuccess)
1367 return true;
1368 } else {
1369 // Transforming didn't eliminate the tie and didn't lead to an
1370 // improvement. Clean up the unfolded instructions and keep the
1371 // original.
1372 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1373 NewMIs[0]->eraseFromParent();
1374 NewMIs[1]->eraseFromParent();
1375 }
1376 }
1377 }
1378 }
1379
Bob Wilsoncc80df92009-09-03 20:58:42 +00001380 return false;
1381}
1382
Bill Wendling637980e2008-05-10 00:12:52 +00001383/// runOnMachineFunction - Reduce two-address instructions to two operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001384///
Chris Lattner163c1e72004-01-31 21:14:04 +00001385bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Misha Brukman75fa4e42004-07-22 15:26:23 +00001386 const TargetMachine &TM = MF.getTarget();
Evan Cheng875357d2008-03-13 06:37:55 +00001387 MRI = &MF.getRegInfo();
1388 TII = TM.getInstrInfo();
1389 TRI = TM.getRegisterInfo();
Evan Cheng2a4410d2011-11-14 19:48:55 +00001390 InstrItins = TM.getInstrItineraryData();
Duncan Sands1465d612009-01-28 13:14:17 +00001391 LV = getAnalysisIfAvailable<LiveVariables>();
Dan Gohmana70dca12009-10-09 23:27:56 +00001392 AA = &getAnalysis<AliasAnalysis>();
Evan Chengc3aa7c52011-11-16 18:44:48 +00001393 OptLevel = TM.getOptLevel();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001394
Misha Brukman75fa4e42004-07-22 15:26:23 +00001395 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001396
David Greeneeb00b182010-01-05 01:24:21 +00001397 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
Andrew Trick8247e0d2012-02-03 05:12:30 +00001398 DEBUG(dbgs() << "********** Function: "
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001399 << MF.getFunction()->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +00001400
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +00001401 // This pass takes the function out of SSA form.
1402 MRI->leaveSSA();
1403
Evan Cheng7543e582008-06-18 07:49:14 +00001404 // ReMatRegs - Keep track of the registers whose def's are remat'ed.
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001405 BitVector ReMatRegs(MRI->getNumVirtRegs());
Evan Cheng7543e582008-06-18 07:49:14 +00001406
Bob Wilsoncc80df92009-09-03 20:58:42 +00001407 typedef DenseMap<unsigned, SmallVector<std::pair<unsigned, unsigned>, 4> >
1408 TiedOperandMap;
1409 TiedOperandMap TiedOperands(4);
1410
Evan Cheng870b8072009-03-01 02:03:43 +00001411 SmallPtrSet<MachineInstr*, 8> Processed;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001412 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
1413 mbbi != mbbe; ++mbbi) {
Evan Cheng7543e582008-06-18 07:49:14 +00001414 unsigned Dist = 0;
1415 DistanceMap.clear();
Evan Cheng870b8072009-03-01 02:03:43 +00001416 SrcRegMap.clear();
1417 DstRegMap.clear();
1418 Processed.clear();
Misha Brukman75fa4e42004-07-22 15:26:23 +00001419 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001420 mi != me; ) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001421 MachineBasicBlock::iterator nmi = llvm::next(mi);
Dale Johannesenb8ff9342010-02-10 21:47:48 +00001422 if (mi->isDebugValue()) {
1423 mi = nmi;
1424 continue;
1425 }
Evan Chengf1250ee2010-03-23 20:36:12 +00001426
Evan Cheng3d720fb2010-05-05 18:45:40 +00001427 // Remember REG_SEQUENCE instructions, we'll deal with them later.
1428 if (mi->isRegSequence())
1429 RegSequences.push_back(&*mi);
1430
Evan Chenge837dea2011-06-28 19:10:37 +00001431 const MCInstrDesc &MCID = mi->getDesc();
Evan Cheng360c2dd2006-11-01 23:06:55 +00001432 bool FirstTied = true;
Bill Wendling637980e2008-05-10 00:12:52 +00001433
Evan Cheng7543e582008-06-18 07:49:14 +00001434 DistanceMap.insert(std::make_pair(mi, ++Dist));
Evan Cheng870b8072009-03-01 02:03:43 +00001435
1436 ProcessCopy(&*mi, &*mbbi, Processed);
1437
Bob Wilsoncc80df92009-09-03 20:58:42 +00001438 // First scan through all the tied register uses in this instruction
1439 // and record a list of pairs of tied operands for each register.
Chris Lattner518bb532010-02-09 19:54:29 +00001440 unsigned NumOps = mi->isInlineAsm()
Evan Chenge837dea2011-06-28 19:10:37 +00001441 ? mi->getNumOperands() : MCID.getNumOperands();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001442 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1443 unsigned DstIdx = 0;
1444 if (!mi->isRegTiedToDefOperand(SrcIdx, &DstIdx))
Evan Cheng360c2dd2006-11-01 23:06:55 +00001445 continue;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001446
Evan Cheng360c2dd2006-11-01 23:06:55 +00001447 if (FirstTied) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001448 FirstTied = false;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001449 ++NumTwoAddressInstrs;
David Greeneeb00b182010-01-05 01:24:21 +00001450 DEBUG(dbgs() << '\t' << *mi);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001451 }
Bill Wendling637980e2008-05-10 00:12:52 +00001452
Bob Wilsoncc80df92009-09-03 20:58:42 +00001453 assert(mi->getOperand(SrcIdx).isReg() &&
1454 mi->getOperand(SrcIdx).getReg() &&
1455 mi->getOperand(SrcIdx).isUse() &&
1456 "two address instruction invalid");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001457
Bob Wilsoncc80df92009-09-03 20:58:42 +00001458 unsigned regB = mi->getOperand(SrcIdx).getReg();
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001459
1460 // Deal with <undef> uses immediately - simply rewrite the src operand.
1461 if (mi->getOperand(SrcIdx).isUndef()) {
1462 unsigned DstReg = mi->getOperand(DstIdx).getReg();
1463 // Constrain the DstReg register class if required.
1464 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1465 if (const TargetRegisterClass *RC = TII->getRegClass(MCID, SrcIdx,
1466 TRI, MF))
1467 MRI->constrainRegClass(DstReg, RC);
1468 mi->getOperand(SrcIdx).setReg(DstReg);
1469 DEBUG(dbgs() << "\t\trewrite undef:\t" << *mi);
1470 continue;
1471 }
Benjamin Kramer4e39f8f2011-06-18 13:53:47 +00001472 TiedOperands[regB].push_back(std::make_pair(SrcIdx, DstIdx));
Bob Wilsoncc80df92009-09-03 20:58:42 +00001473 }
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001474
Bob Wilsoncc80df92009-09-03 20:58:42 +00001475 // Now iterate over the information collected above.
1476 for (TiedOperandMap::iterator OI = TiedOperands.begin(),
1477 OE = TiedOperands.end(); OI != OE; ++OI) {
1478 SmallVector<std::pair<unsigned, unsigned>, 4> &TiedPairs = OI->second;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001479
Bob Wilsoncc80df92009-09-03 20:58:42 +00001480 // If the instruction has a single pair of tied operands, try some
1481 // transformations that may either eliminate the tied operands or
1482 // improve the opportunities for coalescing away the register copy.
1483 if (TiedOperands.size() == 1 && TiedPairs.size() == 1) {
1484 unsigned SrcIdx = TiedPairs[0].first;
1485 unsigned DstIdx = TiedPairs[0].second;
Bob Wilson43449792009-08-31 21:54:55 +00001486
Bob Wilsoncc80df92009-09-03 20:58:42 +00001487 // If the registers are already equal, nothing needs to be done.
1488 if (mi->getOperand(SrcIdx).getReg() ==
1489 mi->getOperand(DstIdx).getReg())
1490 break; // Done with this instruction.
1491
Evan Chengf06e6c22011-03-02 01:08:17 +00001492 if (TryInstructionTransform(mi, nmi, mbbi, SrcIdx, DstIdx, Dist,
1493 Processed))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001494 break; // The tied operands have been eliminated.
1495 }
1496
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001497 bool IsEarlyClobber = false;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001498 bool RemovedKillFlag = false;
1499 bool AllUsesCopied = true;
1500 unsigned LastCopiedReg = 0;
1501 unsigned regB = OI->first;
1502 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1503 unsigned SrcIdx = TiedPairs[tpi].first;
1504 unsigned DstIdx = TiedPairs[tpi].second;
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001505
1506 const MachineOperand &DstMO = mi->getOperand(DstIdx);
1507 unsigned regA = DstMO.getReg();
1508 IsEarlyClobber |= DstMO.isEarlyClobber();
1509
Bob Wilsoncc80df92009-09-03 20:58:42 +00001510 // Grab regB from the instruction because it may have changed if the
1511 // instruction was commuted.
1512 regB = mi->getOperand(SrcIdx).getReg();
1513
1514 if (regA == regB) {
1515 // The register is tied to multiple destinations (or else we would
1516 // not have continued this far), but this use of the register
1517 // already matches the tied destination. Leave it.
1518 AllUsesCopied = false;
1519 continue;
1520 }
1521 LastCopiedReg = regA;
1522
1523 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1524 "cannot make instruction into two-address form");
Chris Lattner6b507672004-01-31 21:21:43 +00001525
Chris Lattner1e313632004-07-21 23:17:57 +00001526#ifndef NDEBUG
Bob Wilsoncc80df92009-09-03 20:58:42 +00001527 // First, verify that we don't have a use of "a" in the instruction
1528 // (a = b + a for example) because our transformation will not
1529 // work. This should never occur because we are in SSA form.
1530 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
1531 assert(i == DstIdx ||
1532 !mi->getOperand(i).isReg() ||
1533 mi->getOperand(i).getReg() != regA);
Chris Lattner1e313632004-07-21 23:17:57 +00001534#endif
Alkis Evlogimenos14be6402004-02-04 22:17:40 +00001535
Bob Wilsoncc80df92009-09-03 20:58:42 +00001536 // Emit a copy or rematerialize the definition.
Evan Chengad753642012-05-18 01:33:51 +00001537 bool isCopy = false;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001538 const TargetRegisterClass *rc = MRI->getRegClass(regB);
1539 MachineInstr *DefMI = MRI->getVRegDef(regB);
1540 // If it's safe and profitable, remat the definition instead of
1541 // copying it.
1542 if (DefMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001543 DefMI->isAsCheapAsAMove() &&
Evan Chengac1abde2010-03-02 19:03:01 +00001544 DefMI->isSafeToReMat(TII, AA, regB) &&
Bob Wilsoncc80df92009-09-03 20:58:42 +00001545 isProfitableToReMat(regB, rc, mi, DefMI, mbbi, Dist)){
David Greeneeb00b182010-01-05 01:24:21 +00001546 DEBUG(dbgs() << "2addr: REMATTING : " << *DefMI << "\n");
Bob Wilsoncc80df92009-09-03 20:58:42 +00001547 unsigned regASubIdx = mi->getOperand(DstIdx).getSubReg();
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001548 TII->reMaterialize(*mbbi, mi, regA, regASubIdx, DefMI, *TRI);
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001549 ReMatRegs.set(TargetRegisterInfo::virtReg2Index(regB));
Bob Wilsoncc80df92009-09-03 20:58:42 +00001550 ++NumReMats;
Bob Wilson71124f62009-09-01 04:18:40 +00001551 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +00001552 BuildMI(*mbbi, mi, mi->getDebugLoc(), TII->get(TargetOpcode::COPY),
1553 regA).addReg(regB);
Evan Chengad753642012-05-18 01:33:51 +00001554 isCopy = true;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001555 }
1556
Bob Wilsoncc80df92009-09-03 20:58:42 +00001557 // Update DistanceMap.
Evan Chengad753642012-05-18 01:33:51 +00001558 MachineBasicBlock::iterator prevMI = prior(mi);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001559 DistanceMap.insert(std::make_pair(prevMI, Dist));
1560 DistanceMap[mi] = ++Dist;
1561
David Greeneeb00b182010-01-05 01:24:21 +00001562 DEBUG(dbgs() << "\t\tprepend:\t" << *prevMI);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001563
1564 MachineOperand &MO = mi->getOperand(SrcIdx);
1565 assert(MO.isReg() && MO.getReg() == regB && MO.isUse() &&
1566 "inconsistent operand info for 2-reg pass");
1567 if (MO.isKill()) {
1568 MO.setIsKill(false);
1569 RemovedKillFlag = true;
1570 }
Jakob Stoklund Olesen8e869292012-05-20 06:38:32 +00001571
1572 // Make sure regA is a legal regclass for the SrcIdx operand.
1573 if (TargetRegisterInfo::isVirtualRegister(regA) &&
1574 TargetRegisterInfo::isVirtualRegister(regB))
1575 MRI->constrainRegClass(regA, MRI->getRegClass(regB));
1576
Bob Wilsoncc80df92009-09-03 20:58:42 +00001577 MO.setReg(regA);
Evan Chengad753642012-05-18 01:33:51 +00001578
1579 if (isCopy)
1580 // Propagate SrcRegMap.
1581 SrcRegMap[regA] = regB;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001582 }
1583
1584 if (AllUsesCopied) {
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001585 if (!IsEarlyClobber) {
1586 // Replace other (un-tied) uses of regB with LastCopiedReg.
1587 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1588 MachineOperand &MO = mi->getOperand(i);
1589 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1590 if (MO.isKill()) {
1591 MO.setIsKill(false);
1592 RemovedKillFlag = true;
1593 }
1594 MO.setReg(LastCopiedReg);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001595 }
Bob Wilsoncc80df92009-09-03 20:58:42 +00001596 }
1597 }
1598
1599 // Update live variables for regB.
1600 if (RemovedKillFlag && LV && LV->getVarInfo(regB).removeKill(mi))
1601 LV->addVirtualRegisterKilled(regB, prior(mi));
1602
1603 } else if (RemovedKillFlag) {
1604 // Some tied uses of regB matched their destination registers, so
1605 // regB is still used in this instruction, but a kill flag was
1606 // removed from a different tied use of regB, so now we need to add
1607 // a kill flag to one of the remaining uses of regB.
1608 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1609 MachineOperand &MO = mi->getOperand(i);
1610 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1611 MO.setIsKill(true);
1612 break;
Bob Wilson71124f62009-09-01 04:18:40 +00001613 }
1614 }
Bob Wilson43449792009-08-31 21:54:55 +00001615 }
Evan Cheng68fc2da2010-06-09 19:26:01 +00001616
1617 // Schedule the source copy / remat inserted to form two-address
1618 // instruction. FIXME: Does it matter the distance map may not be
1619 // accurate after it's scheduled?
1620 TII->scheduleTwoAddrSource(prior(mi), mi, *TRI);
1621
Bob Wilson43449792009-08-31 21:54:55 +00001622 MadeChange = true;
1623
David Greeneeb00b182010-01-05 01:24:21 +00001624 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001625 }
Bill Wendling637980e2008-05-10 00:12:52 +00001626
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001627 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1628 if (mi->isInsertSubreg()) {
1629 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1630 // To %reg:subidx = COPY %subreg
1631 unsigned SubIdx = mi->getOperand(3).getImm();
1632 mi->RemoveOperand(3);
1633 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1634 mi->getOperand(0).setSubReg(SubIdx);
1635 mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef());
1636 mi->RemoveOperand(1);
1637 mi->setDesc(TII->get(TargetOpcode::COPY));
1638 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +00001639 }
1640
Bob Wilsoncc80df92009-09-03 20:58:42 +00001641 // Clear TiedOperands here instead of at the top of the loop
1642 // since most instructions do not have tied operands.
1643 TiedOperands.clear();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001644 mi = nmi;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001645 }
1646 }
1647
Evan Cheng601ca4b2008-06-25 01:16:38 +00001648 // Some remat'ed instructions are dead.
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001649 for (int i = ReMatRegs.find_first(); i != -1; i = ReMatRegs.find_next(i)) {
1650 unsigned VReg = TargetRegisterInfo::index2VirtReg(i);
Evan Chengf1250ee2010-03-23 20:36:12 +00001651 if (MRI->use_nodbg_empty(VReg)) {
Evan Cheng601ca4b2008-06-25 01:16:38 +00001652 MachineInstr *DefMI = MRI->getVRegDef(VReg);
1653 DefMI->eraseFromParent();
Bill Wendlinga16157a2008-05-26 05:49:49 +00001654 }
Bill Wendling48f7f232008-05-26 05:18:34 +00001655 }
1656
Evan Cheng3d720fb2010-05-05 18:45:40 +00001657 // Eliminate REG_SEQUENCE instructions. Their whole purpose was to preseve
1658 // SSA form. It's now safe to de-SSA.
1659 MadeChange |= EliminateRegSequences();
1660
Misha Brukman75fa4e42004-07-22 15:26:23 +00001661 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001662}
Evan Cheng3d720fb2010-05-05 18:45:40 +00001663
1664static void UpdateRegSequenceSrcs(unsigned SrcReg,
Evan Cheng53c779b2010-05-17 20:57:12 +00001665 unsigned DstReg, unsigned SubIdx,
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001666 MachineRegisterInfo *MRI,
1667 const TargetRegisterInfo &TRI) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001668 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
Evan Cheng3ae56bc2010-05-12 01:27:49 +00001669 RE = MRI->reg_end(); RI != RE; ) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001670 MachineOperand &MO = RI.getOperand();
1671 ++RI;
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001672 MO.substVirtReg(DstReg, SubIdx, TRI);
Evan Cheng53c779b2010-05-17 20:57:12 +00001673 }
1674}
1675
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001676// Find the first def of Reg, assuming they are all in the same basic block.
1677static MachineInstr *findFirstDef(unsigned Reg, MachineRegisterInfo *MRI) {
1678 SmallPtrSet<MachineInstr*, 8> Defs;
1679 MachineInstr *First = 0;
1680 for (MachineRegisterInfo::def_iterator RI = MRI->def_begin(Reg);
1681 MachineInstr *MI = RI.skipInstruction(); Defs.insert(MI))
1682 First = MI;
1683 if (!First)
1684 return 0;
1685
1686 MachineBasicBlock *MBB = First->getParent();
1687 MachineBasicBlock::iterator A = First, B = First;
1688 bool Moving;
1689 do {
1690 Moving = false;
1691 if (A != MBB->begin()) {
1692 Moving = true;
1693 --A;
1694 if (Defs.erase(A)) First = A;
1695 }
1696 if (B != MBB->end()) {
1697 Defs.erase(B);
1698 ++B;
1699 Moving = true;
1700 }
1701 } while (Moving && !Defs.empty());
1702 assert(Defs.empty() && "Instructions outside basic block!");
1703 return First;
1704}
1705
Evan Cheng53c779b2010-05-17 20:57:12 +00001706/// CoalesceExtSubRegs - If a number of sources of the REG_SEQUENCE are
1707/// EXTRACT_SUBREG from the same register and to the same virtual register
1708/// with different sub-register indices, attempt to combine the
1709/// EXTRACT_SUBREGs and pre-coalesce them. e.g.
1710/// %reg1026<def> = VLDMQ %reg1025<kill>, 260, pred:14, pred:%reg0
1711/// %reg1029:6<def> = EXTRACT_SUBREG %reg1026, 6
1712/// %reg1029:5<def> = EXTRACT_SUBREG %reg1026<kill>, 5
1713/// Since D subregs 5, 6 can combine to a Q register, we can coalesce
1714/// reg1026 to reg1029.
1715void
1716TwoAddressInstructionPass::CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs,
1717 unsigned DstReg) {
1718 SmallSet<unsigned, 4> Seen;
1719 for (unsigned i = 0, e = Srcs.size(); i != e; ++i) {
1720 unsigned SrcReg = Srcs[i];
1721 if (!Seen.insert(SrcReg))
1722 continue;
1723
Bob Wilson26bf8f92010-06-03 23:53:58 +00001724 // Check that the instructions are all in the same basic block.
1725 MachineInstr *SrcDefMI = MRI->getVRegDef(SrcReg);
1726 MachineInstr *DstDefMI = MRI->getVRegDef(DstReg);
1727 if (SrcDefMI->getParent() != DstDefMI->getParent())
1728 continue;
1729
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001730 // If there are no other uses than copies which feed into
Evan Cheng53c779b2010-05-17 20:57:12 +00001731 // the reg_sequence, then we might be able to coalesce them.
1732 bool CanCoalesce = true;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001733 SmallVector<unsigned, 4> SrcSubIndices, DstSubIndices;
Evan Cheng53c779b2010-05-17 20:57:12 +00001734 for (MachineRegisterInfo::use_nodbg_iterator
1735 UI = MRI->use_nodbg_begin(SrcReg),
1736 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1737 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001738 if (!UseMI->isCopy() || UseMI->getOperand(0).getReg() != DstReg) {
Evan Cheng53c779b2010-05-17 20:57:12 +00001739 CanCoalesce = false;
1740 break;
1741 }
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001742 SrcSubIndices.push_back(UseMI->getOperand(1).getSubReg());
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001743 DstSubIndices.push_back(UseMI->getOperand(0).getSubReg());
Evan Cheng53c779b2010-05-17 20:57:12 +00001744 }
1745
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001746 if (!CanCoalesce || SrcSubIndices.size() < 2)
Evan Cheng53c779b2010-05-17 20:57:12 +00001747 continue;
1748
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001749 // Check that the source subregisters can be combined.
1750 std::sort(SrcSubIndices.begin(), SrcSubIndices.end());
Bob Wilson852a7e32010-06-15 05:56:31 +00001751 unsigned NewSrcSubIdx = 0;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001752 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(SrcReg), SrcSubIndices,
Bob Wilson852a7e32010-06-15 05:56:31 +00001753 NewSrcSubIdx))
Bob Wilson26bf8f92010-06-03 23:53:58 +00001754 continue;
1755
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001756 // Check that the destination subregisters can also be combined.
1757 std::sort(DstSubIndices.begin(), DstSubIndices.end());
1758 unsigned NewDstSubIdx = 0;
1759 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(DstReg), DstSubIndices,
1760 NewDstSubIdx))
1761 continue;
1762
1763 // If neither source nor destination can be combined to the full register,
1764 // just give up. This could be improved if it ever matters.
1765 if (NewSrcSubIdx != 0 && NewDstSubIdx != 0)
1766 continue;
1767
Bob Wilson852a7e32010-06-15 05:56:31 +00001768 // Now that we know that all the uses are extract_subregs and that those
1769 // subregs can somehow be combined, scan all the extract_subregs again to
1770 // make sure the subregs are in the right order and can be composed.
Bob Wilson852a7e32010-06-15 05:56:31 +00001771 MachineInstr *SomeMI = 0;
1772 CanCoalesce = true;
1773 for (MachineRegisterInfo::use_nodbg_iterator
1774 UI = MRI->use_nodbg_begin(SrcReg),
1775 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1776 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001777 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001778 unsigned DstSubIdx = UseMI->getOperand(0).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001779 unsigned SrcSubIdx = UseMI->getOperand(1).getSubReg();
Bob Wilson852a7e32010-06-15 05:56:31 +00001780 assert(DstSubIdx != 0 && "missing subreg from RegSequence elimination");
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001781 if ((NewDstSubIdx == 0 &&
1782 TRI->composeSubRegIndices(NewSrcSubIdx, DstSubIdx) != SrcSubIdx) ||
1783 (NewSrcSubIdx == 0 &&
1784 TRI->composeSubRegIndices(NewDstSubIdx, SrcSubIdx) != DstSubIdx)) {
Bob Wilson852a7e32010-06-15 05:56:31 +00001785 CanCoalesce = false;
1786 break;
Evan Cheng53c779b2010-05-17 20:57:12 +00001787 }
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001788 // Keep track of one of the uses. Preferably the first one which has a
1789 // <def,undef> flag.
1790 if (!SomeMI || UseMI->getOperand(0).isUndef())
1791 SomeMI = UseMI;
Bob Wilson852a7e32010-06-15 05:56:31 +00001792 }
1793 if (!CanCoalesce)
1794 continue;
1795
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001796 // Insert a copy to replace the original.
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001797 MachineInstr *CopyMI = BuildMI(*SomeMI->getParent(), SomeMI,
1798 SomeMI->getDebugLoc(),
1799 TII->get(TargetOpcode::COPY))
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001800 .addReg(DstReg, RegState::Define |
1801 getUndefRegState(SomeMI->getOperand(0).isUndef()),
1802 NewDstSubIdx)
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001803 .addReg(SrcReg, 0, NewSrcSubIdx);
Bob Wilson852a7e32010-06-15 05:56:31 +00001804
1805 // Remove all the old extract instructions.
1806 for (MachineRegisterInfo::use_nodbg_iterator
1807 UI = MRI->use_nodbg_begin(SrcReg),
1808 UE = MRI->use_nodbg_end(); UI != UE; ) {
1809 MachineInstr *UseMI = &*UI;
1810 ++UI;
1811 if (UseMI == CopyMI)
1812 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001813 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001814 // Move any kills to the new copy or extract instruction.
1815 if (UseMI->getOperand(1).isKill()) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001816 CopyMI->getOperand(1).setIsKill();
Bob Wilson852a7e32010-06-15 05:56:31 +00001817 if (LV)
1818 // Update live variables
1819 LV->replaceKillInstruction(SrcReg, UseMI, &*CopyMI);
1820 }
1821 UseMI->eraseFromParent();
1822 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001823 }
1824}
1825
Evan Chengc6dcce32010-05-17 23:24:12 +00001826static bool HasOtherRegSequenceUses(unsigned Reg, MachineInstr *RegSeq,
1827 MachineRegisterInfo *MRI) {
1828 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
1829 UE = MRI->use_end(); UI != UE; ++UI) {
1830 MachineInstr *UseMI = &*UI;
1831 if (UseMI != RegSeq && UseMI->isRegSequence())
1832 return true;
1833 }
1834 return false;
1835}
1836
Evan Cheng3d720fb2010-05-05 18:45:40 +00001837/// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
1838/// of the de-ssa process. This replaces sources of REG_SEQUENCE as
1839/// sub-register references of the register defined by REG_SEQUENCE. e.g.
1840///
1841/// %reg1029<def>, %reg1030<def> = VLD1q16 %reg1024<kill>, ...
1842/// %reg1031<def> = REG_SEQUENCE %reg1029<kill>, 5, %reg1030<kill>, 6
1843/// =>
1844/// %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
1845bool TwoAddressInstructionPass::EliminateRegSequences() {
1846 if (RegSequences.empty())
1847 return false;
1848
1849 for (unsigned i = 0, e = RegSequences.size(); i != e; ++i) {
1850 MachineInstr *MI = RegSequences[i];
1851 unsigned DstReg = MI->getOperand(0).getReg();
1852 if (MI->getOperand(0).getSubReg() ||
1853 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
1854 !(MI->getNumOperands() & 1)) {
1855 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1856 llvm_unreachable(0);
1857 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001858
Evan Cheng44bfdd32010-05-17 22:09:49 +00001859 bool IsImpDef = true;
Evan Chengb990a2f2010-05-14 23:21:14 +00001860 SmallVector<unsigned, 4> RealSrcs;
Evan Cheng0bcccac2010-05-11 00:04:31 +00001861 SmallSet<unsigned, 4> Seen;
Evan Cheng3d720fb2010-05-05 18:45:40 +00001862 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001863 // Nothing needs to be inserted for <undef> operands.
1864 if (MI->getOperand(i).isUndef()) {
1865 MI->getOperand(i).setReg(0);
1866 continue;
1867 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001868 unsigned SrcReg = MI->getOperand(i).getReg();
Pete Cooperef74ca62012-04-04 21:03:25 +00001869 unsigned SrcSubIdx = MI->getOperand(i).getSubReg();
Bob Wilson495de3b2010-12-17 01:21:12 +00001870 unsigned SubIdx = MI->getOperand(i+1).getImm();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001871 // DefMI of NULL means the value does not have a vreg in this block
1872 // i.e., its a physical register or a subreg.
1873 // In either case we force a copy to be generated.
1874 MachineInstr *DefMI = NULL;
1875 if (!MI->getOperand(i).getSubReg() &&
1876 !TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
1877 DefMI = MRI->getVRegDef(SrcReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001878 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001879
Pete Coopercd7f02b2012-01-18 04:16:16 +00001880 if (DefMI && DefMI->isImplicitDef()) {
Evan Chengb990a2f2010-05-14 23:21:14 +00001881 DefMI->eraseFromParent();
1882 continue;
1883 }
Evan Cheng44bfdd32010-05-17 22:09:49 +00001884 IsImpDef = false;
Evan Chengb990a2f2010-05-14 23:21:14 +00001885
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001886 // Remember COPY sources. These might be candidate for coalescing.
Pete Coopercd7f02b2012-01-18 04:16:16 +00001887 if (DefMI && DefMI->isCopy() && DefMI->getOperand(1).getSubReg())
Evan Chengb990a2f2010-05-14 23:21:14 +00001888 RealSrcs.push_back(DefMI->getOperand(1).getReg());
1889
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001890 bool isKill = MI->getOperand(i).isKill();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001891 if (!DefMI || !Seen.insert(SrcReg) ||
1892 MI->getParent() != DefMI->getParent() ||
Bob Wilson495de3b2010-12-17 01:21:12 +00001893 !isKill || HasOtherRegSequenceUses(SrcReg, MI, MRI) ||
1894 !TRI->getMatchingSuperRegClass(MRI->getRegClass(DstReg),
1895 MRI->getRegClass(SrcReg), SubIdx)) {
Evan Cheng054dbb82010-05-13 00:00:35 +00001896 // REG_SEQUENCE cannot have duplicated operands, add a copy.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001897 // Also add an copy if the source is live-in the block. We don't want
Evan Cheng054dbb82010-05-13 00:00:35 +00001898 // to end up with a partial-redef of a livein, e.g.
1899 // BB0:
1900 // reg1051:10<def> =
1901 // ...
1902 // BB1:
1903 // ... = reg1051:10
1904 // BB2:
1905 // reg1051:9<def> =
1906 // LiveIntervalAnalysis won't like it.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001907 //
1908 // If the REG_SEQUENCE doesn't kill its source, keeping live variables
1909 // correctly up to date becomes very difficult. Insert a copy.
Jakob Stoklund Olesene4b9c4f2010-08-09 20:19:16 +00001910
1911 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1912 // might insert a COPY that uses SrcReg after is was killed.
1913 if (isKill)
1914 for (unsigned j = i + 2; j < e; j += 2)
1915 if (MI->getOperand(j).getReg() == SrcReg) {
1916 MI->getOperand(j).setIsKill();
1917 isKill = false;
1918 break;
1919 }
1920
Evan Cheng054dbb82010-05-13 00:00:35 +00001921 MachineBasicBlock::iterator InsertLoc = MI;
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001922 MachineInstr *CopyMI = BuildMI(*MI->getParent(), InsertLoc,
1923 MI->getDebugLoc(), TII->get(TargetOpcode::COPY))
Bob Wilson495de3b2010-12-17 01:21:12 +00001924 .addReg(DstReg, RegState::Define, SubIdx)
Pete Cooperef74ca62012-04-04 21:03:25 +00001925 .addReg(SrcReg, getKillRegState(isKill), SrcSubIdx);
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001926 MI->getOperand(i).setReg(0);
Pete Coopercd7f02b2012-01-18 04:16:16 +00001927 if (LV && isKill && !TargetRegisterInfo::isPhysicalRegister(SrcReg))
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001928 LV->replaceKillInstruction(SrcReg, MI, CopyMI);
1929 DEBUG(dbgs() << "Inserted: " << *CopyMI);
Evan Cheng0bcccac2010-05-11 00:04:31 +00001930 }
1931 }
1932
1933 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1934 unsigned SrcReg = MI->getOperand(i).getReg();
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001935 if (!SrcReg) continue;
Evan Cheng53c779b2010-05-17 20:57:12 +00001936 unsigned SubIdx = MI->getOperand(i+1).getImm();
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001937 UpdateRegSequenceSrcs(SrcReg, DstReg, SubIdx, MRI, *TRI);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001938 }
1939
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001940 // Set <def,undef> flags on the first DstReg def in the basic block.
1941 // It marks the beginning of the live range. All the other defs are
1942 // read-modify-write.
1943 if (MachineInstr *Def = findFirstDef(DstReg, MRI)) {
1944 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
1945 MachineOperand &MO = Def->getOperand(i);
1946 if (MO.isReg() && MO.isDef() && MO.getReg() == DstReg)
1947 MO.setIsUndef();
1948 }
1949 // Make sure there is a full non-subreg imp-def operand on the
1950 // instruction. This shouldn't be necessary, but it seems that at least
1951 // RAFast requires it.
1952 Def->addRegisterDefined(DstReg, TRI);
1953 DEBUG(dbgs() << "First def: " << *Def);
1954 }
1955
Evan Cheng44bfdd32010-05-17 22:09:49 +00001956 if (IsImpDef) {
1957 DEBUG(dbgs() << "Turned: " << *MI << " into an IMPLICIT_DEF");
1958 MI->setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1959 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
Andrew Trick8247e0d2012-02-03 05:12:30 +00001960 MI->RemoveOperand(j);
Evan Cheng44bfdd32010-05-17 22:09:49 +00001961 } else {
1962 DEBUG(dbgs() << "Eliminated: " << *MI);
1963 MI->eraseFromParent();
1964 }
Evan Chengb990a2f2010-05-14 23:21:14 +00001965
Jakob Stoklund Olesenfe181f42010-06-18 23:10:20 +00001966 // Try coalescing some EXTRACT_SUBREG instructions. This can create
1967 // INSERT_SUBREG instructions that must have <undef> flags added by
1968 // LiveIntervalAnalysis, so only run it when LiveVariables is available.
1969 if (LV)
1970 CoalesceExtSubRegs(RealSrcs, DstReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001971 }
1972
Evan Chengfc6e6a92010-05-10 21:24:55 +00001973 RegSequences.clear();
Evan Cheng3d720fb2010-05-05 18:45:40 +00001974 return true;
1975}