Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame^] | 15 | #include "ARM.h" // FIXME: FACTOR ENUMS BETTER. |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 16 | #include "ARMInstPrinter.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 22 | using namespace llvm; |
| 23 | |
| 24 | // Include the auto-generated portion of the assembly writer. |
| 25 | #define MachineInstr MCInst |
| 26 | #define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE. |
| 27 | #define NO_ASM_WRITER_BOILERPLATE |
| 28 | #include "ARMGenAsmWriter.inc" |
| 29 | #undef MachineInstr |
| 30 | #undef ARMAsmPrinter |
| 31 | |
| 32 | void ARMInstPrinter::printInst(const MCInst *MI) { printInstruction(MI); } |
| 33 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 34 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 35 | const char *Modifier) { |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 36 | // FIXME: TURN ASSERT ON. |
| 37 | //assert((Modifier == 0 || Modifier[0] == 0) && "Cannot print modifiers"); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 38 | |
| 39 | const MCOperand &Op = MI->getOperand(OpNo); |
| 40 | if (Op.isReg()) { |
| 41 | O << getRegisterName(Op.getReg()); |
| 42 | } else if (Op.isImm()) { |
| 43 | O << '#' << Op.getImm(); |
| 44 | } else { |
| 45 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 46 | Op.getExpr()->print(O, &MAI); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 47 | } |
| 48 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 49 | |
| 50 | static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm, |
| 51 | const MCAsmInfo *MAI) { |
| 52 | // Break it up into two parts that make up a shifter immediate. |
| 53 | V = ARM_AM::getSOImmVal(V); |
| 54 | assert(V != -1 && "Not a valid so_imm value!"); |
| 55 | |
| 56 | unsigned Imm = ARM_AM::getSOImmValImm(V); |
| 57 | unsigned Rot = ARM_AM::getSOImmValRot(V); |
| 58 | |
| 59 | // Print low-level immediate formation info, per |
| 60 | // A5.1.3: "Data-processing operands - Immediate". |
| 61 | if (Rot) { |
| 62 | O << "#" << Imm << ", " << Rot; |
| 63 | // Pretty printed version. |
| 64 | if (VerboseAsm) |
| 65 | O << ' ' << MAI->getCommentString() |
| 66 | << ' ' << (int)ARM_AM::rotr32(Imm, Rot); |
| 67 | } else { |
| 68 | O << "#" << Imm; |
| 69 | } |
| 70 | } |
| 71 | |
| 72 | |
| 73 | /// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit |
| 74 | /// immediate in bits 0-7. |
| 75 | void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum) { |
| 76 | const MCOperand &MO = MI->getOperand(OpNum); |
| 77 | assert(MO.isImm() && "Not a valid so_imm value!"); |
| 78 | printSOImm(O, MO.getImm(), VerboseAsm, &MAI); |
| 79 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 80 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 81 | /// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov' |
| 82 | /// followed by an 'orr' to materialize. |
| 83 | void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum) { |
| 84 | // FIXME: REMOVE this method. |
| 85 | abort(); |
| 86 | } |
| 87 | |
| 88 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 89 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 90 | // REG 0 0 - e.g. R5 |
| 91 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 92 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
| 93 | void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum) { |
| 94 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 95 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 96 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 97 | |
| 98 | O << getRegisterName(MO1.getReg()); |
| 99 | |
| 100 | // Print the shift opc. |
| 101 | O << ", " |
| 102 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())) |
| 103 | << ' '; |
| 104 | |
| 105 | if (MO2.getReg()) { |
| 106 | O << getRegisterName(MO2.getReg()); |
| 107 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 108 | } else { |
| 109 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 110 | } |
| 111 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 112 | |
| 113 | |
| 114 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op) { |
| 115 | const MCOperand &MO1 = MI->getOperand(Op); |
| 116 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 117 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 118 | |
| 119 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 120 | printOperand(MI, Op); |
| 121 | return; |
| 122 | } |
| 123 | |
| 124 | O << "[" << getRegisterName(MO1.getReg()); |
| 125 | |
| 126 | if (!MO2.getReg()) { |
| 127 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
| 128 | O << ", #" |
| 129 | << (char)ARM_AM::getAM2Op(MO3.getImm()) |
| 130 | << ARM_AM::getAM2Offset(MO3.getImm()); |
| 131 | O << "]"; |
| 132 | return; |
| 133 | } |
| 134 | |
| 135 | O << ", " |
| 136 | << (char)ARM_AM::getAM2Op(MO3.getImm()) |
| 137 | << getRegisterName(MO2.getReg()); |
| 138 | |
| 139 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 140 | O << ", " |
| 141 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 142 | << " #" << ShImm; |
| 143 | O << "]"; |
| 144 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 145 | |
| 146 | |
| 147 | void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum, |
| 148 | const char *Modifier) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 149 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 150 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 151 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 152 | if (Modifier && strcmp(Modifier, "submode") == 0) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 153 | if (MO1.getReg() == ARM::SP) { |
| 154 | // FIXME |
| 155 | bool isLDM = (MI->getOpcode() == ARM::LDM || |
| 156 | MI->getOpcode() == ARM::LDM_RET || |
| 157 | MI->getOpcode() == ARM::t2LDM || |
| 158 | MI->getOpcode() == ARM::t2LDM_RET); |
| 159 | O << ARM_AM::getAMSubModeAltStr(Mode, isLDM); |
| 160 | } else |
| 161 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 162 | } else if (Modifier && strcmp(Modifier, "wide") == 0) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 163 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
| 164 | if (Mode == ARM_AM::ia) |
| 165 | O << ".w"; |
| 166 | } else { |
| 167 | printOperand(MI, OpNum); |
| 168 | if (ARM_AM::getAM4WBFlag(MO2.getImm())) |
| 169 | O << "!"; |
| 170 | } |
| 171 | } |
| 172 | |
| 173 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum) { |
| 174 | O << "{"; |
| 175 | // Always skip the first operand, it's the optional (and implicit writeback). |
| 176 | for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 177 | if (i != OpNum+1) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 178 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 179 | } |
| 180 | O << "}"; |
| 181 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 182 | |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame^] | 183 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum) { |
| 184 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 185 | if (CC != ARMCC::AL) |
| 186 | O << ARMCondCodeToString(CC); |
| 187 | } |
| 188 | |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 189 | |
Chris Lattner | a70e644 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 190 | void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum, |
| 191 | const char *Modifier) { |
| 192 | // FIXME: remove this. |
| 193 | abort(); |
| 194 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 195 | |
| 196 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum) { |
| 197 | // FIXME: remove this. |
| 198 | abort(); |
| 199 | } |