blob: b6521e1cc0082262ba10f922ac21b07a048e0ae3 [file] [log] [blame]
Dale Johannesen72f15962007-07-13 17:31:29 +00001//===----- SchedulePostRAList.cpp - list scheduler ------------------------===//
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements a top-down list scheduler, using standard algorithms.
11// The basic approach uses a priority queue of available nodes to schedule.
12// One at a time, nodes are taken from the priority queue (thus in priority
13// order), checked for legality to schedule, and emitted if legal.
14//
15// Nodes may not be legal to schedule either due to structural hazards (e.g.
16// pipeline or resource constraints) or because an input to the instruction has
17// not completed execution.
18//
19//===----------------------------------------------------------------------===//
20
21#define DEBUG_TYPE "post-RA-sched"
Dan Gohman6dc75fe2009-02-06 17:12:10 +000022#include "ScheduleDAGInstrs.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000023#include "llvm/CodeGen/Passes.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000024#include "llvm/CodeGen/LatencyPriorityQueue.h"
25#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman3f237442008-12-16 03:25:46 +000026#include "llvm/CodeGen/MachineDominators.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohman3f237442008-12-16 03:25:46 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman21d90032008-11-25 00:52:40 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2836c282009-01-16 01:33:36 +000030#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Dan Gohmanbed353d2009-02-10 23:29:38 +000031#include "llvm/Target/TargetLowering.h"
Dan Gohman79ce2762009-01-15 19:20:50 +000032#include "llvm/Target/TargetMachine.h"
Dan Gohman21d90032008-11-25 00:52:40 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner459525d2008-01-14 19:00:06 +000035#include "llvm/Support/Compiler.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000036#include "llvm/Support/Debug.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000037#include "llvm/ADT/Statistic.h"
Dan Gohman21d90032008-11-25 00:52:40 +000038#include <map>
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000039using namespace llvm;
40
Dan Gohman2836c282009-01-16 01:33:36 +000041STATISTIC(NumNoops, "Number of noops inserted");
Dan Gohman343f0c02008-11-19 23:18:57 +000042STATISTIC(NumStalls, "Number of pipeline stalls");
43
Dan Gohman21d90032008-11-25 00:52:40 +000044static cl::opt<bool>
45EnableAntiDepBreaking("break-anti-dependencies",
Dan Gohman00dc84a2008-12-16 19:27:52 +000046 cl::desc("Break post-RA scheduling anti-dependencies"),
47 cl::init(true), cl::Hidden);
Dan Gohman21d90032008-11-25 00:52:40 +000048
Dan Gohman2836c282009-01-16 01:33:36 +000049static cl::opt<bool>
50EnablePostRAHazardAvoidance("avoid-hazards",
51 cl::desc("Enable simple hazard-avoidance"),
52 cl::init(true), cl::Hidden);
53
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000054namespace {
Dan Gohman343f0c02008-11-19 23:18:57 +000055 class VISIBILITY_HIDDEN PostRAScheduler : public MachineFunctionPass {
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000056 public:
57 static char ID;
Dan Gohman343f0c02008-11-19 23:18:57 +000058 PostRAScheduler() : MachineFunctionPass(&ID) {}
Dan Gohman21d90032008-11-25 00:52:40 +000059
Dan Gohman3f237442008-12-16 03:25:46 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineDominatorTree>();
62 AU.addPreserved<MachineDominatorTree>();
63 AU.addRequired<MachineLoopInfo>();
64 AU.addPreserved<MachineLoopInfo>();
65 MachineFunctionPass::getAnalysisUsage(AU);
66 }
67
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000068 const char *getPassName() const {
Dan Gohman21d90032008-11-25 00:52:40 +000069 return "Post RA top-down list latency scheduler";
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000070 }
71
72 bool runOnMachineFunction(MachineFunction &Fn);
73 };
Dan Gohman343f0c02008-11-19 23:18:57 +000074 char PostRAScheduler::ID = 0;
75
76 class VISIBILITY_HIDDEN SchedulePostRATDList : public ScheduleDAGInstrs {
Dan Gohman343f0c02008-11-19 23:18:57 +000077 /// AvailableQueue - The priority queue to use for the available SUnits.
78 ///
79 LatencyPriorityQueue AvailableQueue;
80
81 /// PendingQueue - This contains all of the instructions whose operands have
82 /// been issued, but their results are not ready yet (due to the latency of
83 /// the operation). Once the operands becomes available, the instruction is
84 /// added to the AvailableQueue.
85 std::vector<SUnit*> PendingQueue;
86
Dan Gohman21d90032008-11-25 00:52:40 +000087 /// Topo - A topological ordering for SUnits.
88 ScheduleDAGTopologicalSort Topo;
Dan Gohman343f0c02008-11-19 23:18:57 +000089
Dan Gohman79ce2762009-01-15 19:20:50 +000090 /// AllocatableSet - The set of allocatable registers.
91 /// We'll be ignoring anti-dependencies on non-allocatable registers,
92 /// because they may not be safe to break.
93 const BitVector AllocatableSet;
94
Dan Gohman2836c282009-01-16 01:33:36 +000095 /// HazardRec - The hazard recognizer to use.
96 ScheduleHazardRecognizer *HazardRec;
97
Dan Gohman9e64bbb2009-02-10 23:27:53 +000098 /// Classes - For live regs that are only used in one register class in a
99 /// live range, the register class. If the register is not live, the
100 /// corresponding value is null. If the register is live but used in
101 /// multiple register classes, the corresponding value is -1 casted to a
102 /// pointer.
103 const TargetRegisterClass *
104 Classes[TargetRegisterInfo::FirstVirtualRegister];
105
106 /// RegRegs - Map registers to all their references within a live range.
107 std::multimap<unsigned, MachineOperand *> RegRefs;
108
109 /// The index of the most recent kill (proceding bottom-up), or ~0u if
110 /// the register is not live.
111 unsigned KillIndices[TargetRegisterInfo::FirstVirtualRegister];
112
113 /// The index of the most recent complete def (proceding bottom up), or ~0u
114 /// if the register is live.
115 unsigned DefIndices[TargetRegisterInfo::FirstVirtualRegister];
116
Dan Gohman21d90032008-11-25 00:52:40 +0000117 public:
Dan Gohman79ce2762009-01-15 19:20:50 +0000118 SchedulePostRATDList(MachineFunction &MF,
Dan Gohman3f237442008-12-16 03:25:46 +0000119 const MachineLoopInfo &MLI,
Dan Gohman2836c282009-01-16 01:33:36 +0000120 const MachineDominatorTree &MDT,
121 ScheduleHazardRecognizer *HR)
Dan Gohman79ce2762009-01-15 19:20:50 +0000122 : ScheduleDAGInstrs(MF, MLI, MDT), Topo(SUnits),
Dan Gohman2836c282009-01-16 01:33:36 +0000123 AllocatableSet(TRI->getAllocatableSet(MF)),
124 HazardRec(HR) {}
125
126 ~SchedulePostRATDList() {
127 delete HazardRec;
128 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000129
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000130 /// StartBlock - Initialize register live-range state for scheduling in
131 /// this block.
132 ///
133 void StartBlock(MachineBasicBlock *BB);
134
135 /// Schedule - Schedule the instruction range using list scheduling.
136 ///
Dan Gohman343f0c02008-11-19 23:18:57 +0000137 void Schedule();
138
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000139 /// Observe - Update liveness information to account for the current
140 /// instruction, which will not be scheduled.
141 ///
Dan Gohman47ac0f02009-02-11 04:27:20 +0000142 void Observe(MachineInstr *MI, unsigned Count);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000143
144 /// FinishBlock - Clean up register live-range state.
145 ///
146 void FinishBlock();
147
Dan Gohman343f0c02008-11-19 23:18:57 +0000148 private:
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000149 void PrescanInstruction(MachineInstr *MI);
150 void ScanInstruction(MachineInstr *MI, unsigned Count);
Dan Gohman54e4c362008-12-09 22:54:47 +0000151 void ReleaseSucc(SUnit *SU, SDep *SuccEdge);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000152 void ReleaseSuccessors(SUnit *SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000153 void ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle);
154 void ListScheduleTopDown();
Dan Gohman21d90032008-11-25 00:52:40 +0000155 bool BreakAntiDependencies();
Dan Gohman343f0c02008-11-19 23:18:57 +0000156 };
Dan Gohman2836c282009-01-16 01:33:36 +0000157
158 /// SimpleHazardRecognizer - A *very* simple hazard recognizer. It uses
159 /// a coarse classification and attempts to avoid that instructions of
160 /// a given class aren't grouped too densely together.
161 class SimpleHazardRecognizer : public ScheduleHazardRecognizer {
162 /// Class - A simple classification for SUnits.
163 enum Class {
164 Other, Load, Store
165 };
166
167 /// Window - The Class values of the most recently issued
168 /// instructions.
169 Class Window[8];
170
171 /// getClass - Classify the given SUnit.
172 Class getClass(const SUnit *SU) {
173 const MachineInstr *MI = SU->getInstr();
174 const TargetInstrDesc &TID = MI->getDesc();
175 if (TID.mayLoad())
176 return Load;
177 if (TID.mayStore())
178 return Store;
179 return Other;
180 }
181
182 /// Step - Rotate the existing entries in Window and insert the
183 /// given class value in position as the most recent.
184 void Step(Class C) {
185 std::copy(Window+1, array_endof(Window), Window);
186 Window[array_lengthof(Window)-1] = C;
187 }
188
189 public:
190 SimpleHazardRecognizer() : Window() {}
191
192 virtual HazardType getHazardType(SUnit *SU) {
193 Class C = getClass(SU);
194 if (C == Other)
195 return NoHazard;
196 unsigned Score = 0;
Dan Gohman79ce4ce2009-01-16 17:55:08 +0000197 for (unsigned i = 0; i != array_lengthof(Window); ++i)
Dan Gohman2836c282009-01-16 01:33:36 +0000198 if (Window[i] == C)
199 Score += i + 1;
200 if (Score > array_lengthof(Window) * 2)
201 return Hazard;
202 return NoHazard;
203 }
204
205 virtual void EmitInstruction(SUnit *SU) {
206 Step(getClass(SU));
207 }
208
209 virtual void AdvanceCycle() {
210 Step(Other);
211 }
212 };
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000213}
214
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000215/// isSchedulingBoundary - Test if the given instruction should be
216/// considered a scheduling boundary. This primarily includes labels
217/// and terminators.
218///
219static bool isSchedulingBoundary(const MachineInstr *MI,
220 const MachineFunction &MF) {
221 // Terminators and labels can't be scheduled around.
222 if (MI->getDesc().isTerminator() || MI->isLabel())
223 return true;
224
Dan Gohmanbed353d2009-02-10 23:29:38 +0000225 // Don't attempt to schedule around any instruction that modifies
226 // a stack-oriented pointer, as it's unlikely to be profitable. This
227 // saves compile time, because it doesn't require every single
228 // stack slot reference to depend on the instruction that does the
229 // modification.
230 const TargetLowering &TLI = *MF.getTarget().getTargetLowering();
231 if (MI->modifiesRegister(TLI.getStackPointerRegisterToSaveRestore()))
232 return true;
233
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000234 return false;
235}
236
Dan Gohman343f0c02008-11-19 23:18:57 +0000237bool PostRAScheduler::runOnMachineFunction(MachineFunction &Fn) {
238 DOUT << "PostRAScheduler\n";
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000239
Dan Gohman3f237442008-12-16 03:25:46 +0000240 const MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>();
241 const MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
Dan Gohman2836c282009-01-16 01:33:36 +0000242 ScheduleHazardRecognizer *HR = EnablePostRAHazardAvoidance ?
243 new SimpleHazardRecognizer :
244 new ScheduleHazardRecognizer();
Dan Gohman3f237442008-12-16 03:25:46 +0000245
Dan Gohman2836c282009-01-16 01:33:36 +0000246 SchedulePostRATDList Scheduler(Fn, MLI, MDT, HR);
Dan Gohman79ce2762009-01-15 19:20:50 +0000247
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000248 // Loop over all of the basic blocks
249 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
Dan Gohman343f0c02008-11-19 23:18:57 +0000250 MBB != MBBe; ++MBB) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000251 // Initialize register live-range state for scheduling in this block.
252 Scheduler.StartBlock(MBB);
253
Dan Gohmanf7119392009-01-16 22:10:20 +0000254 // Schedule each sequence of instructions not interrupted by a label
255 // or anything else that effectively needs to shut down scheduling.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000256 MachineBasicBlock::iterator Current = MBB->end();
Dan Gohman47ac0f02009-02-11 04:27:20 +0000257 unsigned Count = MBB->size(), CurrentCount = Count;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000258 for (MachineBasicBlock::iterator I = Current; I != MBB->begin(); ) {
259 MachineInstr *MI = prior(I);
260 if (isSchedulingBoundary(MI, Fn)) {
261 if (I != Current) {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000262 Scheduler.Run(MBB, I, Current, CurrentCount);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000263 Scheduler.EmitSchedule();
264 }
Dan Gohman47ac0f02009-02-11 04:27:20 +0000265 Scheduler.Observe(MI, Count);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000266 Current = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000267 CurrentCount = Count - 1;
Dan Gohmanf7119392009-01-16 22:10:20 +0000268 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000269 I = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000270 --Count;
Dan Gohman43f07fb2009-02-03 18:57:45 +0000271 }
Dan Gohman47ac0f02009-02-11 04:27:20 +0000272 assert(Count == 0 && "Instruction count mismatch!");
273 if (MBB->begin() != Current) {
274 assert(CurrentCount != 0 && "Instruction count mismatch!");
275 Scheduler.Run(MBB, MBB->begin(), Current, CurrentCount);
276 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000277 Scheduler.EmitSchedule();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000278
279 // Clean up register live-range state.
280 Scheduler.FinishBlock();
Dan Gohman343f0c02008-11-19 23:18:57 +0000281 }
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000282
283 return true;
284}
285
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000286/// StartBlock - Initialize register live-range state for scheduling in
287/// this block.
Dan Gohman21d90032008-11-25 00:52:40 +0000288///
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000289void SchedulePostRATDList::StartBlock(MachineBasicBlock *BB) {
290 // Call the superclass.
291 ScheduleDAGInstrs::StartBlock(BB);
Dan Gohman21d90032008-11-25 00:52:40 +0000292
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000293 // Clear out the register class data.
294 std::fill(Classes, array_endof(Classes),
295 static_cast<const TargetRegisterClass *>(0));
Dan Gohman21d90032008-11-25 00:52:40 +0000296
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000297 // Initialize the indices to indicate that no registers are live.
Dan Gohman6c3643c2008-12-19 22:23:43 +0000298 std::fill(KillIndices, array_endof(KillIndices), ~0u);
Dan Gohman21d90032008-11-25 00:52:40 +0000299 std::fill(DefIndices, array_endof(DefIndices), BB->size());
300
301 // Determine the live-out physregs for this block.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000302 if (!BB->empty() && BB->back().getDesc().isReturn())
Dan Gohman21d90032008-11-25 00:52:40 +0000303 // In a return block, examine the function live-out regs.
304 for (MachineRegisterInfo::liveout_iterator I = MRI.liveout_begin(),
305 E = MRI.liveout_end(); I != E; ++I) {
306 unsigned Reg = *I;
307 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
308 KillIndices[Reg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000309 DefIndices[Reg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000310 // Repeat, for all aliases.
311 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
312 unsigned AliasReg = *Alias;
313 Classes[AliasReg] = reinterpret_cast<TargetRegisterClass *>(-1);
314 KillIndices[AliasReg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000315 DefIndices[AliasReg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000316 }
317 }
318 else
319 // In a non-return block, examine the live-in regs of all successors.
320 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
Dan Gohman47ac0f02009-02-11 04:27:20 +0000321 SE = BB->succ_end(); SI != SE; ++SI)
Dan Gohman21d90032008-11-25 00:52:40 +0000322 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
323 E = (*SI)->livein_end(); I != E; ++I) {
324 unsigned Reg = *I;
325 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
326 KillIndices[Reg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000327 DefIndices[Reg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000328 // Repeat, for all aliases.
329 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
330 unsigned AliasReg = *Alias;
331 Classes[AliasReg] = reinterpret_cast<TargetRegisterClass *>(-1);
332 KillIndices[AliasReg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000333 DefIndices[AliasReg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000334 }
335 }
336
337 // Consider callee-saved registers as live-out, since we're running after
338 // prologue/epilogue insertion so there's no way to add additional
339 // saved registers.
340 //
341 // TODO: If the callee saves and restores these, then we can potentially
342 // use them between the save and the restore. To do that, we could scan
343 // the exit blocks to see which of these registers are defined.
Dan Gohman00dc84a2008-12-16 19:27:52 +0000344 // Alternatively, callee-saved registers that aren't saved and restored
Dan Gohmanebb0a312008-12-03 19:30:13 +0000345 // could be marked live-in in every block.
Dan Gohman21d90032008-11-25 00:52:40 +0000346 for (const unsigned *I = TRI->getCalleeSavedRegs(); *I; ++I) {
347 unsigned Reg = *I;
348 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
349 KillIndices[Reg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000350 DefIndices[Reg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000351 // Repeat, for all aliases.
352 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
353 unsigned AliasReg = *Alias;
354 Classes[AliasReg] = reinterpret_cast<TargetRegisterClass *>(-1);
355 KillIndices[AliasReg] = BB->size();
Dan Gohman6c3643c2008-12-19 22:23:43 +0000356 DefIndices[AliasReg] = ~0u;
Dan Gohman21d90032008-11-25 00:52:40 +0000357 }
358 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000359}
360
361/// Schedule - Schedule the instruction range using list scheduling.
362///
363void SchedulePostRATDList::Schedule() {
364 DOUT << "********** List Scheduling **********\n";
365
366 // Build the scheduling graph.
367 BuildSchedGraph();
368
369 if (EnableAntiDepBreaking) {
370 if (BreakAntiDependencies()) {
371 // We made changes. Update the dependency graph.
372 // Theoretically we could update the graph in place:
373 // When a live range is changed to use a different register, remove
374 // the def's anti-dependence *and* output-dependence edges due to
375 // that register, and add new anti-dependence and output-dependence
376 // edges based on the next live range of the register.
377 SUnits.clear();
378 EntrySU = SUnit();
379 ExitSU = SUnit();
380 BuildSchedGraph();
381 }
382 }
383
384 AvailableQueue.initNodes(SUnits);
385
386 ListScheduleTopDown();
387
388 AvailableQueue.releaseState();
389}
390
391/// Observe - Update liveness information to account for the current
392/// instruction, which will not be scheduled.
393///
Dan Gohman47ac0f02009-02-11 04:27:20 +0000394void SchedulePostRATDList::Observe(MachineInstr *MI, unsigned Count) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000395 PrescanInstruction(MI);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000396 ScanInstruction(MI, Count);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000397}
398
399/// FinishBlock - Clean up register live-range state.
400///
401void SchedulePostRATDList::FinishBlock() {
402 RegRefs.clear();
403
404 // Call the superclass.
405 ScheduleDAGInstrs::FinishBlock();
406}
407
408/// getInstrOperandRegClass - Return register class of the operand of an
409/// instruction of the specified TargetInstrDesc.
410static const TargetRegisterClass*
411getInstrOperandRegClass(const TargetRegisterInfo *TRI,
412 const TargetInstrDesc &II, unsigned Op) {
413 if (Op >= II.getNumOperands())
414 return NULL;
415 if (II.OpInfo[Op].isLookupPtrRegClass())
416 return TRI->getPointerRegClass();
417 return TRI->getRegClass(II.OpInfo[Op].RegClass);
418}
419
420/// CriticalPathStep - Return the next SUnit after SU on the bottom-up
421/// critical path.
422static SDep *CriticalPathStep(SUnit *SU) {
423 SDep *Next = 0;
424 unsigned NextDepth = 0;
425 // Find the predecessor edge with the greatest depth.
426 for (SUnit::pred_iterator P = SU->Preds.begin(), PE = SU->Preds.end();
427 P != PE; ++P) {
428 SUnit *PredSU = P->getSUnit();
429 unsigned PredLatency = P->getLatency();
430 unsigned PredTotalLatency = PredSU->getDepth() + PredLatency;
431 // In the case of a latency tie, prefer an anti-dependency edge over
432 // other types of edges.
433 if (NextDepth < PredTotalLatency ||
434 (NextDepth == PredTotalLatency && P->getKind() == SDep::Anti)) {
435 NextDepth = PredTotalLatency;
436 Next = &*P;
437 }
438 }
439 return Next;
440}
441
442void SchedulePostRATDList::PrescanInstruction(MachineInstr *MI) {
443 // Scan the register operands for this instruction and update
444 // Classes and RegRefs.
445 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
446 MachineOperand &MO = MI->getOperand(i);
447 if (!MO.isReg()) continue;
448 unsigned Reg = MO.getReg();
449 if (Reg == 0) continue;
450 const TargetRegisterClass *NewRC =
451 getInstrOperandRegClass(TRI, MI->getDesc(), i);
452
453 // For now, only allow the register to be changed if its register
454 // class is consistent across all uses.
455 if (!Classes[Reg] && NewRC)
456 Classes[Reg] = NewRC;
457 else if (!NewRC || Classes[Reg] != NewRC)
458 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
459
460 // Now check for aliases.
461 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
462 // If an alias of the reg is used during the live range, give up.
463 // Note that this allows us to skip checking if AntiDepReg
464 // overlaps with any of the aliases, among other things.
465 unsigned AliasReg = *Alias;
466 if (Classes[AliasReg]) {
467 Classes[AliasReg] = reinterpret_cast<TargetRegisterClass *>(-1);
468 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
469 }
470 }
471
472 // If we're still willing to consider this register, note the reference.
473 if (Classes[Reg] != reinterpret_cast<TargetRegisterClass *>(-1))
474 RegRefs.insert(std::make_pair(Reg, &MO));
475 }
476}
477
478void SchedulePostRATDList::ScanInstruction(MachineInstr *MI,
479 unsigned Count) {
480 // Update liveness.
481 // Proceding upwards, registers that are defed but not used in this
482 // instruction are now dead.
483 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
484 MachineOperand &MO = MI->getOperand(i);
485 if (!MO.isReg()) continue;
486 unsigned Reg = MO.getReg();
487 if (Reg == 0) continue;
488 if (!MO.isDef()) continue;
489 // Ignore two-addr defs.
490 if (MI->isRegReDefinedByTwoAddr(i)) continue;
491
492 DefIndices[Reg] = Count;
493 KillIndices[Reg] = ~0u;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000494 assert(((KillIndices[Reg] == ~0u) !=
495 (DefIndices[Reg] == ~0u)) &&
496 "Kill and Def maps aren't consistent for Reg!");
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000497 Classes[Reg] = 0;
498 RegRefs.erase(Reg);
499 // Repeat, for all subregs.
500 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
501 *Subreg; ++Subreg) {
502 unsigned SubregReg = *Subreg;
503 DefIndices[SubregReg] = Count;
504 KillIndices[SubregReg] = ~0u;
505 Classes[SubregReg] = 0;
506 RegRefs.erase(SubregReg);
507 }
508 // Conservatively mark super-registers as unusable.
509 for (const unsigned *Super = TRI->getSuperRegisters(Reg);
510 *Super; ++Super) {
511 unsigned SuperReg = *Super;
512 Classes[SuperReg] = reinterpret_cast<TargetRegisterClass *>(-1);
513 }
514 }
515 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
516 MachineOperand &MO = MI->getOperand(i);
517 if (!MO.isReg()) continue;
518 unsigned Reg = MO.getReg();
519 if (Reg == 0) continue;
520 if (!MO.isUse()) continue;
521
522 const TargetRegisterClass *NewRC =
523 getInstrOperandRegClass(TRI, MI->getDesc(), i);
524
525 // For now, only allow the register to be changed if its register
526 // class is consistent across all uses.
527 if (!Classes[Reg] && NewRC)
528 Classes[Reg] = NewRC;
529 else if (!NewRC || Classes[Reg] != NewRC)
530 Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1);
531
532 RegRefs.insert(std::make_pair(Reg, &MO));
533
534 // It wasn't previously live but now it is, this is a kill.
535 if (KillIndices[Reg] == ~0u) {
536 KillIndices[Reg] = Count;
537 DefIndices[Reg] = ~0u;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000538 assert(((KillIndices[Reg] == ~0u) !=
539 (DefIndices[Reg] == ~0u)) &&
540 "Kill and Def maps aren't consistent for Reg!");
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000541 }
542 // Repeat, for all aliases.
543 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
544 unsigned AliasReg = *Alias;
545 if (KillIndices[AliasReg] == ~0u) {
546 KillIndices[AliasReg] = Count;
547 DefIndices[AliasReg] = ~0u;
548 }
549 }
550 }
551}
552
553/// BreakAntiDependencies - Identifiy anti-dependencies along the critical path
554/// of the ScheduleDAG and break them by renaming registers.
555///
556bool SchedulePostRATDList::BreakAntiDependencies() {
557 // The code below assumes that there is at least one instruction,
558 // so just duck out immediately if the block is empty.
559 if (SUnits.empty()) return false;
560
561 // Find the node at the bottom of the critical path.
562 SUnit *Max = 0;
563 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
564 SUnit *SU = &SUnits[i];
565 if (!Max || SU->getDepth() + SU->Latency > Max->getDepth() + Max->Latency)
566 Max = SU;
567 }
568
569 DOUT << "Critical path has total latency "
570 << (Max->getDepth() + Max->Latency) << "\n";
571
572 // Track progress along the critical path through the SUnit graph as we walk
573 // the instructions.
574 SUnit *CriticalPathSU = Max;
575 MachineInstr *CriticalPathMI = CriticalPathSU->getInstr();
Dan Gohman21d90032008-11-25 00:52:40 +0000576
577 // Consider this pattern:
578 // A = ...
579 // ... = A
580 // A = ...
581 // ... = A
582 // A = ...
583 // ... = A
584 // A = ...
585 // ... = A
586 // There are three anti-dependencies here, and without special care,
587 // we'd break all of them using the same register:
588 // A = ...
589 // ... = A
590 // B = ...
591 // ... = B
592 // B = ...
593 // ... = B
594 // B = ...
595 // ... = B
596 // because at each anti-dependence, B is the first register that
597 // isn't A which is free. This re-introduces anti-dependencies
598 // at all but one of the original anti-dependencies that we were
599 // trying to break. To avoid this, keep track of the most recent
600 // register that each register was replaced with, avoid avoid
601 // using it to repair an anti-dependence on the same register.
602 // This lets us produce this:
603 // A = ...
604 // ... = A
605 // B = ...
606 // ... = B
607 // C = ...
608 // ... = C
609 // B = ...
610 // ... = B
611 // This still has an anti-dependence on B, but at least it isn't on the
612 // original critical path.
613 //
614 // TODO: If we tracked more than one register here, we could potentially
615 // fix that remaining critical edge too. This is a little more involved,
616 // because unlike the most recent register, less recent registers should
617 // still be considered, though only if no other registers are available.
618 unsigned LastNewReg[TargetRegisterInfo::FirstVirtualRegister] = {};
619
Dan Gohman21d90032008-11-25 00:52:40 +0000620 // Attempt to break anti-dependence edges on the critical path. Walk the
621 // instructions from the bottom up, tracking information about liveness
622 // as we go to help determine which registers are available.
623 bool Changed = false;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000624 unsigned Count = InsertPosIndex - 1;
625 for (MachineBasicBlock::iterator I = InsertPos, E = Begin;
Dan Gohman43f07fb2009-02-03 18:57:45 +0000626 I != E; --Count) {
627 MachineInstr *MI = --I;
Dan Gohman21d90032008-11-25 00:52:40 +0000628
Dan Gohman490b1832008-12-05 05:30:02 +0000629 // After regalloc, IMPLICIT_DEF instructions aren't safe to treat as
630 // dependence-breaking. In the case of an INSERT_SUBREG, the IMPLICIT_DEF
631 // is left behind appearing to clobber the super-register, while the
632 // subregister needs to remain live. So we just ignore them.
633 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
634 continue;
635
Dan Gohman00dc84a2008-12-16 19:27:52 +0000636 // Check if this instruction has a dependence on the critical path that
637 // is an anti-dependence that we may be able to break. If it is, set
638 // AntiDepReg to the non-zero register associated with the anti-dependence.
639 //
640 // We limit our attention to the critical path as a heuristic to avoid
641 // breaking anti-dependence edges that aren't going to significantly
642 // impact the overall schedule. There are a limited number of registers
643 // and we want to save them for the important edges.
644 //
645 // TODO: Instructions with multiple defs could have multiple
646 // anti-dependencies. The current code here only knows how to break one
647 // edge per instruction. Note that we'd have to be able to break all of
648 // the anti-dependencies in an instruction in order to be effective.
649 unsigned AntiDepReg = 0;
650 if (MI == CriticalPathMI) {
651 if (SDep *Edge = CriticalPathStep(CriticalPathSU)) {
652 SUnit *NextSU = Edge->getSUnit();
653
654 // Only consider anti-dependence edges.
655 if (Edge->getKind() == SDep::Anti) {
656 AntiDepReg = Edge->getReg();
657 assert(AntiDepReg != 0 && "Anti-dependence on reg0?");
658 // Don't break anti-dependencies on non-allocatable registers.
Dan Gohman49bb50e2009-01-16 21:57:43 +0000659 if (!AllocatableSet.test(AntiDepReg))
660 AntiDepReg = 0;
661 else {
Dan Gohman00dc84a2008-12-16 19:27:52 +0000662 // If the SUnit has other dependencies on the SUnit that it
663 // anti-depends on, don't bother breaking the anti-dependency
664 // since those edges would prevent such units from being
665 // scheduled past each other regardless.
666 //
667 // Also, if there are dependencies on other SUnits with the
668 // same register as the anti-dependency, don't attempt to
669 // break it.
670 for (SUnit::pred_iterator P = CriticalPathSU->Preds.begin(),
671 PE = CriticalPathSU->Preds.end(); P != PE; ++P)
672 if (P->getSUnit() == NextSU ?
673 (P->getKind() != SDep::Anti || P->getReg() != AntiDepReg) :
674 (P->getKind() == SDep::Data && P->getReg() == AntiDepReg)) {
675 AntiDepReg = 0;
676 break;
677 }
678 }
679 }
680 CriticalPathSU = NextSU;
681 CriticalPathMI = CriticalPathSU->getInstr();
682 } else {
683 // We've reached the end of the critical path.
684 CriticalPathSU = 0;
685 CriticalPathMI = 0;
686 }
687 }
Dan Gohman21d90032008-11-25 00:52:40 +0000688
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000689 PrescanInstruction(MI);
690
691 // If this instruction has a use of AntiDepReg, breaking it
692 // is invalid.
Dan Gohman21d90032008-11-25 00:52:40 +0000693 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
694 MachineOperand &MO = MI->getOperand(i);
695 if (!MO.isReg()) continue;
696 unsigned Reg = MO.getReg();
697 if (Reg == 0) continue;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000698 if (MO.isUse() && AntiDepReg == Reg) {
Dan Gohman21d90032008-11-25 00:52:40 +0000699 AntiDepReg = 0;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000700 break;
Dan Gohman21d90032008-11-25 00:52:40 +0000701 }
Dan Gohman21d90032008-11-25 00:52:40 +0000702 }
703
704 // Determine AntiDepReg's register class, if it is live and is
705 // consistently used within a single class.
706 const TargetRegisterClass *RC = AntiDepReg != 0 ? Classes[AntiDepReg] : 0;
Nick Lewyckya89d1022008-11-27 17:29:52 +0000707 assert((AntiDepReg == 0 || RC != NULL) &&
Dan Gohman21d90032008-11-25 00:52:40 +0000708 "Register should be live if it's causing an anti-dependence!");
709 if (RC == reinterpret_cast<TargetRegisterClass *>(-1))
710 AntiDepReg = 0;
711
712 // Look for a suitable register to use to break the anti-depenence.
713 //
714 // TODO: Instead of picking the first free register, consider which might
715 // be the best.
716 if (AntiDepReg != 0) {
Dan Gohman79ce2762009-01-15 19:20:50 +0000717 for (TargetRegisterClass::iterator R = RC->allocation_order_begin(MF),
718 RE = RC->allocation_order_end(MF); R != RE; ++R) {
Dan Gohman21d90032008-11-25 00:52:40 +0000719 unsigned NewReg = *R;
720 // Don't replace a register with itself.
721 if (NewReg == AntiDepReg) continue;
722 // Don't replace a register with one that was recently used to repair
723 // an anti-dependence with this AntiDepReg, because that would
724 // re-introduce that anti-dependence.
725 if (NewReg == LastNewReg[AntiDepReg]) continue;
726 // If NewReg is dead and NewReg's most recent def is not before
727 // AntiDepReg's kill, it's safe to replace AntiDepReg with NewReg.
Dan Gohman6c3643c2008-12-19 22:23:43 +0000728 assert(((KillIndices[AntiDepReg] == ~0u) != (DefIndices[AntiDepReg] == ~0u)) &&
Dan Gohman21d90032008-11-25 00:52:40 +0000729 "Kill and Def maps aren't consistent for AntiDepReg!");
Dan Gohman6c3643c2008-12-19 22:23:43 +0000730 assert(((KillIndices[NewReg] == ~0u) != (DefIndices[NewReg] == ~0u)) &&
Dan Gohman21d90032008-11-25 00:52:40 +0000731 "Kill and Def maps aren't consistent for NewReg!");
Dan Gohman6c3643c2008-12-19 22:23:43 +0000732 if (KillIndices[NewReg] == ~0u &&
Dan Gohmanfde221f2008-12-16 06:20:58 +0000733 Classes[NewReg] != reinterpret_cast<TargetRegisterClass *>(-1) &&
Dan Gohman21d90032008-11-25 00:52:40 +0000734 KillIndices[AntiDepReg] <= DefIndices[NewReg]) {
Dan Gohman80e201b2008-12-04 02:15:26 +0000735 DOUT << "Breaking anti-dependence edge on "
736 << TRI->getName(AntiDepReg)
Dan Gohmancef874a2008-12-03 23:07:27 +0000737 << " with " << RegRefs.count(AntiDepReg) << " references"
Dan Gohman80e201b2008-12-04 02:15:26 +0000738 << " using " << TRI->getName(NewReg) << "!\n";
Dan Gohman21d90032008-11-25 00:52:40 +0000739
740 // Update the references to the old register to refer to the new
741 // register.
742 std::pair<std::multimap<unsigned, MachineOperand *>::iterator,
743 std::multimap<unsigned, MachineOperand *>::iterator>
744 Range = RegRefs.equal_range(AntiDepReg);
745 for (std::multimap<unsigned, MachineOperand *>::iterator
746 Q = Range.first, QE = Range.second; Q != QE; ++Q)
747 Q->second->setReg(NewReg);
748
749 // We just went back in time and modified history; the
750 // liveness information for the anti-depenence reg is now
751 // inconsistent. Set the state as if it were dead.
752 Classes[NewReg] = Classes[AntiDepReg];
753 DefIndices[NewReg] = DefIndices[AntiDepReg];
754 KillIndices[NewReg] = KillIndices[AntiDepReg];
Dan Gohman47ac0f02009-02-11 04:27:20 +0000755 assert(((KillIndices[NewReg] == ~0u) !=
756 (DefIndices[NewReg] == ~0u)) &&
757 "Kill and Def maps aren't consistent for NewReg!");
Dan Gohman21d90032008-11-25 00:52:40 +0000758
759 Classes[AntiDepReg] = 0;
760 DefIndices[AntiDepReg] = KillIndices[AntiDepReg];
Dan Gohman6c3643c2008-12-19 22:23:43 +0000761 KillIndices[AntiDepReg] = ~0u;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000762 assert(((KillIndices[AntiDepReg] == ~0u) !=
763 (DefIndices[AntiDepReg] == ~0u)) &&
764 "Kill and Def maps aren't consistent for AntiDepReg!");
Dan Gohman21d90032008-11-25 00:52:40 +0000765
766 RegRefs.erase(AntiDepReg);
767 Changed = true;
768 LastNewReg[AntiDepReg] = NewReg;
769 break;
770 }
771 }
772 }
773
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000774 ScanInstruction(MI, Count);
Dan Gohman21d90032008-11-25 00:52:40 +0000775 }
Dan Gohman21d90032008-11-25 00:52:40 +0000776
777 return Changed;
778}
779
Dan Gohman343f0c02008-11-19 23:18:57 +0000780//===----------------------------------------------------------------------===//
781// Top-Down Scheduling
782//===----------------------------------------------------------------------===//
783
784/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
785/// the PendingQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman54e4c362008-12-09 22:54:47 +0000786void SchedulePostRATDList::ReleaseSucc(SUnit *SU, SDep *SuccEdge) {
787 SUnit *SuccSU = SuccEdge->getSUnit();
Dan Gohman343f0c02008-11-19 23:18:57 +0000788 --SuccSU->NumPredsLeft;
789
790#ifndef NDEBUG
791 if (SuccSU->NumPredsLeft < 0) {
792 cerr << "*** Scheduling failed! ***\n";
793 SuccSU->dump(this);
794 cerr << " has been released too many times!\n";
795 assert(0);
796 }
797#endif
798
799 // Compute how many cycles it will be before this actually becomes
800 // available. This is the max of the start time of all predecessors plus
801 // their latencies.
Dan Gohman3f237442008-12-16 03:25:46 +0000802 SuccSU->setDepthToAtLeast(SU->getDepth() + SuccEdge->getLatency());
Dan Gohman343f0c02008-11-19 23:18:57 +0000803
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000804 // If all the node's predecessors are scheduled, this node is ready
805 // to be scheduled. Ignore the special ExitSU node.
806 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Dan Gohman343f0c02008-11-19 23:18:57 +0000807 PendingQueue.push_back(SuccSU);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000808}
809
810/// ReleaseSuccessors - Call ReleaseSucc on each of SU's successors.
811void SchedulePostRATDList::ReleaseSuccessors(SUnit *SU) {
812 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
813 I != E; ++I)
814 ReleaseSucc(SU, &*I);
Dan Gohman343f0c02008-11-19 23:18:57 +0000815}
816
817/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
818/// count of its successors. If a successor pending count is zero, add it to
819/// the Available queue.
820void SchedulePostRATDList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
821 DOUT << "*** Scheduling [" << CurCycle << "]: ";
822 DEBUG(SU->dump(this));
823
824 Sequence.push_back(SU);
Dan Gohman3f237442008-12-16 03:25:46 +0000825 assert(CurCycle >= SU->getDepth() && "Node scheduled above its depth!");
826 SU->setDepthToAtLeast(CurCycle);
Dan Gohman343f0c02008-11-19 23:18:57 +0000827
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000828 ReleaseSuccessors(SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000829 SU->isScheduled = true;
830 AvailableQueue.ScheduledNode(SU);
831}
832
833/// ListScheduleTopDown - The main loop of list scheduling for top-down
834/// schedulers.
835void SchedulePostRATDList::ListScheduleTopDown() {
836 unsigned CurCycle = 0;
837
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000838 // Release any successors of the special Entry node.
839 ReleaseSuccessors(&EntrySU);
840
Dan Gohman343f0c02008-11-19 23:18:57 +0000841 // All leaves to Available queue.
842 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
843 // It is available if it has no predecessors.
844 if (SUnits[i].Preds.empty()) {
845 AvailableQueue.push(&SUnits[i]);
846 SUnits[i].isAvailable = true;
847 }
848 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000849
Dan Gohman343f0c02008-11-19 23:18:57 +0000850 // While Available queue is not empty, grab the node with the highest
851 // priority. If it is not ready put it back. Schedule the node.
Dan Gohman2836c282009-01-16 01:33:36 +0000852 std::vector<SUnit*> NotReady;
Dan Gohman343f0c02008-11-19 23:18:57 +0000853 Sequence.reserve(SUnits.size());
854 while (!AvailableQueue.empty() || !PendingQueue.empty()) {
855 // Check to see if any of the pending instructions are ready to issue. If
856 // so, add them to the available queue.
Dan Gohman3f237442008-12-16 03:25:46 +0000857 unsigned MinDepth = ~0u;
Dan Gohman343f0c02008-11-19 23:18:57 +0000858 for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
Dan Gohman3f237442008-12-16 03:25:46 +0000859 if (PendingQueue[i]->getDepth() <= CurCycle) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000860 AvailableQueue.push(PendingQueue[i]);
861 PendingQueue[i]->isAvailable = true;
862 PendingQueue[i] = PendingQueue.back();
863 PendingQueue.pop_back();
864 --i; --e;
Dan Gohman3f237442008-12-16 03:25:46 +0000865 } else if (PendingQueue[i]->getDepth() < MinDepth)
866 MinDepth = PendingQueue[i]->getDepth();
Dan Gohman343f0c02008-11-19 23:18:57 +0000867 }
868
Dan Gohman2836c282009-01-16 01:33:36 +0000869 // If there are no instructions available, don't try to issue anything, and
870 // don't advance the hazard recognizer.
Dan Gohman343f0c02008-11-19 23:18:57 +0000871 if (AvailableQueue.empty()) {
Dan Gohman3f237442008-12-16 03:25:46 +0000872 CurCycle = MinDepth != ~0u ? MinDepth : CurCycle + 1;
Dan Gohman343f0c02008-11-19 23:18:57 +0000873 continue;
874 }
875
Dan Gohman2836c282009-01-16 01:33:36 +0000876 SUnit *FoundSUnit = 0;
877
878 bool HasNoopHazards = false;
879 while (!AvailableQueue.empty()) {
880 SUnit *CurSUnit = AvailableQueue.pop();
881
882 ScheduleHazardRecognizer::HazardType HT =
883 HazardRec->getHazardType(CurSUnit);
884 if (HT == ScheduleHazardRecognizer::NoHazard) {
885 FoundSUnit = CurSUnit;
886 break;
887 }
888
889 // Remember if this is a noop hazard.
890 HasNoopHazards |= HT == ScheduleHazardRecognizer::NoopHazard;
891
892 NotReady.push_back(CurSUnit);
893 }
894
895 // Add the nodes that aren't ready back onto the available list.
896 if (!NotReady.empty()) {
897 AvailableQueue.push_all(NotReady);
898 NotReady.clear();
899 }
900
Dan Gohman343f0c02008-11-19 23:18:57 +0000901 // If we found a node to schedule, do it now.
902 if (FoundSUnit) {
903 ScheduleNodeTopDown(FoundSUnit, CurCycle);
Dan Gohman2836c282009-01-16 01:33:36 +0000904 HazardRec->EmitInstruction(FoundSUnit);
Dan Gohman343f0c02008-11-19 23:18:57 +0000905
906 // If this is a pseudo-op node, we don't want to increment the current
907 // cycle.
908 if (FoundSUnit->Latency) // Don't increment CurCycle for pseudo-ops!
Dan Gohman2836c282009-01-16 01:33:36 +0000909 ++CurCycle;
910 } else if (!HasNoopHazards) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000911 // Otherwise, we have a pipeline stall, but no other problem, just advance
912 // the current cycle and try again.
913 DOUT << "*** Advancing cycle, no work to do\n";
Dan Gohman2836c282009-01-16 01:33:36 +0000914 HazardRec->AdvanceCycle();
Dan Gohman343f0c02008-11-19 23:18:57 +0000915 ++NumStalls;
916 ++CurCycle;
Dan Gohman2836c282009-01-16 01:33:36 +0000917 } else {
918 // Otherwise, we have no instructions to issue and we have instructions
919 // that will fault if we don't do this right. This is the case for
920 // processors without pipeline interlocks and other cases.
921 DOUT << "*** Emitting noop\n";
922 HazardRec->EmitNoop();
923 Sequence.push_back(0); // NULL here means noop
924 ++NumNoops;
925 ++CurCycle;
Dan Gohman343f0c02008-11-19 23:18:57 +0000926 }
927 }
928
929#ifndef NDEBUG
Dan Gohmana1e6d362008-11-20 01:26:25 +0000930 VerifySchedule(/*isBottomUp=*/false);
Dan Gohman343f0c02008-11-19 23:18:57 +0000931#endif
932}
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000933
934//===----------------------------------------------------------------------===//
935// Public Constructor Functions
936//===----------------------------------------------------------------------===//
937
938FunctionPass *llvm::createPostRAScheduler() {
Dan Gohman343f0c02008-11-19 23:18:57 +0000939 return new PostRAScheduler();
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000940}