blob: db6d8baaad126a5c2542620e5301d302ce4f9112 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindoladd867c72007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsonfd451172009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbachd4895b62009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
35 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbachd4895b62009-05-13 22:32:43 +000036
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 CALL, // Function call.
38 CALL_PRED, // Function call that's predicable.
39 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng1b2b3e22009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwin8bdcbb32009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbachd4895b62009-05-13 22:32:43 +000055
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 FTOSI, // FP to sint within a FP register.
57 FTOUI, // FP to uint within a FP register.
58 SITOF, // sint to FP within a FP register.
59 UITOF, // uint to FP within a FP register.
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbachd4895b62009-05-13 22:32:43 +000064
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 FMRRD, // double to two gprs.
Bob Wilson896bfc32009-05-20 16:30:25 +000066 FMDRR, // Two gprs to double.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Evan Cheng815c23a2009-08-07 00:34:42 +000068 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
69 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachc10915b2009-05-12 23:59:14 +000070
Bob Wilsone60fee02009-06-22 23:27:02 +000071 THREAD_POINTER,
72
Evan Cheng815c23a2009-08-07 00:34:42 +000073 DYN_ALLOC, // Dynamic allocation on the stack.
74
Bob Wilsone60fee02009-06-22 23:27:02 +000075 VCEQ, // Vector compare equal.
76 VCGE, // Vector compare greater than or equal.
77 VCGEU, // Vector compare unsigned greater than or equal.
78 VCGT, // Vector compare greater than.
79 VCGTU, // Vector compare unsigned greater than.
80 VTST, // Vector test bits.
81
82 // Vector shift by immediate:
83 VSHL, // ...left
84 VSHRs, // ...right (signed)
85 VSHRu, // ...right (unsigned)
86 VSHLLs, // ...left long (signed)
87 VSHLLu, // ...left long (unsigned)
88 VSHLLi, // ...left long (with maximum shift count)
89 VSHRN, // ...right narrow
90
91 // Vector rounding shift by immediate:
92 VRSHRs, // ...right (signed)
93 VRSHRu, // ...right (unsigned)
94 VRSHRN, // ...right narrow
95
96 // Vector saturating shift by immediate:
97 VQSHLs, // ...left (signed)
98 VQSHLu, // ...left (unsigned)
99 VQSHLsu, // ...left (signed to unsigned)
100 VQSHRNs, // ...right narrow (signed)
101 VQSHRNu, // ...right narrow (unsigned)
102 VQSHRNsu, // ...right narrow (signed to unsigned)
103
104 // Vector saturating rounding shift by immediate:
105 VQRSHRNs, // ...right narrow (signed)
106 VQRSHRNu, // ...right narrow (unsigned)
107 VQRSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector shift and insert:
110 VSLI, // ...left
111 VSRI, // ...right
112
113 // Vector get lane (VMOV scalar to ARM core register)
114 // (These are used for 8- and 16-bit element types only.)
115 VGETLANEu, // zero-extend vector extract element
116 VGETLANEs, // sign-extend vector extract element
117
Bob Wilsonf4f1a272009-08-14 05:13:08 +0000118 // Vector duplicate:
119 VDUP,
Bob Wilson206f6c42009-08-14 05:08:32 +0000120 VDUPLANE,
Bob Wilsond2a2e002009-08-04 00:36:16 +0000121
122 // Vector load/store with (de)interleaving
123 VLD2D,
124 VLD3D,
Bob Wilson6a209cd2009-08-06 18:47:44 +0000125 VLD4D,
126 VST2D,
127 VST3D,
Bob Wilson08479272009-08-12 22:31:50 +0000128 VST4D,
129
130 // Vector shuffles:
131 VREV64, // reverse elements within 64-bit doublewords
132 VREV32, // reverse elements within 32-bit words
Bob Wilson62255b52009-08-13 05:58:56 +0000133 VREV16 // reverse elements within 16-bit halfwords
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 };
135 }
136
Bob Wilsone60fee02009-06-22 23:27:02 +0000137 /// Define some predicates that are used for node matching.
138 namespace ARM {
139 /// getVMOVImm - If this is a build_vector of constants which can be
140 /// formed by using a VMOV instruction of the specified element size,
141 /// return the constant being splatted. The ByteSize field indicates the
142 /// number of bytes of each element [1248].
143 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
144 }
145
Bob Wilson896bfc32009-05-20 16:30:25 +0000146 //===--------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbachd4895b62009-05-13 22:32:43 +0000148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 class ARMTargetLowering : public TargetLowering {
150 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
151 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000152 explicit ARMTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
Dan Gohman8181bd12008-07-27 21:46:04 +0000154 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000155
156 /// ReplaceNodeResults - Replace the results of node with an illegal result
157 /// type with new values built out of custom code.
158 ///
159 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
160 SelectionDAG &DAG);
161
Dan Gohman8181bd12008-07-27 21:46:04 +0000162 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 virtual const char *getTargetNodeName(unsigned Opcode) const;
165
Evan Chenge637db12008-01-30 18:18:23 +0000166 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000167 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168
Bill Wendling5c433f32009-08-15 21:21:19 +0000169 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
170 /// unaligned memory accesses. of the specified type.
171 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
172 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
173
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 /// isLegalAddressingMode - Return true if the addressing mode represented
175 /// by AM is legal for this target, for a load/store of the specified type.
176 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenga71c2b62009-08-14 20:09:37 +0000177 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000178
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 /// getPreIndexedAddressParts - returns true by value, base pointer and
180 /// offset pointer and addressing mode by reference if the node's address
181 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000182 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
183 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000185 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186
187 /// getPostIndexedAddressParts - returns true by value, base pointer and
188 /// offset pointer and addressing mode by reference if this node can be
189 /// combined with a load / store to form a post-indexed load / store.
190 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman8181bd12008-07-27 21:46:04 +0000191 SDValue &Base, SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000193 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194
Dan Gohman8181bd12008-07-27 21:46:04 +0000195 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000196 const APInt &Mask,
Jim Grosbachd4895b62009-05-13 22:32:43 +0000197 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +0000198 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 const SelectionDAG &DAG,
200 unsigned Depth) const;
Bill Wendling5c433f32009-08-15 21:21:19 +0000201
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000204 std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000206 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 std::vector<unsigned>
208 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000209 EVT VT) const;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000210
Bob Wilson221511d2009-04-01 17:58:54 +0000211 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
212 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
213 /// true it means one of the asm constraint of the inline asm instruction
214 /// being processed is 'm'.
215 virtual void LowerAsmOperandForConstraint(SDValue Op,
216 char ConstraintLetter,
217 bool hasMemory,
218 std::vector<SDValue> &Ops,
219 SelectionDAG &DAG) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000220
Dan Gohmane8b391e2008-04-12 04:36:06 +0000221 virtual const ARMSubtarget* getSubtarget() {
222 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000223 }
224
Bill Wendling045f2632009-07-01 18:50:55 +0000225 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000226 virtual unsigned getFunctionAlignment(const Function *F) const;
227
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 private:
229 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
230 /// make the right decision when generating code for different targets.
231 const ARMSubtarget *Subtarget;
232
Bob Wilson0c5f44e2009-07-13 18:11:36 +0000233 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 ///
235 unsigned ARMPCLabelIndex;
236
Owen Andersonac9de032009-08-10 22:56:29 +0000237 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
238 void addDRTypeForNEON(EVT VT);
239 void addQRTypeForNEON(EVT VT);
Bob Wilsone60fee02009-06-22 23:27:02 +0000240
241 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman9178de12009-08-05 01:29:28 +0000242 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilsone60fee02009-06-22 23:27:02 +0000243 SDValue Chain, SDValue &Arg,
244 RegsToPassVector &RegsToPass,
245 CCValAssign &VA, CCValAssign &NextVA,
246 SDValue &StackPtr,
247 SmallVector<SDValue, 8> &MemOpChains,
248 ISD::ArgFlagsTy Flags);
249 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
250 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
251
Anton Korobeynikov02e15b82009-08-05 19:04:42 +0000252 CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return, bool isVarArg) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000253 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
254 DebugLoc dl, SelectionDAG &DAG,
255 const CCValAssign &VA,
256 ISD::ArgFlagsTy Flags);
Bob Wilsond2a2e002009-08-04 00:36:16 +0000257 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000258 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000259 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
260 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
261 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
262 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000264 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng857b89e2007-10-22 22:11:27 +0000265 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000266 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000267 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000268 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Evan Cheng815c23a2009-08-07 00:34:42 +0000269 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Rafael Espindola0ec733a2007-10-19 14:35:17 +0000270
Dale Johannesen7f2abf42009-02-03 22:26:09 +0000271 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman8181bd12008-07-27 21:46:04 +0000272 SDValue Chain,
273 SDValue Dst, SDValue Src,
274 SDValue Size, unsigned Align,
Dan Gohmane8b391e2008-04-12 04:36:06 +0000275 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +0000276 const Value *DstSV, uint64_t DstSVOff,
277 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman9178de12009-08-05 01:29:28 +0000278 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
279 unsigned CallConv, bool isVarArg,
280 const SmallVectorImpl<ISD::InputArg> &Ins,
281 DebugLoc dl, SelectionDAG &DAG,
282 SmallVectorImpl<SDValue> &InVals);
283
284 virtual SDValue
285 LowerFormalArguments(SDValue Chain,
286 unsigned CallConv, bool isVarArg,
287 const SmallVectorImpl<ISD::InputArg> &Ins,
288 DebugLoc dl, SelectionDAG &DAG,
289 SmallVectorImpl<SDValue> &InVals);
290
291 virtual SDValue
292 LowerCall(SDValue Chain, SDValue Callee,
293 unsigned CallConv, bool isVarArg,
294 bool isTailCall,
295 const SmallVectorImpl<ISD::OutputArg> &Outs,
296 const SmallVectorImpl<ISD::InputArg> &Ins,
297 DebugLoc dl, SelectionDAG &DAG,
298 SmallVectorImpl<SDValue> &InVals);
299
300 virtual SDValue
301 LowerReturn(SDValue Chain,
302 unsigned CallConv, bool isVarArg,
303 const SmallVectorImpl<ISD::OutputArg> &Outs,
304 DebugLoc dl, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 };
306}
307
308#endif // ARMISELLOWERING_H