blob: 2e8e0a294f5d10e59c70cc1be23f4cc97a3db124 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
116/* TODO: Take advantage of vldm.
117let mayLoad = 1 in {
118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137}
138*/
139
140// Use vldmia to load a Q register as a D register pair.
141def VLDRQ : NI<(outs QPR:$dst), (ins GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000144 [(set QPR:$dst, (v2f64 (load GPR:$addr)))]> {
145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
152// Use vstmia to store a Q register as a D register pair.
153def VSTRQ : NI<(outs), (ins QPR:$src, GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000155 "vstmia $addr, ${src:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000156 [(store (v2f64 QPR:$src), GPR:$addr)]> {
157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
Bob Wilsone60fee02009-06-22 23:27:02 +0000163
164
Bob Wilsoned592c02009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
166class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
167 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000168 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000169 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000170 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000171class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000173 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000174 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000175 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000176
Bob Wilsond3902f72009-07-29 16:39:22 +0000177def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
178def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
179def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
180def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
181def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000182
Bob Wilsond3902f72009-07-29 16:39:22 +0000183def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
184def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
185def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
186def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
187def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000188
Bob Wilson055a90d2009-08-05 00:49:09 +0000189// VLD2 : Vector Load (multiple 2-element structures)
190class VLD2D<string OpcodeStr>
191 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000192 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000193 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
194
195def VLD2d8 : VLD2D<"vld2.8">;
196def VLD2d16 : VLD2D<"vld2.16">;
197def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000198
199// VLD3 : Vector Load (multiple 3-element structures)
200class VLD3D<string OpcodeStr>
201 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000202 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
204
205def VLD3d8 : VLD3D<"vld3.8">;
206def VLD3d16 : VLD3D<"vld3.16">;
207def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000208
209// VLD4 : Vector Load (multiple 4-element structures)
210class VLD4D<string OpcodeStr>
211 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
212 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000213 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000214 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
215
216def VLD4d8 : VLD4D<"vld4.8">;
217def VLD4d16 : VLD4D<"vld4.16">;
218def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000219
Bob Wilson6a209cd2009-08-06 18:47:44 +0000220// VST1 : Vector Store (multiple single elements)
221class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
222 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
223 NoItinerary,
224 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
225 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
226class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
227 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
228 NoItinerary,
229 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
230 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
231
232def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
233def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
234def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
235def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
236def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
237
238def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
239def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
240def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
241def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
242def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
243
244// VST2 : Vector Store (multiple 2-element structures)
245class VST2D<string OpcodeStr>
246 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
247 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
248
249def VST2d8 : VST2D<"vst2.8">;
250def VST2d16 : VST2D<"vst2.16">;
251def VST2d32 : VST2D<"vst2.32">;
252
253// VST3 : Vector Store (multiple 3-element structures)
254class VST3D<string OpcodeStr>
255 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
256 NoItinerary,
257 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
258
259def VST3d8 : VST3D<"vst3.8">;
260def VST3d16 : VST3D<"vst3.16">;
261def VST3d32 : VST3D<"vst3.32">;
262
263// VST4 : Vector Store (multiple 4-element structures)
264class VST4D<string OpcodeStr>
265 : NLdSt<(outs), (ins addrmode6:$addr,
266 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
267 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
268
269def VST4d8 : VST4D<"vst4.8">;
270def VST4d16 : VST4D<"vst4.16">;
271def VST4d32 : VST4D<"vst4.32">;
272
Bob Wilsoned592c02009-07-08 18:11:30 +0000273
Bob Wilsone60fee02009-06-22 23:27:02 +0000274//===----------------------------------------------------------------------===//
275// NEON pattern fragments
276//===----------------------------------------------------------------------===//
277
278// Extract D sub-registers of Q registers.
279// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
280def SubReg_i8_reg : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
282}]>;
283def SubReg_i16_reg : SDNodeXForm<imm, [{
284 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
285}]>;
286def SubReg_i32_reg : SDNodeXForm<imm, [{
287 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
288}]>;
289def SubReg_f64_reg : SDNodeXForm<imm, [{
290 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
291}]>;
292
293// Translate lane numbers from Q registers to D subregs.
294def SubReg_i8_lane : SDNodeXForm<imm, [{
295 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
296}]>;
297def SubReg_i16_lane : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
299}]>;
300def SubReg_i32_lane : SDNodeXForm<imm, [{
301 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
302}]>;
303
304//===----------------------------------------------------------------------===//
305// Instruction Classes
306//===----------------------------------------------------------------------===//
307
308// Basic 2-register operations, both double- and quad-register.
309class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
310 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
311 ValueType ResTy, ValueType OpTy, SDNode OpNode>
312 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000313 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000314 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
315class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
316 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
317 ValueType ResTy, ValueType OpTy, SDNode OpNode>
318 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000319 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000320 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
321
322// Basic 2-register intrinsics, both double- and quad-register.
323class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
324 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
325 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
326 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000327 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000328 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
329class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
330 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
331 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
332 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000333 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000334 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
335
David Goodwinbc7c05e2009-08-04 20:39:05 +0000336// Basic 2-register operations, scalar single-precision
337class N2VDInts<SDNode OpNode, NeonI Inst>
338 : NEONFPPat<(f32 (OpNode SPR:$a)),
David Goodwin2105b902009-08-05 21:02:22 +0000339 (EXTRACT_SUBREG (COPY_TO_REGCLASS
340 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
341 SPR:$a, arm_ssubreg_0)),
342 DPR_VFP2),
343 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000344
Bob Wilsone60fee02009-06-22 23:27:02 +0000345// Narrow 2-register intrinsics.
346class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
347 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
348 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
349 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000350 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000351 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
352
353// Long 2-register intrinsics. (This is currently only used for VMOVL and is
354// derived from N2VImm instead of N2V because of the way the size is encoded.)
355class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
356 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
357 Intrinsic IntOp>
358 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000359 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000360 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
361
362// Basic 3-register operations, both double- and quad-register.
363class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
364 string OpcodeStr, ValueType ResTy, ValueType OpTy,
365 SDNode OpNode, bit Commutable>
366 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000367 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000368 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
369 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
370 let isCommutable = Commutable;
371}
372class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
373 string OpcodeStr, ValueType ResTy, ValueType OpTy,
374 SDNode OpNode, bit Commutable>
375 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000376 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000377 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
378 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
379 let isCommutable = Commutable;
380}
381
David Goodwindd19ce42009-08-04 17:53:06 +0000382// Basic 3-register operations, scalar single-precision
383class N3VDs<SDNode OpNode, NeonI Inst>
384 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
David Goodwin2105b902009-08-05 21:02:22 +0000385 (EXTRACT_SUBREG (COPY_TO_REGCLASS
386 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
387 SPR:$a, arm_ssubreg_0),
388 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
389 SPR:$b, arm_ssubreg_0)),
390 DPR_VFP2),
391 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000392
Bob Wilsone60fee02009-06-22 23:27:02 +0000393// Basic 3-register intrinsics, both double- and quad-register.
394class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
395 string OpcodeStr, ValueType ResTy, ValueType OpTy,
396 Intrinsic IntOp, bit Commutable>
397 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000398 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000399 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
400 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
401 let isCommutable = Commutable;
402}
403class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
404 string OpcodeStr, ValueType ResTy, ValueType OpTy,
405 Intrinsic IntOp, bit Commutable>
406 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000407 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000408 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
409 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
410 let isCommutable = Commutable;
411}
412
413// Multiply-Add/Sub operations, both double- and quad-register.
414class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
415 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
416 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000417 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000418 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
419 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
420 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
421class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
422 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
423 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000424 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000425 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
426 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
427 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
428
David Goodwindd19ce42009-08-04 17:53:06 +0000429// Multiply-Add/Sub operations, scalar single-precision
430class N3VDMulOps<SDNode MulNode, SDNode OpNode, NeonI Inst>
431 : NEONFPPat<(f32 (OpNode SPR:$acc,
432 (f32 (MulNode SPR:$a, SPR:$b)))),
David Goodwin2105b902009-08-05 21:02:22 +0000433 (EXTRACT_SUBREG (COPY_TO_REGCLASS
434 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
435 SPR:$acc, arm_ssubreg_0),
436 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
437 SPR:$a, arm_ssubreg_0),
438 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
439 SPR:$b, arm_ssubreg_0)),
440 DPR_VFP2),
Evan Cheng3f19e312009-08-05 06:41:25 +0000441 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000442
Bob Wilsone60fee02009-06-22 23:27:02 +0000443// Neon 3-argument intrinsics, both double- and quad-register.
444// The destination register is also used as the first source operand register.
445class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
446 string OpcodeStr, ValueType ResTy, ValueType OpTy,
447 Intrinsic IntOp>
448 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000449 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000450 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
451 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
452 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
453class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
454 string OpcodeStr, ValueType ResTy, ValueType OpTy,
455 Intrinsic IntOp>
456 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000457 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000458 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
459 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
460 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
461
462// Neon Long 3-argument intrinsic. The destination register is
463// a quad-register and is also used as the first source operand register.
464class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
465 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
466 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000467 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000468 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
469 [(set QPR:$dst,
470 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
471
472// Narrowing 3-register intrinsics.
473class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
474 string OpcodeStr, ValueType TyD, ValueType TyQ,
475 Intrinsic IntOp, bit Commutable>
476 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000477 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000478 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
479 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
480 let isCommutable = Commutable;
481}
482
483// Long 3-register intrinsics.
484class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
485 string OpcodeStr, ValueType TyQ, ValueType TyD,
486 Intrinsic IntOp, bit Commutable>
487 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000488 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000489 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
490 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
491 let isCommutable = Commutable;
492}
493
494// Wide 3-register intrinsics.
495class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
496 string OpcodeStr, ValueType TyQ, ValueType TyD,
497 Intrinsic IntOp, bit Commutable>
498 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000499 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000500 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
501 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
502 let isCommutable = Commutable;
503}
504
505// Pairwise long 2-register intrinsics, both double- and quad-register.
506class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
507 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
508 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
509 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000510 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000511 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
512class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
513 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
514 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
515 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000516 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000517 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
518
519// Pairwise long 2-register accumulate intrinsics,
520// both double- and quad-register.
521// The destination register is also used as the first source operand register.
522class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
523 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
524 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
525 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000526 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000527 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
528 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
529class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
530 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
531 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
532 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000533 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000534 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
535 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
536
537// Shift by immediate,
538// both double- and quad-register.
539class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
540 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
541 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000542 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000543 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
544 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
545class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
546 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
547 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000548 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000549 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
550 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
551
552// Long shift by immediate.
553class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
554 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
555 ValueType OpTy, SDNode OpNode>
556 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000557 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000558 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
559 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
560 (i32 imm:$SIMM))))]>;
561
562// Narrow shift by immediate.
563class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
564 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
565 ValueType OpTy, SDNode OpNode>
566 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000567 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000568 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
569 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
570 (i32 imm:$SIMM))))]>;
571
572// Shift right by immediate and accumulate,
573// both double- and quad-register.
574class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
575 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
576 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
577 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000578 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000579 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
580 [(set DPR:$dst, (Ty (add DPR:$src1,
581 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
582class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
583 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
584 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
585 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000586 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000587 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
588 [(set QPR:$dst, (Ty (add QPR:$src1,
589 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
590
591// Shift by immediate and insert,
592// both double- and quad-register.
593class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
594 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
595 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
596 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000597 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000598 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
599 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
600class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
601 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
602 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
603 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000604 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000605 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
606 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
607
608// Convert, with fractional bits immediate,
609// both double- and quad-register.
610class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
611 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
612 Intrinsic IntOp>
613 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000614 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000615 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
616 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
617class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
618 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
619 Intrinsic IntOp>
620 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000621 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000622 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
623 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
624
625//===----------------------------------------------------------------------===//
626// Multiclasses
627//===----------------------------------------------------------------------===//
628
629// Neon 3-register vector operations.
630
631// First with only element sizes of 8, 16 and 32 bits:
632multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
633 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
634 // 64-bit vector types.
635 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
636 v8i8, v8i8, OpNode, Commutable>;
637 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
638 v4i16, v4i16, OpNode, Commutable>;
639 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
640 v2i32, v2i32, OpNode, Commutable>;
641
642 // 128-bit vector types.
643 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
644 v16i8, v16i8, OpNode, Commutable>;
645 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
646 v8i16, v8i16, OpNode, Commutable>;
647 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
648 v4i32, v4i32, OpNode, Commutable>;
649}
650
651// ....then also with element size 64 bits:
652multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
653 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
654 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
655 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
656 v1i64, v1i64, OpNode, Commutable>;
657 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
658 v2i64, v2i64, OpNode, Commutable>;
659}
660
661
662// Neon Narrowing 2-register vector intrinsics,
663// source operand element sizes of 16, 32 and 64 bits:
664multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
665 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
666 Intrinsic IntOp> {
667 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
668 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
669 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
670 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
671 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
672 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
673}
674
675
676// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
677// source operand element sizes of 16, 32 and 64 bits:
678multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
679 bit op4, string OpcodeStr, Intrinsic IntOp> {
680 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
681 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
682 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
683 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
684 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
685 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
686}
687
688
689// Neon 3-register vector intrinsics.
690
691// First with only element sizes of 16 and 32 bits:
692multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
693 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
694 // 64-bit vector types.
695 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
696 v4i16, v4i16, IntOp, Commutable>;
697 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
698 v2i32, v2i32, IntOp, Commutable>;
699
700 // 128-bit vector types.
701 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
702 v8i16, v8i16, IntOp, Commutable>;
703 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
704 v4i32, v4i32, IntOp, Commutable>;
705}
706
707// ....then also with element size of 8 bits:
708multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
709 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
710 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
711 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
712 v8i8, v8i8, IntOp, Commutable>;
713 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
714 v16i8, v16i8, IntOp, Commutable>;
715}
716
717// ....then also with element size of 64 bits:
718multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
719 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
720 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
721 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
722 v1i64, v1i64, IntOp, Commutable>;
723 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
724 v2i64, v2i64, IntOp, Commutable>;
725}
726
727
728// Neon Narrowing 3-register vector intrinsics,
729// source operand element sizes of 16, 32 and 64 bits:
730multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
731 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
732 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
733 v8i8, v8i16, IntOp, Commutable>;
734 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
735 v4i16, v4i32, IntOp, Commutable>;
736 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
737 v2i32, v2i64, IntOp, Commutable>;
738}
739
740
741// Neon Long 3-register vector intrinsics.
742
743// First with only element sizes of 16 and 32 bits:
744multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
745 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
746 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
747 v4i32, v4i16, IntOp, Commutable>;
748 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
749 v2i64, v2i32, IntOp, Commutable>;
750}
751
752// ....then also with element size of 8 bits:
753multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
754 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
755 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
756 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
757 v8i16, v8i8, IntOp, Commutable>;
758}
759
760
761// Neon Wide 3-register vector intrinsics,
762// source operand element sizes of 8, 16 and 32 bits:
763multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
764 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
765 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
766 v8i16, v8i8, IntOp, Commutable>;
767 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
768 v4i32, v4i16, IntOp, Commutable>;
769 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
770 v2i64, v2i32, IntOp, Commutable>;
771}
772
773
774// Neon Multiply-Op vector operations,
775// element sizes of 8, 16 and 32 bits:
776multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
777 string OpcodeStr, SDNode OpNode> {
778 // 64-bit vector types.
779 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
780 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
781 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
782 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
783 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
784 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
785
786 // 128-bit vector types.
787 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
788 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
789 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
790 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
791 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
792 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
793}
794
795
796// Neon 3-argument intrinsics,
797// element sizes of 8, 16 and 32 bits:
798multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
799 string OpcodeStr, Intrinsic IntOp> {
800 // 64-bit vector types.
801 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
802 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
803 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
804 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
805 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
806 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
807
808 // 128-bit vector types.
809 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
810 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
811 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
812 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
813 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
814 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
815}
816
817
818// Neon Long 3-argument intrinsics.
819
820// First with only element sizes of 16 and 32 bits:
821multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
822 string OpcodeStr, Intrinsic IntOp> {
823 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
824 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
825 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
826 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
827}
828
829// ....then also with element size of 8 bits:
830multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
831 string OpcodeStr, Intrinsic IntOp>
832 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
833 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
834 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
835}
836
837
838// Neon 2-register vector intrinsics,
839// element sizes of 8, 16 and 32 bits:
840multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
841 bits<5> op11_7, bit op4, string OpcodeStr,
842 Intrinsic IntOp> {
843 // 64-bit vector types.
844 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
845 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
846 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
847 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
848 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
849 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
850
851 // 128-bit vector types.
852 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
853 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
854 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
855 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
856 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
857 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
858}
859
860
861// Neon Pairwise long 2-register intrinsics,
862// element sizes of 8, 16 and 32 bits:
863multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
864 bits<5> op11_7, bit op4,
865 string OpcodeStr, Intrinsic IntOp> {
866 // 64-bit vector types.
867 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
868 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
869 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
870 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
871 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
872 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
873
874 // 128-bit vector types.
875 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
876 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
877 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
878 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
879 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
880 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
881}
882
883
884// Neon Pairwise long 2-register accumulate intrinsics,
885// element sizes of 8, 16 and 32 bits:
886multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
887 bits<5> op11_7, bit op4,
888 string OpcodeStr, Intrinsic IntOp> {
889 // 64-bit vector types.
890 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
891 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
892 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
893 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
894 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
895 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
896
897 // 128-bit vector types.
898 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
899 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
900 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
901 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
902 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
903 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
904}
905
906
907// Neon 2-register vector shift by immediate,
908// element sizes of 8, 16, 32 and 64 bits:
909multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
910 string OpcodeStr, SDNode OpNode> {
911 // 64-bit vector types.
912 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
913 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
914 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
915 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
916 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
917 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
918 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
919 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
920
921 // 128-bit vector types.
922 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
923 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
924 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
925 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
926 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
927 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
928 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
929 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
930}
931
932
933// Neon Shift-Accumulate vector operations,
934// element sizes of 8, 16, 32 and 64 bits:
935multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
936 string OpcodeStr, SDNode ShOp> {
937 // 64-bit vector types.
938 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
939 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
940 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
941 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
942 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
943 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
944 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
945 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
946
947 // 128-bit vector types.
948 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
949 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
950 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
951 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
952 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
953 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
954 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
955 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
956}
957
958
959// Neon Shift-Insert vector operations,
960// element sizes of 8, 16, 32 and 64 bits:
961multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
962 string OpcodeStr, SDNode ShOp> {
963 // 64-bit vector types.
964 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
965 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
966 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
967 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
968 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
969 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
970 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
971 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
972
973 // 128-bit vector types.
974 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
975 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
976 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
977 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
978 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
979 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
980 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
981 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
982}
983
984//===----------------------------------------------------------------------===//
985// Instruction Definitions.
986//===----------------------------------------------------------------------===//
987
988// Vector Add Operations.
989
990// VADD : Vector Add (integer and floating-point)
991defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
992def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
993def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
994// VADDL : Vector Add Long (Q = D + D)
995defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
996defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
997// VADDW : Vector Add Wide (Q = Q + D)
998defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
999defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1000// VHADD : Vector Halving Add
1001defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1002defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1003// VRHADD : Vector Rounding Halving Add
1004defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1005defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1006// VQADD : Vector Saturating Add
1007defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1008defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1009// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1010defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1011// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1012defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1013
David Goodwindd19ce42009-08-04 17:53:06 +00001014// Vector Add Operations used for single-precision FP
1015def : N3VDs<fadd, VADDfd>;
1016
Bob Wilsone60fee02009-06-22 23:27:02 +00001017// Vector Multiply Operations.
1018
1019// VMUL : Vector Multiply (integer, polynomial and floating-point)
1020defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1021def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1022 int_arm_neon_vmulp, 1>;
1023def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1024 int_arm_neon_vmulp, 1>;
1025def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1026def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1027// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1028defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1029// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1030defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1031// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1032defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1033defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1034def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1035 int_arm_neon_vmullp, 1>;
1036// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1037defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1038
David Goodwindd19ce42009-08-04 17:53:06 +00001039// Vector Multiply Operations used for single-precision FP
1040def : N3VDs<fmul, VMULfd>;
1041
Bob Wilsone60fee02009-06-22 23:27:02 +00001042// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1043
1044// VMLA : Vector Multiply Accumulate (integer and floating-point)
1045defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1046def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1047def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1048// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1049defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1050defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1051// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1052defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1053// VMLS : Vector Multiply Subtract (integer and floating-point)
1054defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1055def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1056def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1057// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1058defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1059defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1060// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1061defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1062
David Goodwindd19ce42009-08-04 17:53:06 +00001063// Vector Multiply-Accumulate/Subtract used for single-precision FP
1064def : N3VDMulOps<fmul, fadd, VMLAfd>;
David Goodwinf31748c2009-08-04 18:44:29 +00001065def : N3VDMulOps<fmul, fsub, VMLSfd>;
David Goodwindd19ce42009-08-04 17:53:06 +00001066
Bob Wilsone60fee02009-06-22 23:27:02 +00001067// Vector Subtract Operations.
1068
1069// VSUB : Vector Subtract (integer and floating-point)
1070defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1071def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1072def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1073// VSUBL : Vector Subtract Long (Q = D - D)
1074defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1075defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1076// VSUBW : Vector Subtract Wide (Q = Q - D)
1077defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1078defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1079// VHSUB : Vector Halving Subtract
1080defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1081defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1082// VQSUB : Vector Saturing Subtract
1083defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1084defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1085// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1086defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1087// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1088defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1089
David Goodwindd19ce42009-08-04 17:53:06 +00001090// Vector Sub Operations used for single-precision FP
1091def : N3VDs<fsub, VSUBfd>;
1092
Bob Wilsone60fee02009-06-22 23:27:02 +00001093// Vector Comparisons.
1094
1095// VCEQ : Vector Compare Equal
1096defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1097def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1098def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1099// VCGE : Vector Compare Greater Than or Equal
1100defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1101defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1102def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1103def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1104// VCGT : Vector Compare Greater Than
1105defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1106defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1107def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1108def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1109// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1110def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1111 int_arm_neon_vacged, 0>;
1112def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1113 int_arm_neon_vacgeq, 0>;
1114// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1115def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1116 int_arm_neon_vacgtd, 0>;
1117def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1118 int_arm_neon_vacgtq, 0>;
1119// VTST : Vector Test Bits
1120defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1121
1122// Vector Bitwise Operations.
1123
1124// VAND : Vector Bitwise AND
1125def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1126def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1127
1128// VEOR : Vector Bitwise Exclusive OR
1129def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1130def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1131
1132// VORR : Vector Bitwise OR
1133def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1134def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1135
1136// VBIC : Vector Bitwise Bit Clear (AND NOT)
1137def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001138 (ins DPR:$src1, DPR:$src2), NoItinerary,
1139 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001140 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1141def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001142 (ins QPR:$src1, QPR:$src2), NoItinerary,
1143 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001144 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1145
1146// VORN : Vector Bitwise OR NOT
1147def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001148 (ins DPR:$src1, DPR:$src2), NoItinerary,
1149 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001150 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1151def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001152 (ins QPR:$src1, QPR:$src2), NoItinerary,
1153 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001154 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1155
1156// VMVN : Vector Bitwise NOT
1157def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001158 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1159 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001160 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1161def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001162 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1163 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001164 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1165def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1166def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1167
1168// VBSL : Vector Bitwise Select
1169def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001170 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001171 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1172 [(set DPR:$dst,
1173 (v2i32 (or (and DPR:$src2, DPR:$src1),
1174 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1175def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001176 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001177 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1178 [(set QPR:$dst,
1179 (v4i32 (or (and QPR:$src2, QPR:$src1),
1180 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1181
1182// VBIF : Vector Bitwise Insert if False
1183// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1184// VBIT : Vector Bitwise Insert if True
1185// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1186// These are not yet implemented. The TwoAddress pass will not go looking
1187// for equivalent operations with different register constraints; it just
1188// inserts copies.
1189
1190// Vector Absolute Differences.
1191
1192// VABD : Vector Absolute Difference
1193defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1194defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1195def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1196 int_arm_neon_vabdf, 0>;
1197def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1198 int_arm_neon_vabdf, 0>;
1199
1200// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1201defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1202defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1203
1204// VABA : Vector Absolute Difference and Accumulate
1205defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1206defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1207
1208// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1209defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1210defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1211
1212// Vector Maximum and Minimum.
1213
1214// VMAX : Vector Maximum
1215defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1216defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1217def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1218 int_arm_neon_vmaxf, 1>;
1219def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1220 int_arm_neon_vmaxf, 1>;
1221
1222// VMIN : Vector Minimum
1223defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1224defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1225def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1226 int_arm_neon_vminf, 1>;
1227def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1228 int_arm_neon_vminf, 1>;
1229
1230// Vector Pairwise Operations.
1231
1232// VPADD : Vector Pairwise Add
1233def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1234 int_arm_neon_vpaddi, 0>;
1235def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1236 int_arm_neon_vpaddi, 0>;
1237def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1238 int_arm_neon_vpaddi, 0>;
1239def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1240 int_arm_neon_vpaddf, 0>;
1241
1242// VPADDL : Vector Pairwise Add Long
1243defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1244 int_arm_neon_vpaddls>;
1245defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1246 int_arm_neon_vpaddlu>;
1247
1248// VPADAL : Vector Pairwise Add and Accumulate Long
1249defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1250 int_arm_neon_vpadals>;
1251defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1252 int_arm_neon_vpadalu>;
1253
1254// VPMAX : Vector Pairwise Maximum
1255def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1256 int_arm_neon_vpmaxs, 0>;
1257def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1258 int_arm_neon_vpmaxs, 0>;
1259def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1260 int_arm_neon_vpmaxs, 0>;
1261def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1262 int_arm_neon_vpmaxu, 0>;
1263def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1264 int_arm_neon_vpmaxu, 0>;
1265def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1266 int_arm_neon_vpmaxu, 0>;
1267def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1268 int_arm_neon_vpmaxf, 0>;
1269
1270// VPMIN : Vector Pairwise Minimum
1271def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1272 int_arm_neon_vpmins, 0>;
1273def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1274 int_arm_neon_vpmins, 0>;
1275def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1276 int_arm_neon_vpmins, 0>;
1277def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1278 int_arm_neon_vpminu, 0>;
1279def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1280 int_arm_neon_vpminu, 0>;
1281def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1282 int_arm_neon_vpminu, 0>;
1283def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1284 int_arm_neon_vpminf, 0>;
1285
1286// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1287
1288// VRECPE : Vector Reciprocal Estimate
1289def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1290 v2i32, v2i32, int_arm_neon_vrecpe>;
1291def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1292 v4i32, v4i32, int_arm_neon_vrecpe>;
1293def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1294 v2f32, v2f32, int_arm_neon_vrecpef>;
1295def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1296 v4f32, v4f32, int_arm_neon_vrecpef>;
1297
1298// VRECPS : Vector Reciprocal Step
1299def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1300 int_arm_neon_vrecps, 1>;
1301def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1302 int_arm_neon_vrecps, 1>;
1303
1304// VRSQRTE : Vector Reciprocal Square Root Estimate
1305def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1306 v2i32, v2i32, int_arm_neon_vrsqrte>;
1307def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1308 v4i32, v4i32, int_arm_neon_vrsqrte>;
1309def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1310 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1311def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1312 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1313
1314// VRSQRTS : Vector Reciprocal Square Root Step
1315def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1316 int_arm_neon_vrsqrts, 1>;
1317def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1318 int_arm_neon_vrsqrts, 1>;
1319
1320// Vector Shifts.
1321
1322// VSHL : Vector Shift
1323defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1324defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1325// VSHL : Vector Shift Left (Immediate)
1326defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1327// VSHR : Vector Shift Right (Immediate)
1328defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1329defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1330
1331// VSHLL : Vector Shift Left Long
1332def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1333 v8i16, v8i8, NEONvshlls>;
1334def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1335 v4i32, v4i16, NEONvshlls>;
1336def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1337 v2i64, v2i32, NEONvshlls>;
1338def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1339 v8i16, v8i8, NEONvshllu>;
1340def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1341 v4i32, v4i16, NEONvshllu>;
1342def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1343 v2i64, v2i32, NEONvshllu>;
1344
1345// VSHLL : Vector Shift Left Long (with maximum shift count)
1346def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1347 v8i16, v8i8, NEONvshlli>;
1348def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1349 v4i32, v4i16, NEONvshlli>;
1350def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1351 v2i64, v2i32, NEONvshlli>;
1352
1353// VSHRN : Vector Shift Right and Narrow
1354def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1355 v8i8, v8i16, NEONvshrn>;
1356def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1357 v4i16, v4i32, NEONvshrn>;
1358def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1359 v2i32, v2i64, NEONvshrn>;
1360
1361// VRSHL : Vector Rounding Shift
1362defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1363defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1364// VRSHR : Vector Rounding Shift Right
1365defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1366defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1367
1368// VRSHRN : Vector Rounding Shift Right and Narrow
1369def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1370 v8i8, v8i16, NEONvrshrn>;
1371def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1372 v4i16, v4i32, NEONvrshrn>;
1373def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1374 v2i32, v2i64, NEONvrshrn>;
1375
1376// VQSHL : Vector Saturating Shift
1377defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1378defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1379// VQSHL : Vector Saturating Shift Left (Immediate)
1380defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1381defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1382// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1383defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1384
1385// VQSHRN : Vector Saturating Shift Right and Narrow
1386def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1387 v8i8, v8i16, NEONvqshrns>;
1388def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1389 v4i16, v4i32, NEONvqshrns>;
1390def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1391 v2i32, v2i64, NEONvqshrns>;
1392def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1393 v8i8, v8i16, NEONvqshrnu>;
1394def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1395 v4i16, v4i32, NEONvqshrnu>;
1396def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1397 v2i32, v2i64, NEONvqshrnu>;
1398
1399// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1400def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1401 v8i8, v8i16, NEONvqshrnsu>;
1402def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1403 v4i16, v4i32, NEONvqshrnsu>;
1404def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1405 v2i32, v2i64, NEONvqshrnsu>;
1406
1407// VQRSHL : Vector Saturating Rounding Shift
1408defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1409 int_arm_neon_vqrshifts, 0>;
1410defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1411 int_arm_neon_vqrshiftu, 0>;
1412
1413// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1414def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1415 v8i8, v8i16, NEONvqrshrns>;
1416def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1417 v4i16, v4i32, NEONvqrshrns>;
1418def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1419 v2i32, v2i64, NEONvqrshrns>;
1420def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1421 v8i8, v8i16, NEONvqrshrnu>;
1422def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1423 v4i16, v4i32, NEONvqrshrnu>;
1424def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1425 v2i32, v2i64, NEONvqrshrnu>;
1426
1427// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1428def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1429 v8i8, v8i16, NEONvqrshrnsu>;
1430def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1431 v4i16, v4i32, NEONvqrshrnsu>;
1432def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1433 v2i32, v2i64, NEONvqrshrnsu>;
1434
1435// VSRA : Vector Shift Right and Accumulate
1436defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1437defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1438// VRSRA : Vector Rounding Shift Right and Accumulate
1439defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1440defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1441
1442// VSLI : Vector Shift Left and Insert
1443defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1444// VSRI : Vector Shift Right and Insert
1445defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1446
1447// Vector Absolute and Saturating Absolute.
1448
1449// VABS : Vector Absolute Value
1450defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1451 int_arm_neon_vabs>;
1452def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1453 v2f32, v2f32, int_arm_neon_vabsf>;
1454def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1455 v4f32, v4f32, int_arm_neon_vabsf>;
David Goodwinbc7c05e2009-08-04 20:39:05 +00001456def : N2VDInts<fabs, VABSfd>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001457
1458// VQABS : Vector Saturating Absolute Value
1459defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1460 int_arm_neon_vqabs>;
1461
1462// Vector Negate.
1463
1464def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1465def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1466
1467class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1468 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001469 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001470 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1471 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1472class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1473 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001474 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001475 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1476 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1477
1478// VNEG : Vector Negate
1479def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1480def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1481def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1482def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1483def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1484def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1485
1486// VNEG : Vector Negate (floating-point)
1487def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001488 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1489 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001490 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1491def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001492 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1493 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001494 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
David Goodwinbc7c05e2009-08-04 20:39:05 +00001495def : N2VDInts<fneg, VNEGf32d>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001496
1497def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1498def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1499def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1500def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1501def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1502def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1503
1504// VQNEG : Vector Saturating Negate
1505defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1506 int_arm_neon_vqneg>;
1507
1508// Vector Bit Counting Operations.
1509
1510// VCLS : Vector Count Leading Sign Bits
1511defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1512 int_arm_neon_vcls>;
1513// VCLZ : Vector Count Leading Zeros
1514defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1515 int_arm_neon_vclz>;
1516// VCNT : Vector Count One Bits
1517def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1518 v8i8, v8i8, int_arm_neon_vcnt>;
1519def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1520 v16i8, v16i8, int_arm_neon_vcnt>;
1521
1522// Vector Move Operations.
1523
1524// VMOV : Vector Move (Register)
1525
1526def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001527 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001528def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001529 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001530
1531// VMOV : Vector Move (Immediate)
1532
1533// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1534def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1535 return ARM::getVMOVImm(N, 1, *CurDAG);
1536}]>;
1537def vmovImm8 : PatLeaf<(build_vector), [{
1538 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1539}], VMOV_get_imm8>;
1540
1541// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1542def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1543 return ARM::getVMOVImm(N, 2, *CurDAG);
1544}]>;
1545def vmovImm16 : PatLeaf<(build_vector), [{
1546 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1547}], VMOV_get_imm16>;
1548
1549// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1550def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1551 return ARM::getVMOVImm(N, 4, *CurDAG);
1552}]>;
1553def vmovImm32 : PatLeaf<(build_vector), [{
1554 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1555}], VMOV_get_imm32>;
1556
1557// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1558def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1559 return ARM::getVMOVImm(N, 8, *CurDAG);
1560}]>;
1561def vmovImm64 : PatLeaf<(build_vector), [{
1562 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1563}], VMOV_get_imm64>;
1564
1565// Note: Some of the cmode bits in the following VMOV instructions need to
1566// be encoded based on the immed values.
1567
1568def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001569 (ins i8imm:$SIMM), NoItinerary,
1570 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001571 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1572def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001573 (ins i8imm:$SIMM), NoItinerary,
1574 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001575 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1576
1577def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001578 (ins i16imm:$SIMM), NoItinerary,
1579 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001580 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1581def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001582 (ins i16imm:$SIMM), NoItinerary,
1583 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001584 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1585
1586def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001587 (ins i32imm:$SIMM), NoItinerary,
1588 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001589 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1590def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001591 (ins i32imm:$SIMM), NoItinerary,
1592 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001593 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1594
1595def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001596 (ins i64imm:$SIMM), NoItinerary,
1597 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001598 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1599def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001600 (ins i64imm:$SIMM), NoItinerary,
1601 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001602 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1603
1604// VMOV : Vector Get Lane (move scalar to ARM core register)
1605
1606def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
1607 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001608 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001609 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1610 imm:$lane))]>;
1611def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
1612 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001613 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001614 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1615 imm:$lane))]>;
1616def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
1617 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001618 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001619 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1620 imm:$lane))]>;
1621def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
1622 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001623 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001624 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1625 imm:$lane))]>;
1626def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
1627 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001628 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001629 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1630 imm:$lane))]>;
1631// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1632def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1633 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1634 (SubReg_i8_reg imm:$lane))),
1635 (SubReg_i8_lane imm:$lane))>;
1636def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1637 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1638 (SubReg_i16_reg imm:$lane))),
1639 (SubReg_i16_lane imm:$lane))>;
1640def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1641 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1642 (SubReg_i8_reg imm:$lane))),
1643 (SubReg_i8_lane imm:$lane))>;
1644def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1645 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1646 (SubReg_i16_reg imm:$lane))),
1647 (SubReg_i16_lane imm:$lane))>;
1648def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1649 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
1650 (SubReg_i32_reg imm:$lane))),
1651 (SubReg_i32_lane imm:$lane))>;
1652//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
1653// (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1654def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
1655 (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1656
1657
1658// VMOV : Vector Set Lane (move ARM core register to scalar)
1659
1660let Constraints = "$src1 = $dst" in {
1661def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
1662 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001663 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001664 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1665 GPR:$src2, imm:$lane))]>;
1666def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
1667 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001668 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001669 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1670 GPR:$src2, imm:$lane))]>;
1671def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
1672 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001673 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001674 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1675 GPR:$src2, imm:$lane))]>;
1676}
1677def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1678 (v16i8 (INSERT_SUBREG QPR:$src1,
1679 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
1680 (SubReg_i8_reg imm:$lane))),
1681 GPR:$src2, (SubReg_i8_lane imm:$lane)),
1682 (SubReg_i8_reg imm:$lane)))>;
1683def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1684 (v8i16 (INSERT_SUBREG QPR:$src1,
1685 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
1686 (SubReg_i16_reg imm:$lane))),
1687 GPR:$src2, (SubReg_i16_lane imm:$lane)),
1688 (SubReg_i16_reg imm:$lane)))>;
1689def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1690 (v4i32 (INSERT_SUBREG QPR:$src1,
1691 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
1692 (SubReg_i32_reg imm:$lane))),
1693 GPR:$src2, (SubReg_i32_lane imm:$lane)),
1694 (SubReg_i32_reg imm:$lane)))>;
1695
1696//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1697// (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1698def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1699 (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1700
1701// VDUP : Vector Duplicate (from ARM core register to all elements)
1702
1703def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1704 (vector_shuffle node:$lhs, node:$rhs), [{
1705 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1706 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1707}]>;
1708
1709class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1710 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001711 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001712 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1713class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1714 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001715 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001716 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1717
1718def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1719def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1720def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1721def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1722def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1723def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1724
1725def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001726 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001727 [(set DPR:$dst, (v2f32 (splat_lo
1728 (scalar_to_vector
1729 (f32 (bitconvert GPR:$src))),
1730 undef)))]>;
1731def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001732 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001733 [(set QPR:$dst, (v4f32 (splat_lo
1734 (scalar_to_vector
1735 (f32 (bitconvert GPR:$src))),
1736 undef)))]>;
1737
1738// VDUP : Vector Duplicate Lane (from scalar to all elements)
1739
1740def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1741 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1742 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
1743}]>;
1744
1745def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1746 (vector_shuffle node:$lhs, node:$rhs), [{
1747 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1748 return SVOp->isSplat();
1749}], SHUFFLE_get_splat_lane>;
1750
1751class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1752 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001753 (outs DPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001754 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1755 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1756
1757// vector_shuffle requires that the source and destination types match, so
1758// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1759class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1760 ValueType ResTy, ValueType OpTy>
1761 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001762 (outs QPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001763 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1764 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1765
1766def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1767def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1768def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1769def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1770def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1771def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1772def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1773def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1774
1775// VMOVN : Vector Narrowing Move
1776defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1777 int_arm_neon_vmovn>;
1778// VQMOVN : Vector Saturating Narrowing Move
1779defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1780 int_arm_neon_vqmovns>;
1781defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1782 int_arm_neon_vqmovnu>;
1783defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1784 int_arm_neon_vqmovnsu>;
1785// VMOVL : Vector Lengthening Move
1786defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1787defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1788
1789// Vector Conversions.
1790
1791// VCVT : Vector Convert Between Floating-Point and Integers
1792def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1793 v2i32, v2f32, fp_to_sint>;
1794def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1795 v2i32, v2f32, fp_to_uint>;
1796def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1797 v2f32, v2i32, sint_to_fp>;
1798def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1799 v2f32, v2i32, uint_to_fp>;
1800
1801def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1802 v4i32, v4f32, fp_to_sint>;
1803def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1804 v4i32, v4f32, fp_to_uint>;
1805def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1806 v4f32, v4i32, sint_to_fp>;
1807def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1808 v4f32, v4i32, uint_to_fp>;
1809
1810// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1811// Note: Some of the opcode bits in the following VCVT instructions need to
1812// be encoded based on the immed values.
1813def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1814 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1815def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1816 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1817def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1818 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1819def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1820 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1821
1822def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1823 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1824def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1825 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1826def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1827 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1828def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1829 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1830
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001831// VREV : Vector Reverse
1832
1833def vrev64_shuffle : PatFrag<(ops node:$in),
1834 (vector_shuffle node:$in, undef), [{
1835 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1836 return ARM::isVREVMask(SVOp, 64);
1837}]>;
1838
1839def vrev32_shuffle : PatFrag<(ops node:$in),
1840 (vector_shuffle node:$in, undef), [{
1841 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1842 return ARM::isVREVMask(SVOp, 32);
1843}]>;
1844
1845def vrev16_shuffle : PatFrag<(ops node:$in),
1846 (vector_shuffle node:$in, undef), [{
1847 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1848 return ARM::isVREVMask(SVOp, 16);
1849}]>;
1850
1851// VREV64 : Vector Reverse elements within 64-bit doublewords
1852
1853class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1854 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001855 (ins DPR:$src), NoItinerary,
1856 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001857 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1858class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1859 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001860 (ins QPR:$src), NoItinerary,
1861 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001862 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1863
1864def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1865def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1866def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1867def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1868
1869def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1870def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1871def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1872def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1873
1874// VREV32 : Vector Reverse elements within 32-bit words
1875
1876class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1877 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001878 (ins DPR:$src), NoItinerary,
1879 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001880 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1881class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1882 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001883 (ins QPR:$src), NoItinerary,
1884 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001885 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1886
1887def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1888def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1889
1890def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1891def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1892
1893// VREV16 : Vector Reverse elements within 16-bit halfwords
1894
1895class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1896 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001897 (ins DPR:$src), NoItinerary,
1898 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001899 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1900class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1901 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001902 (ins QPR:$src), NoItinerary,
1903 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001904 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1905
1906def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1907def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1908
Bob Wilsone60fee02009-06-22 23:27:02 +00001909//===----------------------------------------------------------------------===//
1910// Non-Instruction Patterns
1911//===----------------------------------------------------------------------===//
1912
1913// bit_convert
1914def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
1915def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
1916def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
1917def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
1918def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
1919def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
1920def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
1921def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
1922def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
1923def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
1924def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
1925def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
1926def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
1927def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
1928def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
1929def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
1930def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
1931def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
1932def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
1933def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
1934def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
1935def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
1936def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
1937def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
1938def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
1939def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
1940def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
1941def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
1942def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
1943def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
1944
1945def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
1946def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
1947def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
1948def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
1949def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
1950def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
1951def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
1952def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
1953def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
1954def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
1955def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
1956def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
1957def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
1958def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
1959def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
1960def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
1961def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
1962def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
1963def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
1964def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
1965def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
1966def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
1967def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
1968def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
1969def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
1970def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
1971def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
1972def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
1973def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
1974def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;