blob: 0f17025b77476f7409c39776f0dd0092357708c1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.h - Alpha DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Alpha uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H
16#define LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H
17
18#include "llvm/ADT/VectorExtras.h"
19#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21#include "Alpha.h"
22
23namespace llvm {
24
25 namespace AlphaISD {
26 enum NodeType {
27 // Start the numbering where the builting ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000028 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029 //These corrospond to the identical Instruction
30 CVTQT_, CVTQS_, CVTTQ_,
31
32 /// GPRelHi/GPRelLo - These represent the high and low 16-bit
33 /// parts of a global address respectively.
34 GPRelHi, GPRelLo,
35
36 /// RetLit - Literal Relocation of a Global
37 RelLit,
38
39 /// GlobalRetAddr - used to restore the return address
40 GlobalRetAddr,
41
42 /// CALL - Normal call.
43 CALL,
44
45 /// DIVCALL - used for special library calls for div and rem
46 DivCall,
47
48 /// return flag operand
49 RET_FLAG,
50
51 /// CHAIN = COND_BRANCH CHAIN, OPC, (G|F)PRC, DESTBB [, INFLAG] - This
52 /// corresponds to the COND_BRANCH pseudo instruction.
53 /// *PRC is the input register to compare to zero,
54 /// OPC is the branch opcode to use (e.g. Alpha::BEQ),
55 /// DESTBB is the destination block to branch to, and INFLAG is
56 /// an optional input flag argument.
57 COND_BRANCH_I, COND_BRANCH_F
58
59 };
60 }
61
62 class AlphaTargetLowering : public TargetLowering {
63 int VarArgsOffset; // What is the offset to the first vaarg
64 int VarArgsBase; // What is the base FrameIndex
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +000066 explicit AlphaTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Scott Michel502151f2008-03-10 15:42:14 +000068 /// getSetCCResultType - Get the SETCC result ValueType
Owen Anderson36e3a6e2009-08-11 20:47:22 +000069 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel502151f2008-03-10 15:42:14 +000070
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 /// LowerOperation - Provide custom lowering hooks for some operations.
72 ///
Dan Gohman8181bd12008-07-27 21:46:04 +000073 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +000074
75 /// ReplaceNodeResults - Replace the results of node with an illegal result
76 /// type with new values built out of custom code.
77 ///
78 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
79 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
Duncan Sandsac496a12008-07-04 11:47:58 +000081 // Friendly names for dumps
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 const char *getTargetNodeName(unsigned Opcode) const;
83
Dan Gohman9178de12009-08-05 01:29:28 +000084 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +000085 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +000086 const SmallVectorImpl<ISD::InputArg> &Ins,
87 DebugLoc dl, SelectionDAG &DAG,
88 SmallVectorImpl<SDValue> &InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
90 ConstraintType getConstraintType(const std::string &Constraint) const;
91
92 std::vector<unsigned>
93 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000094 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
Andrew Lenharthe44f3902008-02-21 06:45:13 +000096 MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +000097 MachineBasicBlock *BB,
98 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Duncan Sandsac496a12008-07-04 11:47:58 +000099
Dan Gohman36322c72008-10-18 02:06:02 +0000100 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
101
Bill Wendling045f2632009-07-01 18:50:55 +0000102 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000103 virtual unsigned getFunctionAlignment(const Function *F) const;
104
Evan Cheng6337b552009-10-27 19:56:55 +0000105 /// isFPImmLegal - Returns true if the target can instruction select the
106 /// specified FP immediate natively. If false, the legalizer will
107 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +0000108 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng6337b552009-10-27 19:56:55 +0000109
Duncan Sandsac496a12008-07-04 11:47:58 +0000110 private:
111 // Helpers for custom lowering.
Dan Gohman8181bd12008-07-27 21:46:04 +0000112 void LowerVAARG(SDNode *N, SDValue &Chain, SDValue &DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000113 SelectionDAG &DAG);
114
Dan Gohman9178de12009-08-05 01:29:28 +0000115 virtual SDValue
116 LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000117 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000118 const SmallVectorImpl<ISD::InputArg> &Ins,
119 DebugLoc dl, SelectionDAG &DAG,
120 SmallVectorImpl<SDValue> &InVals);
121
122 virtual SDValue
123 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng6b6ed592010-01-27 00:07:07 +0000124 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000125 const SmallVectorImpl<ISD::OutputArg> &Outs,
126 const SmallVectorImpl<ISD::InputArg> &Ins,
127 DebugLoc dl, SelectionDAG &DAG,
128 SmallVectorImpl<SDValue> &InVals);
129
130 virtual SDValue
131 LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000132 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000133 const SmallVectorImpl<ISD::OutputArg> &Outs,
134 DebugLoc dl, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 };
136}
137
138#endif // LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H