blob: 8a881b93a8d19be6737e5d1307836959c8b62e49 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
56/// MVT::getIntVectorWithNumElements with the number of elements that ThisOp
57/// has.
58class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
63//===----------------------------------------------------------------------===//
64// Selection DAG Type Profile definitions.
65//
66// These use the constraints defined above to describe the type requirements of
67// the various nodes. These are not hard coded into tblgen, allowing targets to
68// add their own if needed.
69//
70
71// SDTypeProfile - This profile describes the type requirements of a Selection
72// DAG node.
73class SDTypeProfile<int numresults, int numoperands,
74 list<SDTypeConstraint> constraints> {
75 int NumResults = numresults;
76 int NumOperands = numoperands;
77 list<SDTypeConstraint> Constraints = constraints;
78}
79
80// Builtin profiles.
81def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
82def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
83def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
84def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
85def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
86def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
87
88def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
89 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
90]>;
91def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
92 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
93]>;
94def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
95 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
96]>;
97def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
98 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
99]>;
100def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
101 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
102]>;
103def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
104 SDTCisSameAs<0, 1>, SDTCisInt<0>
105]>;
106def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
107 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
108]>;
109def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
110 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
111]>;
112def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
113 SDTCisSameAs<0, 1>, SDTCisFP<0>
114]>;
115def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
116 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
117]>;
118def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
119 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
120]>;
121def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
122 SDTCisFP<0>, SDTCisInt<1>
123]>;
124def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
125 SDTCisInt<0>, SDTCisFP<1>
126]>;
127def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
128 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
129 SDTCisVTSmallerThanOp<2, 1>
130]>;
131
132def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
133 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
134]>;
135
136def SDTSelect : SDTypeProfile<1, 3, [ // select
137 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
138]>;
139
140def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
141 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
142 SDTCisVT<5, OtherVT>
143]>;
144
145def SDTBr : SDTypeProfile<0, 1, [ // br
146 SDTCisVT<0, OtherVT>
147]>;
148
149def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
150 SDTCisInt<0>, SDTCisVT<1, OtherVT>
151]>;
152
153def SDTBrind : SDTypeProfile<0, 1, [ // brind
154 SDTCisPtrTy<0>
155]>;
156
157def SDTRet : SDTypeProfile<0, 0, []>; // ret
158
159def SDTLoad : SDTypeProfile<1, 1, [ // load
160 SDTCisPtrTy<1>
161]>;
162
163def SDTStore : SDTypeProfile<0, 2, [ // store
164 SDTCisPtrTy<1>
165]>;
166
167def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
168 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
169]>;
170
171def SDTVecShuffle : SDTypeProfile<1, 3, [
172 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
173]>;
174
Bill Wendling7173da52007-11-13 09:19:02 +0000175class SDCallSeqStart<list<SDTypeConstraint> constraints> :
176 SDTypeProfile<0, 1, constraints>;
177class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
178 SDTypeProfile<0, 2, constraints>;
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180//===----------------------------------------------------------------------===//
181// Selection DAG Node Properties.
182//
183// Note: These are hard coded into tblgen.
184//
185class SDNodeProperty;
186def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
187def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
188def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
189def SDNPOutFlag : SDNodeProperty; // Write a flag result
190def SDNPInFlag : SDNodeProperty; // Read a flag operand
191def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
192
193//===----------------------------------------------------------------------===//
194// Selection DAG Node definitions.
195//
196class SDNode<string opcode, SDTypeProfile typeprof,
197 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
198 string Opcode = opcode;
199 string SDClass = sdclass;
200 list<SDNodeProperty> Properties = props;
201 SDTypeProfile TypeProfile = typeprof;
202}
203
204def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000205def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000206def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207def node;
208def srcvalue;
209
210def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
211def fpimm : SDNode<"ISD::TargetConstantFP",
212 SDTFPLeaf, [], "ConstantFPSDNode">;
213def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
214def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
215def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
216def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
217def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
218 "GlobalAddressSDNode">;
219def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
220 "GlobalAddressSDNode">;
221def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
222 "GlobalAddressSDNode">;
223def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
224 "GlobalAddressSDNode">;
225def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
226 "ConstantPoolSDNode">;
227def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
228 "ConstantPoolSDNode">;
229def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
230 "JumpTableSDNode">;
231def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
232 "JumpTableSDNode">;
233def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
234 "FrameIndexSDNode">;
235def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
236 "FrameIndexSDNode">;
237def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
238 "ExternalSymbolSDNode">;
239def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
240 "ExternalSymbolSDNode">;
241
242def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
243 [SDNPCommutative, SDNPAssociative]>;
244def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
245def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
246 [SDNPCommutative, SDNPAssociative]>;
247def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
248def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
249def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
250def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
251def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
252def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
253def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
254def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
255def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
256def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
257def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
258def and : SDNode<"ISD::AND" , SDTIntBinOp,
259 [SDNPCommutative, SDNPAssociative]>;
260def or : SDNode<"ISD::OR" , SDTIntBinOp,
261 [SDNPCommutative, SDNPAssociative]>;
262def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
263 [SDNPCommutative, SDNPAssociative]>;
264def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
265 [SDNPCommutative, SDNPOutFlag]>;
266def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
267 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
268def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
269 [SDNPOutFlag]>;
270def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
271 [SDNPOutFlag, SDNPInFlag]>;
272
273def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
274def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
275def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
276def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
277def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
278def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
279def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
280def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
281def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
282def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
283
284def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
285def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
286def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
287def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
288def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
289def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
290def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
291def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
292def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
293def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
294
295def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
296def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
297def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
298
299def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
300def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
301def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
302def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
303
304def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
305def select : SDNode<"ISD::SELECT" , SDTSelect>;
306def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
307
308def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
309def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
310def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
311def ret : SDNode<"ISD::RET" , SDTRet, [SDNPHasChain]>;
312
313// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
314// and truncst (see below).
315def ld : SDNode<"ISD::LOAD" , SDTLoad, [SDNPHasChain]>;
316def st : SDNode<"ISD::STORE" , SDTStore, [SDNPHasChain]>;
317def ist : SDNode<"ISD::STORE" , SDTIStore, [SDNPHasChain]>;
318
319def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
320def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, 0, []>, []>;
321def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
322 []>;
323def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
324 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
325def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
326 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000327
328def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
329 SDTypeProfile<1, 2, []>>;
330def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
331 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332
333// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
334// these internally. Don't reference these directly.
335def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
336 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
337 [SDNPHasChain]>;
338def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
339 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
340 [SDNPHasChain]>;
341def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
342 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
343
344
345//===----------------------------------------------------------------------===//
346// Selection DAG Condition Codes
347
348class CondCode; // ISD::CondCode enums
349def SETOEQ : CondCode; def SETOGT : CondCode;
350def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
351def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
352def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
353def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
354
355def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
356def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
357
358
359//===----------------------------------------------------------------------===//
360// Selection DAG Node Transformation Functions.
361//
362// This mechanism allows targets to manipulate nodes in the output DAG once a
363// match has been formed. This is typically used to manipulate immediate
364// values.
365//
366class SDNodeXForm<SDNode opc, code xformFunction> {
367 SDNode Opcode = opc;
368 code XFormFunction = xformFunction;
369}
370
371def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
372
373
374//===----------------------------------------------------------------------===//
375// Selection DAG Pattern Fragments.
376//
377// Pattern fragments are reusable chunks of dags that match specific things.
378// They can take arguments and have C++ predicates that control whether they
379// match. They are intended to make the patterns for common instructions more
380// compact and readable.
381//
382
383/// PatFrag - Represents a pattern fragment. This can match something on the
384/// DAG, frame a single node to multiply nested other fragments.
385///
386class PatFrag<dag ops, dag frag, code pred = [{}],
387 SDNodeXForm xform = NOOP_SDNodeXForm> {
388 dag Operands = ops;
389 dag Fragment = frag;
390 code Predicate = pred;
391 SDNodeXForm OperandTransform = xform;
392}
393
394// PatLeaf's are pattern fragments that have no operands. This is just a helper
395// to define immediates and other common things concisely.
396class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
397 : PatFrag<(ops), frag, pred, xform>;
398
399// Leaf fragments.
400
401def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
402def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
403
404def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
405def immAllOnesV: PatLeaf<(build_vector), [{
406 return ISD::isBuildVectorAllOnes(N);
407}]>;
408def immAllZerosV: PatLeaf<(build_vector), [{
409 return ISD::isBuildVectorAllZeros(N);
410}]>;
411
412def immAllOnesV_bc: PatLeaf<(bitconvert), [{
413 return ISD::isBuildVectorAllOnes(N);
414}]>;
415
416
417// Other helper fragments.
418def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
419def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
420def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
421def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
422
423// load fragments.
424def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
425 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
426 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
427 LD->getAddressingMode() == ISD::UNINDEXED;
428 return false;
429}]>;
430
431// extending load fragments.
432def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
433 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
434 return LD->getExtensionType() == ISD::EXTLOAD &&
435 LD->getAddressingMode() == ISD::UNINDEXED &&
436 LD->getLoadedVT() == MVT::i1;
437 return false;
438}]>;
439def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
440 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
441 return LD->getExtensionType() == ISD::EXTLOAD &&
442 LD->getAddressingMode() == ISD::UNINDEXED &&
443 LD->getLoadedVT() == MVT::i8;
444 return false;
445}]>;
446def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
447 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
448 return LD->getExtensionType() == ISD::EXTLOAD &&
449 LD->getAddressingMode() == ISD::UNINDEXED &&
450 LD->getLoadedVT() == MVT::i16;
451 return false;
452}]>;
453def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
454 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
455 return LD->getExtensionType() == ISD::EXTLOAD &&
456 LD->getAddressingMode() == ISD::UNINDEXED &&
457 LD->getLoadedVT() == MVT::i32;
458 return false;
459}]>;
460def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
461 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
462 return LD->getExtensionType() == ISD::EXTLOAD &&
463 LD->getAddressingMode() == ISD::UNINDEXED &&
464 LD->getLoadedVT() == MVT::f32;
465 return false;
466}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000467def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
468 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
469 return LD->getExtensionType() == ISD::EXTLOAD &&
470 LD->getAddressingMode() == ISD::UNINDEXED &&
471 LD->getLoadedVT() == MVT::f64;
472 return false;
473}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474
475def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
476 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
477 return LD->getExtensionType() == ISD::SEXTLOAD &&
478 LD->getAddressingMode() == ISD::UNINDEXED &&
479 LD->getLoadedVT() == MVT::i1;
480 return false;
481}]>;
482def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
483 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
484 return LD->getExtensionType() == ISD::SEXTLOAD &&
485 LD->getAddressingMode() == ISD::UNINDEXED &&
486 LD->getLoadedVT() == MVT::i8;
487 return false;
488}]>;
489def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
490 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
491 return LD->getExtensionType() == ISD::SEXTLOAD &&
492 LD->getAddressingMode() == ISD::UNINDEXED &&
493 LD->getLoadedVT() == MVT::i16;
494 return false;
495}]>;
496def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
497 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
498 return LD->getExtensionType() == ISD::SEXTLOAD &&
499 LD->getAddressingMode() == ISD::UNINDEXED &&
500 LD->getLoadedVT() == MVT::i32;
501 return false;
502}]>;
503
504def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
505 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
506 return LD->getExtensionType() == ISD::ZEXTLOAD &&
507 LD->getAddressingMode() == ISD::UNINDEXED &&
508 LD->getLoadedVT() == MVT::i1;
509 return false;
510}]>;
511def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
512 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
513 return LD->getExtensionType() == ISD::ZEXTLOAD &&
514 LD->getAddressingMode() == ISD::UNINDEXED &&
515 LD->getLoadedVT() == MVT::i8;
516 return false;
517}]>;
518def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
519 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
520 return LD->getExtensionType() == ISD::ZEXTLOAD &&
521 LD->getAddressingMode() == ISD::UNINDEXED &&
522 LD->getLoadedVT() == MVT::i16;
523 return false;
524}]>;
525def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
526 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
527 return LD->getExtensionType() == ISD::ZEXTLOAD &&
528 LD->getAddressingMode() == ISD::UNINDEXED &&
529 LD->getLoadedVT() == MVT::i32;
530 return false;
531}]>;
532
533// store fragments.
534def store : PatFrag<(ops node:$val, node:$ptr),
535 (st node:$val, node:$ptr), [{
536 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
537 return !ST->isTruncatingStore() &&
538 ST->getAddressingMode() == ISD::UNINDEXED;
539 return false;
540}]>;
541
542// truncstore fragments.
543def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
544 (st node:$val, node:$ptr), [{
545 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
546 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1 &&
547 ST->getAddressingMode() == ISD::UNINDEXED;
548 return false;
549}]>;
550def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
551 (st node:$val, node:$ptr), [{
552 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
553 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8 &&
554 ST->getAddressingMode() == ISD::UNINDEXED;
555 return false;
556}]>;
557def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
558 (st node:$val, node:$ptr), [{
559 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
560 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16 &&
561 ST->getAddressingMode() == ISD::UNINDEXED;
562 return false;
563}]>;
564def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
565 (st node:$val, node:$ptr), [{
566 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
567 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32 &&
568 ST->getAddressingMode() == ISD::UNINDEXED;
569 return false;
570}]>;
571def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
572 (st node:$val, node:$ptr), [{
573 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
574 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32 &&
575 ST->getAddressingMode() == ISD::UNINDEXED;
576 return false;
577}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000578def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
579 (st node:$val, node:$ptr), [{
580 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
581 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f64 &&
582 ST->getAddressingMode() == ISD::UNINDEXED;
583 return false;
584}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
586// indexed store fragments.
587def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
588 (ist node:$val, node:$base, node:$offset), [{
589 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
590 ISD::MemIndexedMode AM = ST->getAddressingMode();
591 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
592 !ST->isTruncatingStore();
593 }
594 return false;
595}]>;
596
597def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
598 (ist node:$val, node:$base, node:$offset), [{
599 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
600 ISD::MemIndexedMode AM = ST->getAddressingMode();
601 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
602 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
603 }
604 return false;
605}]>;
606def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
607 (ist node:$val, node:$base, node:$offset), [{
608 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
609 ISD::MemIndexedMode AM = ST->getAddressingMode();
610 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
611 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
612 }
613 return false;
614}]>;
615def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
616 (ist node:$val, node:$base, node:$offset), [{
617 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
618 ISD::MemIndexedMode AM = ST->getAddressingMode();
619 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
620 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
621 }
622 return false;
623}]>;
624def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
625 (ist node:$val, node:$base, node:$offset), [{
626 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
627 ISD::MemIndexedMode AM = ST->getAddressingMode();
628 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
629 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
630 }
631 return false;
632}]>;
633def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
634 (ist node:$val, node:$base, node:$offset), [{
635 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
636 ISD::MemIndexedMode AM = ST->getAddressingMode();
637 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
638 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
639 }
640 return false;
641}]>;
642
643def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
644 (ist node:$val, node:$ptr, node:$offset), [{
645 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
646 ISD::MemIndexedMode AM = ST->getAddressingMode();
647 return !ST->isTruncatingStore() &&
648 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
649 }
650 return false;
651}]>;
652
653def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
654 (ist node:$val, node:$base, node:$offset), [{
655 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
656 ISD::MemIndexedMode AM = ST->getAddressingMode();
657 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
658 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
659 }
660 return false;
661}]>;
662def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
663 (ist node:$val, node:$base, node:$offset), [{
664 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
665 ISD::MemIndexedMode AM = ST->getAddressingMode();
666 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
667 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
668 }
669 return false;
670}]>;
671def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
672 (ist node:$val, node:$base, node:$offset), [{
673 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
674 ISD::MemIndexedMode AM = ST->getAddressingMode();
675 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
676 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
677 }
678 return false;
679}]>;
680def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
681 (ist node:$val, node:$base, node:$offset), [{
682 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
683 ISD::MemIndexedMode AM = ST->getAddressingMode();
684 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
685 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
686 }
687 return false;
688}]>;
689def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
690 (ist node:$val, node:$base, node:$offset), [{
691 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
692 ISD::MemIndexedMode AM = ST->getAddressingMode();
693 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
694 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
695 }
696 return false;
697}]>;
698
699// setcc convenience fragments.
700def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
701 (setcc node:$lhs, node:$rhs, SETOEQ)>;
702def setogt : PatFrag<(ops node:$lhs, node:$rhs),
703 (setcc node:$lhs, node:$rhs, SETOGT)>;
704def setoge : PatFrag<(ops node:$lhs, node:$rhs),
705 (setcc node:$lhs, node:$rhs, SETOGE)>;
706def setolt : PatFrag<(ops node:$lhs, node:$rhs),
707 (setcc node:$lhs, node:$rhs, SETOLT)>;
708def setole : PatFrag<(ops node:$lhs, node:$rhs),
709 (setcc node:$lhs, node:$rhs, SETOLE)>;
710def setone : PatFrag<(ops node:$lhs, node:$rhs),
711 (setcc node:$lhs, node:$rhs, SETONE)>;
712def seto : PatFrag<(ops node:$lhs, node:$rhs),
713 (setcc node:$lhs, node:$rhs, SETO)>;
714def setuo : PatFrag<(ops node:$lhs, node:$rhs),
715 (setcc node:$lhs, node:$rhs, SETUO)>;
716def setueq : PatFrag<(ops node:$lhs, node:$rhs),
717 (setcc node:$lhs, node:$rhs, SETUEQ)>;
718def setugt : PatFrag<(ops node:$lhs, node:$rhs),
719 (setcc node:$lhs, node:$rhs, SETUGT)>;
720def setuge : PatFrag<(ops node:$lhs, node:$rhs),
721 (setcc node:$lhs, node:$rhs, SETUGE)>;
722def setult : PatFrag<(ops node:$lhs, node:$rhs),
723 (setcc node:$lhs, node:$rhs, SETULT)>;
724def setule : PatFrag<(ops node:$lhs, node:$rhs),
725 (setcc node:$lhs, node:$rhs, SETULE)>;
726def setune : PatFrag<(ops node:$lhs, node:$rhs),
727 (setcc node:$lhs, node:$rhs, SETUNE)>;
728def seteq : PatFrag<(ops node:$lhs, node:$rhs),
729 (setcc node:$lhs, node:$rhs, SETEQ)>;
730def setgt : PatFrag<(ops node:$lhs, node:$rhs),
731 (setcc node:$lhs, node:$rhs, SETGT)>;
732def setge : PatFrag<(ops node:$lhs, node:$rhs),
733 (setcc node:$lhs, node:$rhs, SETGE)>;
734def setlt : PatFrag<(ops node:$lhs, node:$rhs),
735 (setcc node:$lhs, node:$rhs, SETLT)>;
736def setle : PatFrag<(ops node:$lhs, node:$rhs),
737 (setcc node:$lhs, node:$rhs, SETLE)>;
738def setne : PatFrag<(ops node:$lhs, node:$rhs),
739 (setcc node:$lhs, node:$rhs, SETNE)>;
740
741//===----------------------------------------------------------------------===//
742// Selection DAG Pattern Support.
743//
744// Patterns are what are actually matched against the target-flavored
745// instruction selection DAG. Instructions defined by the target implicitly
746// define patterns in most cases, but patterns can also be explicitly added when
747// an operation is defined by a sequence of instructions (e.g. loading a large
748// immediate value on RISC targets that do not support immediates as large as
749// their GPRs).
750//
751
752class Pattern<dag patternToMatch, list<dag> resultInstrs> {
753 dag PatternToMatch = patternToMatch;
754 list<dag> ResultInstrs = resultInstrs;
755 list<Predicate> Predicates = []; // See class Instruction in Target.td.
756 int AddedComplexity = 0; // See class Instruction in Target.td.
757}
758
759// Pat - A simple (but common) form of a pattern, which produces a simple result
760// not needing a full list.
761class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
762
763//===----------------------------------------------------------------------===//
764// Complex pattern definitions.
765//
766// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
767// in C++. NumOperands is the number of operands returned by the select function;
768// SelectFunc is the name of the function used to pattern match the max. pattern;
769// RootNodes are the list of possible root nodes of the sub-dags to match.
770// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
771//
772class ComplexPattern<ValueType ty, int numops, string fn,
773 list<SDNode> roots = [], list<SDNodeProperty> props = []> {
774 ValueType Ty = ty;
775 int NumOperands = numops;
776 string SelectFunc = fn;
777 list<SDNode> RootNodes = roots;
778 list<SDNodeProperty> Properties = props;
779}
780
781//===----------------------------------------------------------------------===//
782// Dwarf support.
783//
784def SDT_dwarf_loc : SDTypeProfile<0, 3,
785 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
786def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;
787
788
789