blob: cbe55109f477615b7c09e31ba83209053981ae00 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000016#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000017#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000018#include "llvm/Constants.h"
19#include "llvm/DerivedTypes.h"
20#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000022#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000023#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000025#include "llvm/IntrinsicInst.h"
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Jim Laskeyb2efb852006-01-04 22:28:25 +000027#include "llvm/CodeGen/MachineDebugInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman37efe672006-04-22 18:53:45 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000032#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/SelectionDAG.h"
34#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000035#include "llvm/Target/MRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000036#include "llvm/Target/TargetData.h"
37#include "llvm/Target/TargetFrameInfo.h"
38#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetLowering.h"
40#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattner495a0b52005-08-17 06:37:43 +000042#include "llvm/Transforms/Utils/BasicBlockUtils.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000043#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000044#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000045#include "llvm/Support/Compiler.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include <map>
Chris Lattner4e4b5762006-02-01 18:59:47 +000047#include <set>
Chris Lattner1c08c712005-01-07 07:47:53 +000048#include <iostream>
Jeff Cohen7e881032006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattnerda8abb02005-09-01 18:44:10 +000052#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000053static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000054ViewISelDAGs("view-isel-dags", cl::Hidden,
55 cl::desc("Pop up a window to show isel dags as they are selected"));
56static cl::opt<bool>
57ViewSchedDAGs("view-sched-dags", cl::Hidden,
58 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000059#else
Chris Lattner5e46a192006-04-02 03:07:27 +000060static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#endif
62
Jim Laskeyeb577ba2006-08-02 12:30:23 +000063
64//===---------------------------------------------------------------------===//
65///
66/// RegisterScheduler class - Track the registration of instruction schedulers.
67///
68//===---------------------------------------------------------------------===//
69MachinePassRegistry RegisterScheduler::Registry;
70
71//===---------------------------------------------------------------------===//
72///
73/// ISHeuristic command line option for instruction schedulers.
74///
75//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000076namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000077 cl::opt<RegisterScheduler::FunctionPassCtor, false,
78 RegisterPassParser<RegisterScheduler> >
Jim Laskey13ec7022006-08-01 14:21:23 +000079 ISHeuristic("sched",
Chris Lattner3700f902006-08-03 00:18:59 +000080 cl::init(&createDefaultScheduler),
Jim Laskey13ec7022006-08-01 14:21:23 +000081 cl::desc("Instruction schedulers available:"));
82
Jim Laskey9ff542f2006-08-01 18:29:48 +000083 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000084 defaultListDAGScheduler("default", " Best scheduler for the target",
85 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000086} // namespace
87
Chris Lattner864635a2006-02-22 22:37:12 +000088namespace {
89 /// RegsForValue - This struct represents the physical registers that a
90 /// particular value is assigned and the type information about the value.
91 /// This is needed because values can be promoted into larger registers and
92 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000093 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner864635a2006-02-22 22:37:12 +000094 /// Regs - This list hold the register (for legal and promoted values)
95 /// or register set (for expanded values) that the value should be assigned
96 /// to.
97 std::vector<unsigned> Regs;
98
99 /// RegVT - The value type of each register.
100 ///
101 MVT::ValueType RegVT;
102
103 /// ValueVT - The value type of the LLVM value, which may be promoted from
104 /// RegVT or made from merging the two expanded parts.
105 MVT::ValueType ValueVT;
106
107 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
108
109 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
110 : RegVT(regvt), ValueVT(valuevt) {
111 Regs.push_back(Reg);
112 }
113 RegsForValue(const std::vector<unsigned> &regs,
114 MVT::ValueType regvt, MVT::ValueType valuevt)
115 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
116 }
117
118 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
119 /// this value and returns the result as a ValueVT value. This uses
120 /// Chain/Flag as the input and updates them for the output Chain/Flag.
121 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000122 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000123
124 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
125 /// specified value into the registers specified by this object. This uses
126 /// Chain/Flag as the input and updates them for the output Chain/Flag.
127 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +0000128 SDOperand &Chain, SDOperand &Flag,
129 MVT::ValueType PtrVT) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000130
131 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
132 /// operand list. This adds the code marker and includes the number of
133 /// values added into it.
134 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000135 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000136 };
137}
Evan Cheng4ef10862006-01-23 07:01:07 +0000138
Chris Lattner1c08c712005-01-07 07:47:53 +0000139namespace llvm {
140 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000141 /// createDefaultScheduler - This creates an instruction scheduler appropriate
142 /// for the target.
143 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
144 SelectionDAG *DAG,
145 MachineBasicBlock *BB) {
146 TargetLowering &TLI = IS->getTargetLowering();
147
148 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
149 return createTDListDAGScheduler(IS, DAG, BB);
150 } else {
151 assert(TLI.getSchedulingPreference() ==
152 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
153 return createBURRListDAGScheduler(IS, DAG, BB);
154 }
155 }
156
157
158 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000159 /// FunctionLoweringInfo - This contains information that is global to a
160 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000161 class FunctionLoweringInfo {
162 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000163 TargetLowering &TLI;
164 Function &Fn;
165 MachineFunction &MF;
166 SSARegMap *RegMap;
167
168 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
169
170 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
171 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
172
173 /// ValueMap - Since we emit code for the function a basic block at a time,
174 /// we must remember which virtual registers hold the values for
175 /// cross-basic-block values.
176 std::map<const Value*, unsigned> ValueMap;
177
178 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
179 /// the entry block. This allows the allocas to be efficiently referenced
180 /// anywhere in the function.
181 std::map<const AllocaInst*, int> StaticAllocaMap;
182
183 unsigned MakeReg(MVT::ValueType VT) {
184 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
185 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000186
Chris Lattner3c384492006-03-16 19:51:18 +0000187 unsigned CreateRegForValue(const Value *V);
188
Chris Lattner1c08c712005-01-07 07:47:53 +0000189 unsigned InitializeRegForValue(const Value *V) {
190 unsigned &R = ValueMap[V];
191 assert(R == 0 && "Already initialized this value register!");
192 return R = CreateRegForValue(V);
193 }
194 };
195}
196
197/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000198/// PHI nodes or outside of the basic block that defines it, or used by a
199/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000200static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
201 if (isa<PHINode>(I)) return true;
202 BasicBlock *BB = I->getParent();
203 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000204 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
205 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000206 return true;
207 return false;
208}
209
Chris Lattnerbf209482005-10-30 19:42:35 +0000210/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000211/// entry block, return true. This includes arguments used by switches, since
212/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000213static bool isOnlyUsedInEntryBlock(Argument *A) {
214 BasicBlock *Entry = A->getParent()->begin();
215 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000216 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000217 return false; // Use not in entry block.
218 return true;
219}
220
Chris Lattner1c08c712005-01-07 07:47:53 +0000221FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000222 Function &fn, MachineFunction &mf)
Chris Lattner1c08c712005-01-07 07:47:53 +0000223 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
224
Chris Lattnerbf209482005-10-30 19:42:35 +0000225 // Create a vreg for each argument register that is not dead and is used
226 // outside of the entry block for the function.
227 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
228 AI != E; ++AI)
229 if (!isOnlyUsedInEntryBlock(AI))
230 InitializeRegForValue(AI);
231
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 // Initialize the mapping of values to registers. This is only set up for
233 // instruction values that are used outside of the block that defines
234 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000235 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000236 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
237 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
238 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(AI->getArraySize())) {
239 const Type *Ty = AI->getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +0000240 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000241 unsigned Align =
Owen Andersona69571c2006-05-03 01:29:57 +0000242 std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000243 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000244
245 // If the alignment of the value is smaller than the size of the value,
246 // and if the size of the value is particularly small (<= 8 bytes),
247 // round up to the size of the value for potentially better performance.
248 //
249 // FIXME: This could be made better with a preferred alignment hook in
250 // TargetData. It serves primarily to 8-byte align doubles for X86.
251 if (Align < TySize && TySize <= 8) Align = TySize;
Chris Lattner2dfa8192005-10-18 22:11:42 +0000252 TySize *= CUI->getValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000253 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000254 StaticAllocaMap[AI] =
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000255 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000256 }
257
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000258 for (; BB != EB; ++BB)
259 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000260 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
261 if (!isa<AllocaInst>(I) ||
262 !StaticAllocaMap.count(cast<AllocaInst>(I)))
263 InitializeRegForValue(I);
264
265 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
266 // also creates the initial PHI MachineInstrs, though none of the input
267 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000268 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000269 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
270 MBBMap[BB] = MBB;
271 MF.getBasicBlockList().push_back(MBB);
272
273 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
274 // appropriate.
275 PHINode *PN;
276 for (BasicBlock::iterator I = BB->begin();
Chris Lattnerf44fd882005-01-07 21:34:19 +0000277 (PN = dyn_cast<PHINode>(I)); ++I)
278 if (!PN->use_empty()) {
Chris Lattner70c2a612006-03-31 02:06:56 +0000279 MVT::ValueType VT = TLI.getValueType(PN->getType());
280 unsigned NumElements;
281 if (VT != MVT::Vector)
282 NumElements = TLI.getNumElements(VT);
283 else {
284 MVT::ValueType VT1,VT2;
285 NumElements =
286 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
287 VT1, VT2);
288 }
Chris Lattnerf44fd882005-01-07 21:34:19 +0000289 unsigned PHIReg = ValueMap[PN];
290 assert(PHIReg &&"PHI node does not have an assigned virtual register!");
291 for (unsigned i = 0; i != NumElements; ++i)
292 BuildMI(MBB, TargetInstrInfo::PHI, PN->getNumOperands(), PHIReg+i);
293 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000294 }
295}
296
Chris Lattner3c384492006-03-16 19:51:18 +0000297/// CreateRegForValue - Allocate the appropriate number of virtual registers of
298/// the correctly promoted or expanded types. Assign these registers
299/// consecutive vreg numbers and return the first assigned number.
300unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
301 MVT::ValueType VT = TLI.getValueType(V->getType());
302
303 // The number of multiples of registers that we need, to, e.g., split up
304 // a <2 x int64> -> 4 x i32 registers.
305 unsigned NumVectorRegs = 1;
306
307 // If this is a packed type, figure out what type it will decompose into
308 // and how many of the elements it will use.
309 if (VT == MVT::Vector) {
310 const PackedType *PTy = cast<PackedType>(V->getType());
311 unsigned NumElts = PTy->getNumElements();
312 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
313
314 // Divide the input until we get to a supported size. This will always
315 // end with a scalar if the target doesn't support vectors.
316 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
317 NumElts >>= 1;
318 NumVectorRegs <<= 1;
319 }
Chris Lattner6cb70042006-03-16 23:05:19 +0000320 if (NumElts == 1)
321 VT = EltTy;
322 else
323 VT = getVectorType(EltTy, NumElts);
Chris Lattner3c384492006-03-16 19:51:18 +0000324 }
325
326 // The common case is that we will only create one register for this
327 // value. If we have that case, create and return the virtual register.
328 unsigned NV = TLI.getNumElements(VT);
329 if (NV == 1) {
330 // If we are promoting this value, pick the next largest supported type.
331 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
332 unsigned Reg = MakeReg(PromotedType);
333 // If this is a vector of supported or promoted types (e.g. 4 x i16),
334 // create all of the registers.
335 for (unsigned i = 1; i != NumVectorRegs; ++i)
336 MakeReg(PromotedType);
337 return Reg;
338 }
339
340 // If this value is represented with multiple target registers, make sure
341 // to create enough consecutive registers of the right (smaller) type.
342 unsigned NT = VT-1; // Find the type to use.
343 while (TLI.getNumElements((MVT::ValueType)NT) != 1)
344 --NT;
345
346 unsigned R = MakeReg((MVT::ValueType)NT);
347 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
348 MakeReg((MVT::ValueType)NT);
349 return R;
350}
Chris Lattner1c08c712005-01-07 07:47:53 +0000351
352//===----------------------------------------------------------------------===//
353/// SelectionDAGLowering - This is the common target-independent lowering
354/// implementation that is parameterized by a TargetLowering object.
355/// Also, targets can overload any lowering method.
356///
357namespace llvm {
358class SelectionDAGLowering {
359 MachineBasicBlock *CurMBB;
360
361 std::map<const Value*, SDOperand> NodeMap;
362
Chris Lattnerd3948112005-01-17 22:19:26 +0000363 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
364 /// them up and then emit token factor nodes when possible. This allows us to
365 /// get simple disambiguation between loads without worrying about alias
366 /// analysis.
367 std::vector<SDOperand> PendingLoads;
368
Nate Begemanf15485a2006-03-27 01:32:24 +0000369 /// Case - A pair of values to record the Value for a switch case, and the
370 /// case's target basic block.
371 typedef std::pair<Constant*, MachineBasicBlock*> Case;
372 typedef std::vector<Case>::iterator CaseItr;
373 typedef std::pair<CaseItr, CaseItr> CaseRange;
374
375 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
376 /// of conditional branches.
377 struct CaseRec {
378 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
379 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
380
381 /// CaseBB - The MBB in which to emit the compare and branch
382 MachineBasicBlock *CaseBB;
383 /// LT, GE - If nonzero, we know the current case value must be less-than or
384 /// greater-than-or-equal-to these Constants.
385 Constant *LT;
386 Constant *GE;
387 /// Range - A pair of iterators representing the range of case values to be
388 /// processed at this point in the binary search tree.
389 CaseRange Range;
390 };
391
392 /// The comparison function for sorting Case values.
393 struct CaseCmp {
394 bool operator () (const Case& C1, const Case& C2) {
395 if (const ConstantUInt* U1 = dyn_cast<const ConstantUInt>(C1.first))
396 return U1->getValue() < cast<const ConstantUInt>(C2.first)->getValue();
397
398 const ConstantSInt* S1 = dyn_cast<const ConstantSInt>(C1.first);
399 return S1->getValue() < cast<const ConstantSInt>(C2.first)->getValue();
400 }
401 };
402
Chris Lattner1c08c712005-01-07 07:47:53 +0000403public:
404 // TLI - This is information that describes the available target features we
405 // need for lowering. This indicates when operations are unavailable,
406 // implemented with a libcall, etc.
407 TargetLowering &TLI;
408 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000409 const TargetData *TD;
Chris Lattner1c08c712005-01-07 07:47:53 +0000410
Nate Begemanf15485a2006-03-27 01:32:24 +0000411 /// SwitchCases - Vector of CaseBlock structures used to communicate
412 /// SwitchInst code generation information.
413 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +0000414 SelectionDAGISel::JumpTable JT;
Nate Begemanf15485a2006-03-27 01:32:24 +0000415
Chris Lattner1c08c712005-01-07 07:47:53 +0000416 /// FuncInfo - Information about the function as a whole.
417 ///
418 FunctionLoweringInfo &FuncInfo;
419
420 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000421 FunctionLoweringInfo &funcinfo)
Chris Lattner1c08c712005-01-07 07:47:53 +0000422 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Nate Begeman9453eea2006-04-23 06:26:20 +0000423 JT(0,0,0,0), FuncInfo(funcinfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000424 }
425
Chris Lattnera651cf62005-01-17 19:43:36 +0000426 /// getRoot - Return the current virtual root of the Selection DAG.
427 ///
428 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000429 if (PendingLoads.empty())
430 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000431
Chris Lattnerd3948112005-01-17 22:19:26 +0000432 if (PendingLoads.size() == 1) {
433 SDOperand Root = PendingLoads[0];
434 DAG.setRoot(Root);
435 PendingLoads.clear();
436 return Root;
437 }
438
439 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000440 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
441 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000442 PendingLoads.clear();
443 DAG.setRoot(Root);
444 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000445 }
446
Chris Lattner1c08c712005-01-07 07:47:53 +0000447 void visit(Instruction &I) { visit(I.getOpcode(), I); }
448
449 void visit(unsigned Opcode, User &I) {
450 switch (Opcode) {
451 default: assert(0 && "Unknown instruction type encountered!");
452 abort();
453 // Build the switch statement using the Instruction.def file.
454#define HANDLE_INST(NUM, OPCODE, CLASS) \
455 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
456#include "llvm/Instruction.def"
457 }
458 }
459
460 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
461
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000462 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000463 const Value *SV, SDOperand Root,
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000464 bool isVolatile);
Chris Lattner1c08c712005-01-07 07:47:53 +0000465
466 SDOperand getIntPtrConstant(uint64_t Val) {
467 return DAG.getConstant(Val, TLI.getPointerTy());
468 }
469
Chris Lattner199862b2006-03-16 19:57:50 +0000470 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000471
472 const SDOperand &setValue(const Value *V, SDOperand NewN) {
473 SDOperand &N = NodeMap[V];
474 assert(N.Val == 0 && "Already set a value for this node!");
475 return N = NewN;
476 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000477
Chris Lattner864635a2006-02-22 22:37:12 +0000478 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
479 MVT::ValueType VT,
480 bool OutReg, bool InReg,
481 std::set<unsigned> &OutputRegs,
482 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000483
Chris Lattner1c08c712005-01-07 07:47:53 +0000484 // Terminator instructions.
485 void visitRet(ReturnInst &I);
486 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000487 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488 void visitUnreachable(UnreachableInst &I) { /* noop */ }
489
Nate Begemanf15485a2006-03-27 01:32:24 +0000490 // Helper for visitSwitch
491 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Nate Begeman37efe672006-04-22 18:53:45 +0000492 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Nate Begemanf15485a2006-03-27 01:32:24 +0000493
Chris Lattner1c08c712005-01-07 07:47:53 +0000494 // These all get lowered before this pass.
Chris Lattner1c08c712005-01-07 07:47:53 +0000495 void visitInvoke(InvokeInst &I) { assert(0 && "TODO"); }
496 void visitUnwind(UnwindInst &I) { assert(0 && "TODO"); }
497
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000498 void visitBinary(User &I, unsigned IntOp, unsigned FPOp, unsigned VecOp);
Nate Begemane21ea612005-11-18 07:42:56 +0000499 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000500 void visitAdd(User &I) {
501 visitBinary(I, ISD::ADD, ISD::FADD, ISD::VADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000502 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000503 void visitSub(User &I);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000504 void visitMul(User &I) {
505 visitBinary(I, ISD::MUL, ISD::FMUL, ISD::VMUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000506 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 void visitDiv(User &I) {
Chris Lattner01b3d732005-09-28 22:28:18 +0000508 const Type *Ty = I.getType();
Evan Cheng3e1ce5a2006-03-03 07:01:07 +0000509 visitBinary(I,
510 Ty->isSigned() ? ISD::SDIV : ISD::UDIV, ISD::FDIV,
511 Ty->isSigned() ? ISD::VSDIV : ISD::VUDIV);
Chris Lattner1c08c712005-01-07 07:47:53 +0000512 }
513 void visitRem(User &I) {
Chris Lattner01b3d732005-09-28 22:28:18 +0000514 const Type *Ty = I.getType();
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000515 visitBinary(I, Ty->isSigned() ? ISD::SREM : ISD::UREM, ISD::FREM, 0);
Chris Lattner1c08c712005-01-07 07:47:53 +0000516 }
Evan Cheng3e1ce5a2006-03-03 07:01:07 +0000517 void visitAnd(User &I) { visitBinary(I, ISD::AND, 0, ISD::VAND); }
518 void visitOr (User &I) { visitBinary(I, ISD::OR, 0, ISD::VOR); }
519 void visitXor(User &I) { visitBinary(I, ISD::XOR, 0, ISD::VXOR); }
Nate Begemane21ea612005-11-18 07:42:56 +0000520 void visitShl(User &I) { visitShift(I, ISD::SHL); }
521 void visitShr(User &I) {
522 visitShift(I, I.getType()->isUnsigned() ? ISD::SRL : ISD::SRA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000523 }
524
Evan Chengf6f95812006-05-23 06:40:47 +0000525 void visitSetCC(User &I, ISD::CondCode SignedOpc, ISD::CondCode UnsignedOpc,
526 ISD::CondCode FPOpc);
527 void visitSetEQ(User &I) { visitSetCC(I, ISD::SETEQ, ISD::SETEQ,
528 ISD::SETOEQ); }
529 void visitSetNE(User &I) { visitSetCC(I, ISD::SETNE, ISD::SETNE,
530 ISD::SETUNE); }
531 void visitSetLE(User &I) { visitSetCC(I, ISD::SETLE, ISD::SETULE,
532 ISD::SETOLE); }
533 void visitSetGE(User &I) { visitSetCC(I, ISD::SETGE, ISD::SETUGE,
534 ISD::SETOGE); }
535 void visitSetLT(User &I) { visitSetCC(I, ISD::SETLT, ISD::SETULT,
536 ISD::SETOLT); }
537 void visitSetGT(User &I) { visitSetCC(I, ISD::SETGT, ISD::SETUGT,
538 ISD::SETOGT); }
Chris Lattner1c08c712005-01-07 07:47:53 +0000539
Chris Lattner2bbd8102006-03-29 00:11:43 +0000540 void visitExtractElement(User &I);
541 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000542 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000543
Chris Lattner1c08c712005-01-07 07:47:53 +0000544 void visitGetElementPtr(User &I);
545 void visitCast(User &I);
546 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000547
548 void visitMalloc(MallocInst &I);
549 void visitFree(FreeInst &I);
550 void visitAlloca(AllocaInst &I);
551 void visitLoad(LoadInst &I);
552 void visitStore(StoreInst &I);
553 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
554 void visitCall(CallInst &I);
Chris Lattnerce7518c2006-01-26 22:24:51 +0000555 void visitInlineAsm(CallInst &I);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000556 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000557 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000558
Chris Lattner1c08c712005-01-07 07:47:53 +0000559 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000560 void visitVAArg(VAArgInst &I);
561 void visitVAEnd(CallInst &I);
562 void visitVACopy(CallInst &I);
Chris Lattner39ae3622005-01-09 00:00:49 +0000563 void visitFrameReturnAddress(CallInst &I, bool isFrameAddress);
Chris Lattner1c08c712005-01-07 07:47:53 +0000564
Chris Lattner7041ee32005-01-11 05:56:49 +0000565 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000566
567 void visitUserOp1(Instruction &I) {
568 assert(0 && "UserOp1 should not exist at instruction selection time!");
569 abort();
570 }
571 void visitUserOp2(Instruction &I) {
572 assert(0 && "UserOp2 should not exist at instruction selection time!");
573 abort();
574 }
575};
576} // end namespace llvm
577
Chris Lattner199862b2006-03-16 19:57:50 +0000578SDOperand SelectionDAGLowering::getValue(const Value *V) {
579 SDOperand &N = NodeMap[V];
580 if (N.Val) return N;
581
582 const Type *VTy = V->getType();
583 MVT::ValueType VT = TLI.getValueType(VTy);
584 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
585 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
586 visit(CE->getOpcode(), *CE);
587 assert(N.Val && "visit didn't populate the ValueMap!");
588 return N;
589 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
590 return N = DAG.getGlobalAddress(GV, VT);
591 } else if (isa<ConstantPointerNull>(C)) {
592 return N = DAG.getConstant(0, TLI.getPointerTy());
593 } else if (isa<UndefValue>(C)) {
Chris Lattner23d564c2006-03-19 00:20:20 +0000594 if (!isa<PackedType>(VTy))
595 return N = DAG.getNode(ISD::UNDEF, VT);
596
Chris Lattnerb2827b02006-03-19 00:52:58 +0000597 // Create a VBUILD_VECTOR of undef nodes.
Chris Lattner23d564c2006-03-19 00:20:20 +0000598 const PackedType *PTy = cast<PackedType>(VTy);
599 unsigned NumElements = PTy->getNumElements();
600 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
601
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000602 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000603 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
604
605 // Create a VConstant node with generic Vector type.
606 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
607 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000608 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
609 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000610 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
611 return N = DAG.getConstantFP(CFP->getValue(), VT);
612 } else if (const PackedType *PTy = dyn_cast<PackedType>(VTy)) {
613 unsigned NumElements = PTy->getNumElements();
614 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000615
616 // Now that we know the number and type of the elements, push a
617 // Constant or ConstantFP node onto the ops list for each element of
618 // the packed constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000619 SmallVector<SDOperand, 8> Ops;
Chris Lattner199862b2006-03-16 19:57:50 +0000620 if (ConstantPacked *CP = dyn_cast<ConstantPacked>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000621 for (unsigned i = 0; i != NumElements; ++i)
622 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000623 } else {
624 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
625 SDOperand Op;
626 if (MVT::isFloatingPoint(PVT))
627 Op = DAG.getConstantFP(0, PVT);
628 else
629 Op = DAG.getConstant(0, PVT);
630 Ops.assign(NumElements, Op);
631 }
632
Chris Lattnerb2827b02006-03-19 00:52:58 +0000633 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattner23d564c2006-03-19 00:20:20 +0000634 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
635 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000636 return N = DAG.getNode(ISD::VBUILD_VECTOR,MVT::Vector,&Ops[0],Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000637 } else {
638 // Canonicalize all constant ints to be unsigned.
639 return N = DAG.getConstant(cast<ConstantIntegral>(C)->getRawValue(),VT);
640 }
641 }
642
643 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
644 std::map<const AllocaInst*, int>::iterator SI =
645 FuncInfo.StaticAllocaMap.find(AI);
646 if (SI != FuncInfo.StaticAllocaMap.end())
647 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
648 }
649
650 std::map<const Value*, unsigned>::const_iterator VMI =
651 FuncInfo.ValueMap.find(V);
652 assert(VMI != FuncInfo.ValueMap.end() && "Value not in map!");
653
654 unsigned InReg = VMI->second;
655
656 // If this type is not legal, make it so now.
Chris Lattner70c2a612006-03-31 02:06:56 +0000657 if (VT != MVT::Vector) {
658 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000659
Chris Lattner70c2a612006-03-31 02:06:56 +0000660 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
661 if (DestVT < VT) {
662 // Source must be expanded. This input value is actually coming from the
663 // register pair VMI->second and VMI->second+1.
664 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
665 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
666 } else if (DestVT > VT) { // Promotion case
Chris Lattner199862b2006-03-16 19:57:50 +0000667 if (MVT::isFloatingPoint(VT))
668 N = DAG.getNode(ISD::FP_ROUND, VT, N);
669 else
670 N = DAG.getNode(ISD::TRUNCATE, VT, N);
671 }
Chris Lattner70c2a612006-03-31 02:06:56 +0000672 } else {
673 // Otherwise, if this is a vector, make it available as a generic vector
674 // here.
675 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Chris Lattner2e2ef952006-04-05 06:54:42 +0000676 const PackedType *PTy = cast<PackedType>(VTy);
677 unsigned NE = TLI.getPackedTypeBreakdown(PTy, PTyElementVT,
Chris Lattner70c2a612006-03-31 02:06:56 +0000678 PTyLegalElementVT);
679
680 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000681 SmallVector<SDOperand, 8> Ops;
Chris Lattner70c2a612006-03-31 02:06:56 +0000682 if (PTyElementVT == PTyLegalElementVT) {
683 // If the value types are legal, just VBUILD the CopyFromReg nodes.
684 for (unsigned i = 0; i != NE; ++i)
685 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
686 PTyElementVT));
687 } else if (PTyElementVT < PTyLegalElementVT) {
688 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
689 for (unsigned i = 0; i != NE; ++i) {
690 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
691 PTyElementVT);
692 if (MVT::isFloatingPoint(PTyElementVT))
693 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
694 else
695 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
696 Ops.push_back(Op);
697 }
698 } else {
699 // If the register was expanded, use BUILD_PAIR.
700 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
701 for (unsigned i = 0; i != NE/2; ++i) {
702 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
703 PTyElementVT);
704 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
705 PTyElementVT);
706 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
707 }
708 }
709
710 Ops.push_back(DAG.getConstant(NE, MVT::i32));
711 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000712 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner2e2ef952006-04-05 06:54:42 +0000713
714 // Finally, use a VBIT_CONVERT to make this available as the appropriate
715 // vector type.
716 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
717 DAG.getConstant(PTy->getNumElements(),
718 MVT::i32),
719 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner199862b2006-03-16 19:57:50 +0000720 }
721
722 return N;
723}
724
725
Chris Lattner1c08c712005-01-07 07:47:53 +0000726void SelectionDAGLowering::visitRet(ReturnInst &I) {
727 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000728 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000729 return;
730 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000731 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000732 NewValues.push_back(getRoot());
733 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
734 SDOperand RetOp = getValue(I.getOperand(i));
Evan Cheng8e7d0562006-05-26 23:09:09 +0000735 bool isSigned = I.getOperand(i)->getType()->isSigned();
Nate Begemanee625572006-01-27 21:09:22 +0000736
737 // If this is an integer return value, we need to promote it ourselves to
738 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
739 // than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000740 // FIXME: C calling convention requires the return type to be promoted to
741 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000742 if (MVT::isInteger(RetOp.getValueType()) &&
743 RetOp.getValueType() < MVT::i64) {
744 MVT::ValueType TmpVT;
745 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
746 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
747 else
748 TmpVT = MVT::i32;
Chris Lattner1c08c712005-01-07 07:47:53 +0000749
Evan Cheng8e7d0562006-05-26 23:09:09 +0000750 if (isSigned)
Nate Begemanee625572006-01-27 21:09:22 +0000751 RetOp = DAG.getNode(ISD::SIGN_EXTEND, TmpVT, RetOp);
752 else
753 RetOp = DAG.getNode(ISD::ZERO_EXTEND, TmpVT, RetOp);
754 }
755 NewValues.push_back(RetOp);
Evan Cheng8e7d0562006-05-26 23:09:09 +0000756 NewValues.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner1c08c712005-01-07 07:47:53 +0000757 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000758 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
759 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000760}
761
762void SelectionDAGLowering::visitBr(BranchInst &I) {
763 // Update machine-CFG edges.
764 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Nate Begemanf15485a2006-03-27 01:32:24 +0000765 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000766
767 // Figure out which block is immediately after the current one.
768 MachineBasicBlock *NextBlock = 0;
769 MachineFunction::iterator BBI = CurMBB;
770 if (++BBI != CurMBB->getParent()->end())
771 NextBlock = BBI;
772
773 if (I.isUnconditional()) {
774 // If this is not a fall-through branch, emit the branch.
775 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +0000776 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000777 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000778 } else {
779 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Nate Begemanf15485a2006-03-27 01:32:24 +0000780 CurMBB->addSuccessor(Succ1MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000781
782 SDOperand Cond = getValue(I.getCondition());
Chris Lattner1c08c712005-01-07 07:47:53 +0000783 if (Succ1MBB == NextBlock) {
784 // If the condition is false, fall through. This means we should branch
785 // if the condition is true to Succ #0.
Chris Lattnera651cf62005-01-17 19:43:36 +0000786 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000787 Cond, DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000788 } else if (Succ0MBB == NextBlock) {
789 // If the condition is true, fall through. This means we should branch if
790 // the condition is false to Succ #1. Invert the condition first.
791 SDOperand True = DAG.getConstant(1, Cond.getValueType());
792 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
Chris Lattnera651cf62005-01-17 19:43:36 +0000793 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000794 Cond, DAG.getBasicBlock(Succ1MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000795 } else {
Chris Lattnere7ccd4a2005-04-09 03:30:29 +0000796 std::vector<SDOperand> Ops;
797 Ops.push_back(getRoot());
Evan Cheng298ebf22006-02-16 08:27:56 +0000798 // If the false case is the current basic block, then this is a self
799 // loop. We do not want to emit "Loop: ... brcond Out; br Loop", as it
800 // adds an extra instruction in the loop. Instead, invert the
801 // condition and emit "Loop: ... br!cond Loop; br Out.
802 if (CurMBB == Succ1MBB) {
803 std::swap(Succ0MBB, Succ1MBB);
804 SDOperand True = DAG.getConstant(1, Cond.getValueType());
805 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
806 }
Nate Begeman81e80972006-03-17 01:40:33 +0000807 SDOperand True = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
808 DAG.getBasicBlock(Succ0MBB));
809 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, True,
810 DAG.getBasicBlock(Succ1MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000811 }
812 }
813}
814
Nate Begemanf15485a2006-03-27 01:32:24 +0000815/// visitSwitchCase - Emits the necessary code to represent a single node in
816/// the binary search tree resulting from lowering a switch instruction.
817void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
818 SDOperand SwitchOp = getValue(CB.SwitchV);
819 SDOperand CaseOp = getValue(CB.CaseC);
820 SDOperand Cond = DAG.getSetCC(MVT::i1, SwitchOp, CaseOp, CB.CC);
821
822 // Set NextBlock to be the MBB immediately after the current one, if any.
823 // This is used to avoid emitting unnecessary branches to the next block.
824 MachineBasicBlock *NextBlock = 0;
825 MachineFunction::iterator BBI = CurMBB;
826 if (++BBI != CurMBB->getParent()->end())
827 NextBlock = BBI;
828
829 // If the lhs block is the next block, invert the condition so that we can
830 // fall through to the lhs instead of the rhs block.
831 if (CB.LHSBB == NextBlock) {
832 std::swap(CB.LHSBB, CB.RHSBB);
833 SDOperand True = DAG.getConstant(1, Cond.getValueType());
834 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
835 }
836 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
837 DAG.getBasicBlock(CB.LHSBB));
838 if (CB.RHSBB == NextBlock)
839 DAG.setRoot(BrCond);
840 else
841 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
842 DAG.getBasicBlock(CB.RHSBB)));
843 // Update successor info
844 CurMBB->addSuccessor(CB.LHSBB);
845 CurMBB->addSuccessor(CB.RHSBB);
846}
847
Nate Begeman37efe672006-04-22 18:53:45 +0000848void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +0000849 // Emit the code for the jump table
850 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng8825a482006-08-01 01:03:13 +0000851 assert((PTy == MVT::i32 || PTy == MVT::i64) &&
852 "Jump table entries are 32-bit values");
Evan Cheng2ae5b872006-09-24 05:22:38 +0000853 bool isPIC = TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_;
Evan Cheng8825a482006-08-01 01:03:13 +0000854 // PIC jump table entries are 32-bit values.
Evan Cheng2ae5b872006-09-24 05:22:38 +0000855 unsigned EntrySize = isPIC ? 4 : MVT::getSizeInBits(PTy)/8;
Nate Begeman37efe672006-04-22 18:53:45 +0000856 SDOperand Copy = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
857 SDOperand IDX = DAG.getNode(ISD::MUL, PTy, Copy,
Evan Cheng8825a482006-08-01 01:03:13 +0000858 DAG.getConstant(EntrySize, PTy));
Nate Begeman2f1ae882006-07-27 01:13:04 +0000859 SDOperand TAB = DAG.getJumpTable(JT.JTI,PTy);
860 SDOperand ADD = DAG.getNode(ISD::ADD, PTy, IDX, TAB);
Evan Cheng2ae5b872006-09-24 05:22:38 +0000861 SDOperand LD = DAG.getLoad(isPIC ? MVT::i32 : PTy, Copy.getValue(1), ADD,
Evan Cheng466685d2006-10-09 20:57:25 +0000862 NULL, 0);
Evan Cheng2ae5b872006-09-24 05:22:38 +0000863 if (isPIC) {
Andrew Lenharth16113432006-09-26 20:02:30 +0000864 // For Pic, the sequence is:
865 // BRIND(load(Jumptable + index) + RelocBase)
866 // RelocBase is the JumpTable on PPC and X86, GOT on Alpha
Andrew Lenharthbeec30e2006-09-24 19:45:58 +0000867 SDOperand Reloc = DAG.getNode(ISD::JumpTableRelocBase, PTy, TAB);
Evan Cheng8825a482006-08-01 01:03:13 +0000868 ADD = DAG.getNode(ISD::ADD, PTy,
Andrew Lenharthbeec30e2006-09-24 19:45:58 +0000869 ((PTy != MVT::i32) ? DAG.getNode(ISD::SIGN_EXTEND, PTy, LD) : LD), Reloc);
Nate Begeman2f1ae882006-07-27 01:13:04 +0000870 DAG.setRoot(DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), ADD));
871 } else {
872 DAG.setRoot(DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), LD));
873 }
Nate Begeman37efe672006-04-22 18:53:45 +0000874}
875
Nate Begemanf15485a2006-03-27 01:32:24 +0000876void SelectionDAGLowering::visitSwitch(SwitchInst &I) {
877 // Figure out which block is immediately after the current one.
878 MachineBasicBlock *NextBlock = 0;
879 MachineFunction::iterator BBI = CurMBB;
880 if (++BBI != CurMBB->getParent()->end())
881 NextBlock = BBI;
882
883 // If there is only the default destination, branch to it if it is not the
884 // next basic block. Otherwise, just fall through.
885 if (I.getNumOperands() == 2) {
886 // Update machine-CFG edges.
887 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[I.getDefaultDest()];
888 // If this is not a fall-through branch, emit the branch.
889 if (DefaultMBB != NextBlock)
890 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
891 DAG.getBasicBlock(DefaultMBB)));
Chris Lattnera3bb86d2006-06-12 18:25:29 +0000892 CurMBB->addSuccessor(DefaultMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +0000893 return;
894 }
895
896 // If there are any non-default case statements, create a vector of Cases
897 // representing each one, and sort the vector so that we can efficiently
898 // create a binary search tree from them.
899 std::vector<Case> Cases;
900 for (unsigned i = 1; i < I.getNumSuccessors(); ++i) {
901 MachineBasicBlock *SMBB = FuncInfo.MBBMap[I.getSuccessor(i)];
902 Cases.push_back(Case(I.getSuccessorValue(i), SMBB));
903 }
904 std::sort(Cases.begin(), Cases.end(), CaseCmp());
905
906 // Get the Value to be switched on and default basic blocks, which will be
907 // inserted into CaseBlock records, representing basic blocks in the binary
908 // search tree.
909 Value *SV = I.getOperand(0);
910 MachineBasicBlock *Default = FuncInfo.MBBMap[I.getDefaultDest()];
Nate Begeman37efe672006-04-22 18:53:45 +0000911
912 // Get the MachineFunction which holds the current MBB. This is used during
913 // emission of jump tables, and when inserting any additional MBBs necessary
914 // to represent the switch.
Nate Begemanf15485a2006-03-27 01:32:24 +0000915 MachineFunction *CurMF = CurMBB->getParent();
916 const BasicBlock *LLVMBB = CurMBB->getBasicBlock();
Nate Begeman37efe672006-04-22 18:53:45 +0000917
Nate Begeman17c275f2006-05-08 16:51:36 +0000918 // If the switch has more than 5 blocks, and at least 31.25% dense, and the
919 // target supports indirect branches, then emit a jump table rather than
920 // lowering the switch to a binary tree of conditional branches.
Nate Begeman9453eea2006-04-23 06:26:20 +0000921 if (TLI.isOperationLegal(ISD::BRIND, TLI.getPointerTy()) &&
Nate Begemanf4360a42006-05-03 03:48:02 +0000922 Cases.size() > 5) {
Nate Begeman37efe672006-04-22 18:53:45 +0000923 uint64_t First = cast<ConstantIntegral>(Cases.front().first)->getRawValue();
924 uint64_t Last = cast<ConstantIntegral>(Cases.back().first)->getRawValue();
Nate Begemanf4360a42006-05-03 03:48:02 +0000925 double Density = (double)Cases.size() / (double)((Last - First) + 1ULL);
926
Nate Begeman17c275f2006-05-08 16:51:36 +0000927 if (Density >= 0.3125) {
Nate Begeman37efe672006-04-22 18:53:45 +0000928 // Create a new basic block to hold the code for loading the address
929 // of the jump table, and jumping to it. Update successor information;
930 // we will either branch to the default case for the switch, or the jump
931 // table.
932 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
933 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
934 CurMBB->addSuccessor(Default);
935 CurMBB->addSuccessor(JumpTableBB);
936
937 // Subtract the lowest switch case value from the value being switched on
938 // and conditional branch to default mbb if the result is greater than the
939 // difference between smallest and largest cases.
940 SDOperand SwitchOp = getValue(SV);
941 MVT::ValueType VT = SwitchOp.getValueType();
942 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
943 DAG.getConstant(First, VT));
944
945 // The SDNode we just created, which holds the value being switched on
946 // minus the the smallest case value, needs to be copied to a virtual
947 // register so it can be used as an index into the jump table in a
948 // subsequent basic block. This value may be smaller or larger than the
949 // target's pointer type, and therefore require extension or truncating.
950 if (VT > TLI.getPointerTy())
951 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
952 else
953 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
954 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
955 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
956
957 // Emit the range check for the jump table, and branch to the default
958 // block for the switch statement if the value being switched on exceeds
959 // the largest case in the switch.
960 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
961 DAG.getConstant(Last-First,VT), ISD::SETUGT);
962 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
963 DAG.getBasicBlock(Default)));
964
Nate Begemanf4360a42006-05-03 03:48:02 +0000965 // Build a vector of destination BBs, corresponding to each target
966 // of the jump table. If the value of the jump table slot corresponds to
967 // a case statement, push the case's BB onto the vector, otherwise, push
968 // the default BB.
Nate Begeman37efe672006-04-22 18:53:45 +0000969 std::vector<MachineBasicBlock*> DestBBs;
Nate Begemanf4360a42006-05-03 03:48:02 +0000970 uint64_t TEI = First;
971 for (CaseItr ii = Cases.begin(), ee = Cases.end(); ii != ee; ++TEI) {
972 if (cast<ConstantIntegral>(ii->first)->getRawValue() == TEI) {
973 DestBBs.push_back(ii->second);
Nate Begemanf4360a42006-05-03 03:48:02 +0000974 ++ii;
975 } else {
976 DestBBs.push_back(Default);
Nate Begemanf4360a42006-05-03 03:48:02 +0000977 }
Nate Begeman37efe672006-04-22 18:53:45 +0000978 }
Nate Begemanf4360a42006-05-03 03:48:02 +0000979
980 // Update successor info
Chris Lattnerc66764c2006-09-10 06:36:57 +0000981 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
982 E = DestBBs.end(); I != E; ++I)
983 JumpTableBB->addSuccessor(*I);
Nate Begemanf4360a42006-05-03 03:48:02 +0000984
985 // Create a jump table index for this jump table, or return an existing
986 // one.
Nate Begeman37efe672006-04-22 18:53:45 +0000987 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
988
989 // Set the jump table information so that we can codegen it as a second
990 // MachineBasicBlock
991 JT.Reg = JumpTableReg;
992 JT.JTI = JTI;
993 JT.MBB = JumpTableBB;
Nate Begeman9453eea2006-04-23 06:26:20 +0000994 JT.Default = Default;
Nate Begeman37efe672006-04-22 18:53:45 +0000995 return;
996 }
997 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000998
999 // Push the initial CaseRec onto the worklist
1000 std::vector<CaseRec> CaseVec;
1001 CaseVec.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1002
1003 while (!CaseVec.empty()) {
1004 // Grab a record representing a case range to process off the worklist
1005 CaseRec CR = CaseVec.back();
1006 CaseVec.pop_back();
1007
1008 // Size is the number of Cases represented by this range. If Size is 1,
1009 // then we are processing a leaf of the binary search tree. Otherwise,
1010 // we need to pick a pivot, and push left and right ranges onto the
1011 // worklist.
1012 unsigned Size = CR.Range.second - CR.Range.first;
1013
1014 if (Size == 1) {
1015 // Create a CaseBlock record representing a conditional branch to
1016 // the Case's target mbb if the value being switched on SV is equal
1017 // to C. Otherwise, branch to default.
1018 Constant *C = CR.Range.first->first;
1019 MachineBasicBlock *Target = CR.Range.first->second;
1020 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, C, Target, Default,
1021 CR.CaseBB);
1022 // If the MBB representing the leaf node is the current MBB, then just
1023 // call visitSwitchCase to emit the code into the current block.
1024 // Otherwise, push the CaseBlock onto the vector to be later processed
1025 // by SDISel, and insert the node's MBB before the next MBB.
1026 if (CR.CaseBB == CurMBB)
1027 visitSwitchCase(CB);
1028 else {
1029 SwitchCases.push_back(CB);
1030 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1031 }
1032 } else {
1033 // split case range at pivot
1034 CaseItr Pivot = CR.Range.first + (Size / 2);
1035 CaseRange LHSR(CR.Range.first, Pivot);
1036 CaseRange RHSR(Pivot, CR.Range.second);
1037 Constant *C = Pivot->first;
1038 MachineBasicBlock *RHSBB = 0, *LHSBB = 0;
1039 // We know that we branch to the LHS if the Value being switched on is
1040 // less than the Pivot value, C. We use this to optimize our binary
1041 // tree a bit, by recognizing that if SV is greater than or equal to the
1042 // LHS's Case Value, and that Case Value is exactly one less than the
1043 // Pivot's Value, then we can branch directly to the LHS's Target,
1044 // rather than creating a leaf node for it.
1045 if ((LHSR.second - LHSR.first) == 1 &&
1046 LHSR.first->first == CR.GE &&
1047 cast<ConstantIntegral>(C)->getRawValue() ==
1048 (cast<ConstantIntegral>(CR.GE)->getRawValue() + 1ULL)) {
1049 LHSBB = LHSR.first->second;
1050 } else {
1051 LHSBB = new MachineBasicBlock(LLVMBB);
1052 CaseVec.push_back(CaseRec(LHSBB,C,CR.GE,LHSR));
1053 }
1054 // Similar to the optimization above, if the Value being switched on is
1055 // known to be less than the Constant CR.LT, and the current Case Value
1056 // is CR.LT - 1, then we can branch directly to the target block for
1057 // the current Case Value, rather than emitting a RHS leaf node for it.
1058 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
1059 cast<ConstantIntegral>(RHSR.first->first)->getRawValue() ==
1060 (cast<ConstantIntegral>(CR.LT)->getRawValue() - 1ULL)) {
1061 RHSBB = RHSR.first->second;
1062 } else {
1063 RHSBB = new MachineBasicBlock(LLVMBB);
1064 CaseVec.push_back(CaseRec(RHSBB,CR.LT,C,RHSR));
1065 }
1066 // Create a CaseBlock record representing a conditional branch to
1067 // the LHS node if the value being switched on SV is less than C.
1068 // Otherwise, branch to LHS.
1069 ISD::CondCode CC = C->getType()->isSigned() ? ISD::SETLT : ISD::SETULT;
1070 SelectionDAGISel::CaseBlock CB(CC, SV, C, LHSBB, RHSBB, CR.CaseBB);
1071 if (CR.CaseBB == CurMBB)
1072 visitSwitchCase(CB);
1073 else {
1074 SwitchCases.push_back(CB);
1075 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1076 }
1077 }
1078 }
1079}
1080
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001081void SelectionDAGLowering::visitSub(User &I) {
1082 // -0.0 - X --> fneg
Chris Lattner01b3d732005-09-28 22:28:18 +00001083 if (I.getType()->isFloatingPoint()) {
1084 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1085 if (CFP->isExactlyValue(-0.0)) {
1086 SDOperand Op2 = getValue(I.getOperand(1));
1087 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1088 return;
1089 }
Chris Lattner01b3d732005-09-28 22:28:18 +00001090 }
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001091 visitBinary(I, ISD::SUB, ISD::FSUB, ISD::VSUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001092}
1093
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001094void SelectionDAGLowering::visitBinary(User &I, unsigned IntOp, unsigned FPOp,
1095 unsigned VecOp) {
1096 const Type *Ty = I.getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00001097 SDOperand Op1 = getValue(I.getOperand(0));
1098 SDOperand Op2 = getValue(I.getOperand(1));
Chris Lattner2c49f272005-01-19 22:31:21 +00001099
Chris Lattnerb67eb912005-11-19 18:40:42 +00001100 if (Ty->isIntegral()) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001101 setValue(&I, DAG.getNode(IntOp, Op1.getValueType(), Op1, Op2));
1102 } else if (Ty->isFloatingPoint()) {
1103 setValue(&I, DAG.getNode(FPOp, Op1.getValueType(), Op1, Op2));
1104 } else {
1105 const PackedType *PTy = cast<PackedType>(Ty);
Chris Lattnerc7029802006-03-18 01:44:44 +00001106 SDOperand Num = DAG.getConstant(PTy->getNumElements(), MVT::i32);
1107 SDOperand Typ = DAG.getValueType(TLI.getValueType(PTy->getElementType()));
1108 setValue(&I, DAG.getNode(VecOp, MVT::Vector, Op1, Op2, Num, Typ));
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001109 }
Nate Begemane21ea612005-11-18 07:42:56 +00001110}
Chris Lattner2c49f272005-01-19 22:31:21 +00001111
Nate Begemane21ea612005-11-18 07:42:56 +00001112void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1113 SDOperand Op1 = getValue(I.getOperand(0));
1114 SDOperand Op2 = getValue(I.getOperand(1));
1115
1116 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
1117
Chris Lattner1c08c712005-01-07 07:47:53 +00001118 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1119}
1120
1121void SelectionDAGLowering::visitSetCC(User &I,ISD::CondCode SignedOpcode,
Evan Chengf6f95812006-05-23 06:40:47 +00001122 ISD::CondCode UnsignedOpcode,
1123 ISD::CondCode FPOpcode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001124 SDOperand Op1 = getValue(I.getOperand(0));
1125 SDOperand Op2 = getValue(I.getOperand(1));
1126 ISD::CondCode Opcode = SignedOpcode;
Evan Cheng80235d52006-05-23 18:18:46 +00001127 if (!FiniteOnlyFPMath() && I.getOperand(0)->getType()->isFloatingPoint())
Evan Chengf6f95812006-05-23 06:40:47 +00001128 Opcode = FPOpcode;
1129 else if (I.getOperand(0)->getType()->isUnsigned())
Chris Lattner1c08c712005-01-07 07:47:53 +00001130 Opcode = UnsignedOpcode;
Chris Lattner7cf7e3f2005-08-09 20:20:18 +00001131 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
Chris Lattner1c08c712005-01-07 07:47:53 +00001132}
1133
1134void SelectionDAGLowering::visitSelect(User &I) {
1135 SDOperand Cond = getValue(I.getOperand(0));
1136 SDOperand TrueVal = getValue(I.getOperand(1));
1137 SDOperand FalseVal = getValue(I.getOperand(2));
Chris Lattnerb22e35a2006-04-08 22:22:57 +00001138 if (!isa<PackedType>(I.getType())) {
1139 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
1140 TrueVal, FalseVal));
1141 } else {
1142 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
1143 *(TrueVal.Val->op_end()-2),
1144 *(TrueVal.Val->op_end()-1)));
1145 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001146}
1147
1148void SelectionDAGLowering::visitCast(User &I) {
1149 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00001150 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001151 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner1c08c712005-01-07 07:47:53 +00001152
Chris Lattnere25ca692006-03-22 20:09:35 +00001153 if (DestVT == MVT::Vector) {
1154 // This is a cast to a vector from something else. This is always a bit
1155 // convert. Get information about the input vector.
1156 const PackedType *DestTy = cast<PackedType>(I.getType());
1157 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1158 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
1159 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
1160 DAG.getValueType(EltVT)));
1161 } else if (SrcVT == DestVT) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001162 setValue(&I, N); // noop cast.
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001163 } else if (DestVT == MVT::i1) {
Chris Lattneref311aa2005-05-09 22:17:13 +00001164 // Cast to bool is a comparison against zero, not truncation to zero.
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001165 SDOperand Zero = isInteger(SrcVT) ? DAG.getConstant(0, N.getValueType()) :
Chris Lattneref311aa2005-05-09 22:17:13 +00001166 DAG.getConstantFP(0.0, N.getValueType());
Chris Lattner7cf7e3f2005-08-09 20:20:18 +00001167 setValue(&I, DAG.getSetCC(MVT::i1, N, Zero, ISD::SETNE));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001168 } else if (isInteger(SrcVT)) {
1169 if (isInteger(DestVT)) { // Int -> Int cast
1170 if (DestVT < SrcVT) // Truncating cast?
1171 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001172 else if (I.getOperand(0)->getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001173 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001174 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001175 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
Chris Lattner7e358902006-03-22 22:20:49 +00001176 } else if (isFloatingPoint(DestVT)) { // Int -> FP cast
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001177 if (I.getOperand(0)->getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001178 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001179 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001180 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001181 } else {
1182 assert(0 && "Unknown cast!");
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001183 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001184 } else if (isFloatingPoint(SrcVT)) {
1185 if (isFloatingPoint(DestVT)) { // FP -> FP cast
1186 if (DestVT < SrcVT) // Rounding cast?
1187 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001188 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001189 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001190 } else if (isInteger(DestVT)) { // FP -> Int cast.
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001191 if (I.getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001192 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001193 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001194 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001195 } else {
1196 assert(0 && "Unknown cast!");
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001197 }
1198 } else {
Chris Lattnere25ca692006-03-22 20:09:35 +00001199 assert(SrcVT == MVT::Vector && "Unknown cast!");
1200 assert(DestVT != MVT::Vector && "Casts to vector already handled!");
1201 // This is a cast from a vector to something else. This is always a bit
1202 // convert. Get information about the input vector.
1203 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Chris Lattner1c08c712005-01-07 07:47:53 +00001204 }
1205}
1206
Chris Lattner2bbd8102006-03-29 00:11:43 +00001207void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00001208 SDOperand InVec = getValue(I.getOperand(0));
1209 SDOperand InVal = getValue(I.getOperand(1));
1210 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1211 getValue(I.getOperand(2)));
1212
Chris Lattner2332b9f2006-03-19 01:17:20 +00001213 SDOperand Num = *(InVec.Val->op_end()-2);
1214 SDOperand Typ = *(InVec.Val->op_end()-1);
1215 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
1216 InVec, InVal, InIdx, Num, Typ));
Chris Lattnerc7029802006-03-18 01:44:44 +00001217}
1218
Chris Lattner2bbd8102006-03-29 00:11:43 +00001219void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00001220 SDOperand InVec = getValue(I.getOperand(0));
1221 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1222 getValue(I.getOperand(1)));
1223 SDOperand Typ = *(InVec.Val->op_end()-1);
1224 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
1225 TLI.getValueType(I.getType()), InVec, InIdx));
1226}
Chris Lattnerc7029802006-03-18 01:44:44 +00001227
Chris Lattner3e104b12006-04-08 04:15:24 +00001228void SelectionDAGLowering::visitShuffleVector(User &I) {
1229 SDOperand V1 = getValue(I.getOperand(0));
1230 SDOperand V2 = getValue(I.getOperand(1));
1231 SDOperand Mask = getValue(I.getOperand(2));
1232
1233 SDOperand Num = *(V1.Val->op_end()-2);
1234 SDOperand Typ = *(V2.Val->op_end()-1);
1235 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
1236 V1, V2, Mask, Num, Typ));
1237}
1238
1239
Chris Lattner1c08c712005-01-07 07:47:53 +00001240void SelectionDAGLowering::visitGetElementPtr(User &I) {
1241 SDOperand N = getValue(I.getOperand(0));
1242 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00001243
1244 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
1245 OI != E; ++OI) {
1246 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00001247 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001248 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
1249 if (Field) {
1250 // N = N + Offset
Owen Andersona69571c2006-05-03 01:29:57 +00001251 uint64_t Offset = TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner1c08c712005-01-07 07:47:53 +00001252 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001253 getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00001254 }
1255 Ty = StTy->getElementType(Field);
1256 } else {
1257 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00001258
Chris Lattner7c0104b2005-11-09 04:45:33 +00001259 // If this is a constant subscript, handle it quickly.
1260 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
1261 if (CI->getRawValue() == 0) continue;
Chris Lattner7cc47772005-01-07 21:56:57 +00001262
Chris Lattner7c0104b2005-11-09 04:45:33 +00001263 uint64_t Offs;
1264 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Andersona69571c2006-05-03 01:29:57 +00001265 Offs = (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00001266 else
Owen Andersona69571c2006-05-03 01:29:57 +00001267 Offs = TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00001268 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
1269 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00001270 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00001271
1272 // N = N + Idx * ElementSize;
Owen Andersona69571c2006-05-03 01:29:57 +00001273 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00001274 SDOperand IdxN = getValue(Idx);
1275
1276 // If the index is smaller or larger than intptr_t, truncate or extend
1277 // it.
1278 if (IdxN.getValueType() < N.getValueType()) {
1279 if (Idx->getType()->isSigned())
1280 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
1281 else
1282 IdxN = DAG.getNode(ISD::ZERO_EXTEND, N.getValueType(), IdxN);
1283 } else if (IdxN.getValueType() > N.getValueType())
1284 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
1285
1286 // If this is a multiply by a power of two, turn it into a shl
1287 // immediately. This is a very common case.
1288 if (isPowerOf2_64(ElementSize)) {
1289 unsigned Amt = Log2_64(ElementSize);
1290 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00001291 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00001292 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
1293 continue;
1294 }
1295
1296 SDOperand Scale = getIntPtrConstant(ElementSize);
1297 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
1298 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00001299 }
1300 }
1301 setValue(&I, N);
1302}
1303
1304void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
1305 // If this is a fixed sized alloca in the entry block of the function,
1306 // allocate it statically on the stack.
1307 if (FuncInfo.StaticAllocaMap.count(&I))
1308 return; // getValue will auto-populate this.
1309
1310 const Type *Ty = I.getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +00001311 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
1312 unsigned Align = std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +00001313 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00001314
1315 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00001316 MVT::ValueType IntPtr = TLI.getPointerTy();
1317 if (IntPtr < AllocSize.getValueType())
1318 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
1319 else if (IntPtr > AllocSize.getValueType())
1320 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00001321
Chris Lattner68cd65e2005-01-22 23:04:37 +00001322 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner1c08c712005-01-07 07:47:53 +00001323 getIntPtrConstant(TySize));
1324
1325 // Handle alignment. If the requested alignment is less than or equal to the
1326 // stack alignment, ignore it and round the size of the allocation up to the
1327 // stack alignment size. If the size is greater than the stack alignment, we
1328 // note this in the DYNAMIC_STACKALLOC node.
1329 unsigned StackAlign =
1330 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1331 if (Align <= StackAlign) {
1332 Align = 0;
1333 // Add SA-1 to the size.
1334 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
1335 getIntPtrConstant(StackAlign-1));
1336 // Mask out the low bits for alignment purposes.
1337 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
1338 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
1339 }
1340
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001341 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001342 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
1343 MVT::Other);
1344 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner1c08c712005-01-07 07:47:53 +00001345 DAG.setRoot(setValue(&I, DSA).getValue(1));
1346
1347 // Inform the Frame Information that we have just allocated a variable-sized
1348 // object.
1349 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
1350}
1351
Chris Lattner1c08c712005-01-07 07:47:53 +00001352void SelectionDAGLowering::visitLoad(LoadInst &I) {
1353 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00001354
Chris Lattnerd3948112005-01-17 22:19:26 +00001355 SDOperand Root;
1356 if (I.isVolatile())
1357 Root = getRoot();
1358 else {
1359 // Do not serialize non-volatile loads against each other.
1360 Root = DAG.getRoot();
1361 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001362
Evan Cheng466685d2006-10-09 20:57:25 +00001363 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001364 Root, I.isVolatile()));
1365}
1366
1367SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00001368 const Value *SV, SDOperand Root,
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001369 bool isVolatile) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001370 SDOperand L;
Nate Begeman8cfa57b2005-12-06 06:18:55 +00001371 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Nate Begeman4ef3b812005-11-22 01:29:36 +00001372 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Cheng466685d2006-10-09 20:57:25 +00001373 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
1374 DAG.getSrcValue(SV));
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001375 } else {
Evan Cheng466685d2006-10-09 20:57:25 +00001376 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, isVolatile);
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001377 }
Chris Lattnerd3948112005-01-17 22:19:26 +00001378
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001379 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00001380 DAG.setRoot(L.getValue(1));
1381 else
1382 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001383
1384 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00001385}
1386
1387
1388void SelectionDAGLowering::visitStore(StoreInst &I) {
1389 Value *SrcV = I.getOperand(0);
1390 SDOperand Src = getValue(SrcV);
1391 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng786225a2006-10-05 23:01:46 +00001392 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr,
1393 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00001394}
1395
Chris Lattner0eade312006-03-24 02:22:33 +00001396/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
1397/// access memory and has no other side effects at all.
1398static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
1399#define GET_NO_MEMORY_INTRINSICS
1400#include "llvm/Intrinsics.gen"
1401#undef GET_NO_MEMORY_INTRINSICS
1402 return false;
1403}
1404
Chris Lattnere58a7802006-04-02 03:41:14 +00001405// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
1406// have any side-effects or if it only reads memory.
1407static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
1408#define GET_SIDE_EFFECT_INFO
1409#include "llvm/Intrinsics.gen"
1410#undef GET_SIDE_EFFECT_INFO
1411 return false;
1412}
1413
Chris Lattner0eade312006-03-24 02:22:33 +00001414/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
1415/// node.
1416void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
1417 unsigned Intrinsic) {
Chris Lattner7255a542006-03-24 22:49:42 +00001418 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnere58a7802006-04-02 03:41:14 +00001419 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +00001420
1421 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001422 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00001423 if (HasChain) { // If this intrinsic has side-effects, chainify it.
1424 if (OnlyLoad) {
1425 // We don't need to serialize loads against other loads.
1426 Ops.push_back(DAG.getRoot());
1427 } else {
1428 Ops.push_back(getRoot());
1429 }
1430 }
Chris Lattner0eade312006-03-24 02:22:33 +00001431
1432 // Add the intrinsic ID as an integer operand.
1433 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
1434
1435 // Add all operands of the call to the operand list.
1436 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1437 SDOperand Op = getValue(I.getOperand(i));
1438
1439 // If this is a vector type, force it to the right packed type.
1440 if (Op.getValueType() == MVT::Vector) {
1441 const PackedType *OpTy = cast<PackedType>(I.getOperand(i)->getType());
1442 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
1443
1444 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
1445 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
1446 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
1447 }
1448
1449 assert(TLI.isTypeLegal(Op.getValueType()) &&
1450 "Intrinsic uses a non-legal type?");
1451 Ops.push_back(Op);
1452 }
1453
1454 std::vector<MVT::ValueType> VTs;
1455 if (I.getType() != Type::VoidTy) {
1456 MVT::ValueType VT = TLI.getValueType(I.getType());
1457 if (VT == MVT::Vector) {
1458 const PackedType *DestTy = cast<PackedType>(I.getType());
1459 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1460
1461 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
1462 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
1463 }
1464
1465 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
1466 VTs.push_back(VT);
1467 }
1468 if (HasChain)
1469 VTs.push_back(MVT::Other);
1470
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001471 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
1472
Chris Lattner0eade312006-03-24 02:22:33 +00001473 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00001474 SDOperand Result;
1475 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001476 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
1477 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001478 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001479 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
1480 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001481 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001482 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
1483 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001484
Chris Lattnere58a7802006-04-02 03:41:14 +00001485 if (HasChain) {
1486 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
1487 if (OnlyLoad)
1488 PendingLoads.push_back(Chain);
1489 else
1490 DAG.setRoot(Chain);
1491 }
Chris Lattner0eade312006-03-24 02:22:33 +00001492 if (I.getType() != Type::VoidTy) {
1493 if (const PackedType *PTy = dyn_cast<PackedType>(I.getType())) {
1494 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
1495 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
1496 DAG.getConstant(PTy->getNumElements(), MVT::i32),
1497 DAG.getValueType(EVT));
1498 }
1499 setValue(&I, Result);
1500 }
1501}
1502
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001503/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
1504/// we want to emit this as a call to a named external function, return the name
1505/// otherwise lower it and return null.
1506const char *
1507SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
1508 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00001509 default:
1510 // By default, turn this into a target intrinsic node.
1511 visitTargetIntrinsic(I, Intrinsic);
1512 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001513 case Intrinsic::vastart: visitVAStart(I); return 0;
1514 case Intrinsic::vaend: visitVAEnd(I); return 0;
1515 case Intrinsic::vacopy: visitVACopy(I); return 0;
1516 case Intrinsic::returnaddress: visitFrameReturnAddress(I, false); return 0;
1517 case Intrinsic::frameaddress: visitFrameReturnAddress(I, true); return 0;
1518 case Intrinsic::setjmp:
1519 return "_setjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1520 break;
1521 case Intrinsic::longjmp:
1522 return "_longjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1523 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00001524 case Intrinsic::memcpy_i32:
1525 case Intrinsic::memcpy_i64:
1526 visitMemIntrinsic(I, ISD::MEMCPY);
1527 return 0;
1528 case Intrinsic::memset_i32:
1529 case Intrinsic::memset_i64:
1530 visitMemIntrinsic(I, ISD::MEMSET);
1531 return 0;
1532 case Intrinsic::memmove_i32:
1533 case Intrinsic::memmove_i64:
1534 visitMemIntrinsic(I, ISD::MEMMOVE);
1535 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001536
Chris Lattner86cb6432005-12-13 17:40:33 +00001537 case Intrinsic::dbg_stoppoint: {
Jim Laskeyce72b172006-02-11 01:01:30 +00001538 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00001539 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001540 if (DebugInfo && SPI.getContext() && DebugInfo->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001541 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00001542
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001543 Ops[0] = getRoot();
1544 Ops[1] = getValue(SPI.getLineValue());
1545 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00001546
Jim Laskey43970fe2006-03-23 18:06:46 +00001547 DebugInfoDesc *DD = DebugInfo->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00001548 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00001549 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
1550
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001551 Ops[3] = DAG.getString(CompileUnit->getFileName());
1552 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00001553
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001554 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00001555 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001556
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001557 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00001558 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001559 case Intrinsic::dbg_region_start: {
1560 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1561 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001562 if (DebugInfo && RSI.getContext() && DebugInfo->Verify(RSI.getContext())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001563 unsigned LabelID = DebugInfo->RecordRegionStart(RSI.getContext());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001564 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, getRoot(),
1565 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001566 }
1567
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001568 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001569 }
1570 case Intrinsic::dbg_region_end: {
1571 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1572 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001573 if (DebugInfo && REI.getContext() && DebugInfo->Verify(REI.getContext())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001574 unsigned LabelID = DebugInfo->RecordRegionEnd(REI.getContext());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001575 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1576 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001577 }
1578
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001579 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001580 }
1581 case Intrinsic::dbg_func_start: {
1582 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1583 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001584 if (DebugInfo && FSI.getSubprogram() &&
1585 DebugInfo->Verify(FSI.getSubprogram())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001586 unsigned LabelID = DebugInfo->RecordRegionStart(FSI.getSubprogram());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001587 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1588 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001589 }
1590
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001591 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001592 }
1593 case Intrinsic::dbg_declare: {
1594 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1595 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskeybf7637d2006-03-28 13:45:20 +00001596 if (DebugInfo && DI.getVariable() && DebugInfo->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00001597 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001598 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey43970fe2006-03-23 18:06:46 +00001599 DebugInfo->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00001600 }
1601
1602 return 0;
1603 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001604
Reid Spencer0b118202006-01-16 21:12:35 +00001605 case Intrinsic::isunordered_f32:
1606 case Intrinsic::isunordered_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001607 setValue(&I, DAG.getSetCC(MVT::i1,getValue(I.getOperand(1)),
1608 getValue(I.getOperand(2)), ISD::SETUO));
1609 return 0;
1610
Reid Spencer0b118202006-01-16 21:12:35 +00001611 case Intrinsic::sqrt_f32:
1612 case Intrinsic::sqrt_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001613 setValue(&I, DAG.getNode(ISD::FSQRT,
1614 getValue(I.getOperand(1)).getValueType(),
1615 getValue(I.getOperand(1))));
1616 return 0;
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00001617 case Intrinsic::powi_f32:
1618 case Intrinsic::powi_f64:
1619 setValue(&I, DAG.getNode(ISD::FPOWI,
1620 getValue(I.getOperand(1)).getValueType(),
1621 getValue(I.getOperand(1)),
1622 getValue(I.getOperand(2))));
1623 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001624 case Intrinsic::pcmarker: {
1625 SDOperand Tmp = getValue(I.getOperand(1));
1626 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
1627 return 0;
1628 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001629 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001630 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001631 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
1632 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
1633 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001634 setValue(&I, Tmp);
1635 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00001636 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001637 }
Nate Begemand88fc032006-01-14 03:14:10 +00001638 case Intrinsic::bswap_i16:
Nate Begemand88fc032006-01-14 03:14:10 +00001639 case Intrinsic::bswap_i32:
Nate Begemand88fc032006-01-14 03:14:10 +00001640 case Intrinsic::bswap_i64:
1641 setValue(&I, DAG.getNode(ISD::BSWAP,
1642 getValue(I.getOperand(1)).getValueType(),
1643 getValue(I.getOperand(1))));
1644 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001645 case Intrinsic::cttz_i8:
1646 case Intrinsic::cttz_i16:
1647 case Intrinsic::cttz_i32:
1648 case Intrinsic::cttz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001649 setValue(&I, DAG.getNode(ISD::CTTZ,
1650 getValue(I.getOperand(1)).getValueType(),
1651 getValue(I.getOperand(1))));
1652 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001653 case Intrinsic::ctlz_i8:
1654 case Intrinsic::ctlz_i16:
1655 case Intrinsic::ctlz_i32:
1656 case Intrinsic::ctlz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001657 setValue(&I, DAG.getNode(ISD::CTLZ,
1658 getValue(I.getOperand(1)).getValueType(),
1659 getValue(I.getOperand(1))));
1660 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001661 case Intrinsic::ctpop_i8:
1662 case Intrinsic::ctpop_i16:
1663 case Intrinsic::ctpop_i32:
1664 case Intrinsic::ctpop_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001665 setValue(&I, DAG.getNode(ISD::CTPOP,
1666 getValue(I.getOperand(1)).getValueType(),
1667 getValue(I.getOperand(1))));
1668 return 0;
Chris Lattner140d53c2006-01-13 02:50:02 +00001669 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001670 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001671 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
1672 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00001673 setValue(&I, Tmp);
1674 DAG.setRoot(Tmp.getValue(1));
1675 return 0;
1676 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00001677 case Intrinsic::stackrestore: {
1678 SDOperand Tmp = getValue(I.getOperand(1));
1679 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00001680 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00001681 }
Chris Lattnerac22c832005-12-12 22:51:16 +00001682 case Intrinsic::prefetch:
1683 // FIXME: Currently discarding prefetches.
1684 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001685 }
1686}
1687
1688
Chris Lattner1c08c712005-01-07 07:47:53 +00001689void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00001690 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001691 if (Function *F = I.getCalledFunction()) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00001692 if (F->isExternal())
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001693 if (unsigned IID = F->getIntrinsicID()) {
1694 RenameFn = visitIntrinsicCall(I, IID);
1695 if (!RenameFn)
1696 return;
1697 } else { // Not an LLVM intrinsic.
1698 const std::string &Name = F->getName();
Chris Lattnera09f8482006-03-05 05:09:38 +00001699 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
1700 if (I.getNumOperands() == 3 && // Basic sanity checks.
1701 I.getOperand(1)->getType()->isFloatingPoint() &&
1702 I.getType() == I.getOperand(1)->getType() &&
1703 I.getType() == I.getOperand(2)->getType()) {
1704 SDOperand LHS = getValue(I.getOperand(1));
1705 SDOperand RHS = getValue(I.getOperand(2));
1706 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
1707 LHS, RHS));
1708 return;
1709 }
1710 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00001711 if (I.getNumOperands() == 2 && // Basic sanity checks.
1712 I.getOperand(1)->getType()->isFloatingPoint() &&
1713 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001714 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerc0f18152005-04-02 05:26:53 +00001715 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
1716 return;
1717 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001718 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001719 if (I.getNumOperands() == 2 && // Basic sanity checks.
1720 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00001721 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001722 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001723 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
1724 return;
1725 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001726 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001727 if (I.getNumOperands() == 2 && // Basic sanity checks.
1728 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00001729 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001730 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001731 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
1732 return;
1733 }
1734 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00001735 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00001736 } else if (isa<InlineAsm>(I.getOperand(0))) {
1737 visitInlineAsm(I);
1738 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001739 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001740
Chris Lattner64e14b12005-01-08 22:48:57 +00001741 SDOperand Callee;
1742 if (!RenameFn)
1743 Callee = getValue(I.getOperand(0));
1744 else
1745 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Chris Lattner1c08c712005-01-07 07:47:53 +00001746 std::vector<std::pair<SDOperand, const Type*> > Args;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001747 Args.reserve(I.getNumOperands());
Chris Lattner1c08c712005-01-07 07:47:53 +00001748 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1749 Value *Arg = I.getOperand(i);
1750 SDOperand ArgNode = getValue(Arg);
1751 Args.push_back(std::make_pair(ArgNode, Arg->getType()));
1752 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001753
Nate Begeman8e21e712005-03-26 01:29:23 +00001754 const PointerType *PT = cast<PointerType>(I.getCalledValue()->getType());
1755 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Misha Brukmanedf128a2005-04-21 22:36:52 +00001756
Chris Lattnercf5734d2005-01-08 19:26:18 +00001757 std::pair<SDOperand,SDOperand> Result =
Chris Lattner9092fa32005-05-12 19:56:57 +00001758 TLI.LowerCallTo(getRoot(), I.getType(), FTy->isVarArg(), I.getCallingConv(),
Chris Lattneradf6a962005-05-13 18:50:42 +00001759 I.isTailCall(), Callee, Args, DAG);
Chris Lattner1c08c712005-01-07 07:47:53 +00001760 if (I.getType() != Type::VoidTy)
Chris Lattnercf5734d2005-01-08 19:26:18 +00001761 setValue(&I, Result.first);
1762 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00001763}
1764
Chris Lattner864635a2006-02-22 22:37:12 +00001765SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00001766 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner864635a2006-02-22 22:37:12 +00001767 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
1768 Chain = Val.getValue(1);
1769 Flag = Val.getValue(2);
1770
1771 // If the result was expanded, copy from the top part.
1772 if (Regs.size() > 1) {
1773 assert(Regs.size() == 2 &&
1774 "Cannot expand to more than 2 elts yet!");
1775 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Cheng693163e2006-10-04 22:23:53 +00001776 Chain = Hi.getValue(1);
1777 Flag = Hi.getValue(2);
Chris Lattner9f6637d2006-02-23 20:06:57 +00001778 if (DAG.getTargetLoweringInfo().isLittleEndian())
1779 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
1780 else
1781 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner864635a2006-02-22 22:37:12 +00001782 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00001783
Chris Lattnercf752aa2006-06-08 18:22:48 +00001784 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner864635a2006-02-22 22:37:12 +00001785 // appropriate type.
1786 if (RegVT == ValueVT)
1787 return Val;
1788
Chris Lattnercf752aa2006-06-08 18:22:48 +00001789 if (MVT::isInteger(RegVT)) {
1790 if (ValueVT < RegVT)
1791 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1792 else
1793 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
1794 } else {
Chris Lattner864635a2006-02-22 22:37:12 +00001795 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattnercf752aa2006-06-08 18:22:48 +00001796 }
Chris Lattner864635a2006-02-22 22:37:12 +00001797}
1798
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001799/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
1800/// specified value into the registers specified by this object. This uses
1801/// Chain/Flag as the input and updates them for the output Chain/Flag.
1802void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +00001803 SDOperand &Chain, SDOperand &Flag,
1804 MVT::ValueType PtrVT) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001805 if (Regs.size() == 1) {
1806 // If there is a single register and the types differ, this must be
1807 // a promotion.
1808 if (RegVT != ValueVT) {
Chris Lattner0c48fd42006-06-08 18:27:11 +00001809 if (MVT::isInteger(RegVT)) {
1810 if (RegVT < ValueVT)
1811 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
1812 else
1813 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
1814 } else
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001815 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
1816 }
1817 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
1818 Flag = Chain.getValue(1);
1819 } else {
Chris Lattner9f6637d2006-02-23 20:06:57 +00001820 std::vector<unsigned> R(Regs);
1821 if (!DAG.getTargetLoweringInfo().isLittleEndian())
1822 std::reverse(R.begin(), R.end());
1823
1824 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001825 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chenga8441262006-06-15 08:11:54 +00001826 DAG.getConstant(i, PtrVT));
Chris Lattner9f6637d2006-02-23 20:06:57 +00001827 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001828 Flag = Chain.getValue(1);
1829 }
1830 }
1831}
Chris Lattner864635a2006-02-22 22:37:12 +00001832
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001833/// AddInlineAsmOperands - Add this value to the specified inlineasm node
1834/// operand list. This adds the code marker and includes the number of
1835/// values added into it.
1836void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00001837 std::vector<SDOperand> &Ops) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001838 Ops.push_back(DAG.getConstant(Code | (Regs.size() << 3), MVT::i32));
1839 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
1840 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
1841}
Chris Lattner864635a2006-02-22 22:37:12 +00001842
1843/// isAllocatableRegister - If the specified register is safe to allocate,
1844/// i.e. it isn't a stack pointer or some other special register, return the
1845/// register class for the register. Otherwise, return null.
1846static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001847isAllocatableRegister(unsigned Reg, MachineFunction &MF,
1848 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001849 MVT::ValueType FoundVT = MVT::Other;
1850 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001851 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
1852 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001853 MVT::ValueType ThisVT = MVT::Other;
1854
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001855 const TargetRegisterClass *RC = *RCI;
1856 // If none of the the value types for this register class are valid, we
1857 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001858 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
1859 I != E; ++I) {
1860 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001861 // If we have already found this register in a different register class,
1862 // choose the one with the largest VT specified. For example, on
1863 // PowerPC, we favor f64 register classes over f32.
1864 if (FoundVT == MVT::Other ||
1865 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
1866 ThisVT = *I;
1867 break;
1868 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001869 }
1870 }
1871
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001872 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001873
Chris Lattner864635a2006-02-22 22:37:12 +00001874 // NOTE: This isn't ideal. In particular, this might allocate the
1875 // frame pointer in functions that need it (due to them not being taken
1876 // out of allocation, because a variable sized allocation hasn't been seen
1877 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001878 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
1879 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001880 if (*I == Reg) {
1881 // We found a matching register class. Keep looking at others in case
1882 // we find one with larger registers that this physreg is also in.
1883 FoundRC = RC;
1884 FoundVT = ThisVT;
1885 break;
1886 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00001887 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001888 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00001889}
1890
1891RegsForValue SelectionDAGLowering::
1892GetRegistersForValue(const std::string &ConstrCode,
1893 MVT::ValueType VT, bool isOutReg, bool isInReg,
1894 std::set<unsigned> &OutputRegs,
1895 std::set<unsigned> &InputRegs) {
1896 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
1897 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
1898 std::vector<unsigned> Regs;
1899
1900 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
1901 MVT::ValueType RegVT;
1902 MVT::ValueType ValueVT = VT;
1903
1904 if (PhysReg.first) {
1905 if (VT == MVT::Other)
1906 ValueVT = *PhysReg.second->vt_begin();
Chris Lattnercf752aa2006-06-08 18:22:48 +00001907
1908 // Get the actual register value type. This is important, because the user
1909 // may have asked for (e.g.) the AX register in i32 type. We need to
1910 // remember that AX is actually i16 to get the right extension.
1911 RegVT = *PhysReg.second->vt_begin();
Chris Lattner864635a2006-02-22 22:37:12 +00001912
1913 // This is a explicit reference to a physical register.
1914 Regs.push_back(PhysReg.first);
1915
1916 // If this is an expanded reference, add the rest of the regs to Regs.
1917 if (NumRegs != 1) {
Chris Lattner864635a2006-02-22 22:37:12 +00001918 TargetRegisterClass::iterator I = PhysReg.second->begin();
1919 TargetRegisterClass::iterator E = PhysReg.second->end();
1920 for (; *I != PhysReg.first; ++I)
1921 assert(I != E && "Didn't find reg!");
1922
1923 // Already added the first reg.
1924 --NumRegs; ++I;
1925 for (; NumRegs; --NumRegs, ++I) {
1926 assert(I != E && "Ran out of registers to allocate!");
1927 Regs.push_back(*I);
1928 }
1929 }
1930 return RegsForValue(Regs, RegVT, ValueVT);
1931 }
1932
1933 // This is a reference to a register class. Allocate NumRegs consecutive,
1934 // available, registers from the class.
1935 std::vector<unsigned> RegClassRegs =
1936 TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
1937
1938 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
1939 MachineFunction &MF = *CurMBB->getParent();
1940 unsigned NumAllocated = 0;
1941 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
1942 unsigned Reg = RegClassRegs[i];
1943 // See if this register is available.
1944 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
1945 (isInReg && InputRegs.count(Reg))) { // Already used.
1946 // Make sure we find consecutive registers.
1947 NumAllocated = 0;
1948 continue;
1949 }
1950
1951 // Check to see if this register is allocatable (i.e. don't give out the
1952 // stack pointer).
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001953 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner864635a2006-02-22 22:37:12 +00001954 if (!RC) {
1955 // Make sure we find consecutive registers.
1956 NumAllocated = 0;
1957 continue;
1958 }
1959
1960 // Okay, this register is good, we can use it.
1961 ++NumAllocated;
1962
1963 // If we allocated enough consecutive
1964 if (NumAllocated == NumRegs) {
1965 unsigned RegStart = (i-NumAllocated)+1;
1966 unsigned RegEnd = i+1;
1967 // Mark all of the allocated registers used.
1968 for (unsigned i = RegStart; i != RegEnd; ++i) {
1969 unsigned Reg = RegClassRegs[i];
1970 Regs.push_back(Reg);
1971 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
1972 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
1973 }
1974
1975 return RegsForValue(Regs, *RC->vt_begin(), VT);
1976 }
1977 }
1978
1979 // Otherwise, we couldn't allocate enough registers for this.
1980 return RegsForValue();
Chris Lattner4e4b5762006-02-01 18:59:47 +00001981}
1982
Chris Lattner864635a2006-02-22 22:37:12 +00001983
Chris Lattnerce7518c2006-01-26 22:24:51 +00001984/// visitInlineAsm - Handle a call to an InlineAsm object.
1985///
1986void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
1987 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
1988
1989 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
1990 MVT::Other);
1991
1992 // Note, we treat inline asms both with and without side-effects as the same.
1993 // If an inline asm doesn't have side effects and doesn't access memory, we
1994 // could not choose to not chain it.
1995 bool hasSideEffects = IA->hasSideEffects();
1996
Chris Lattner2cc2f662006-02-01 01:28:23 +00001997 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner1efa40f2006-02-22 00:56:39 +00001998 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattnerce7518c2006-01-26 22:24:51 +00001999
2000 /// AsmNodeOperands - A list of pairs. The first element is a register, the
2001 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
2002 /// if it is a def of that register.
2003 std::vector<SDOperand> AsmNodeOperands;
2004 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
2005 AsmNodeOperands.push_back(AsmStr);
2006
2007 SDOperand Chain = getRoot();
2008 SDOperand Flag;
2009
Chris Lattner4e4b5762006-02-01 18:59:47 +00002010 // We fully assign registers here at isel time. This is not optimal, but
2011 // should work. For register classes that correspond to LLVM classes, we
2012 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
2013 // over the constraints, collecting fixed registers that we know we can't use.
2014 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002015 unsigned OpNum = 1;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002016 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
2017 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2018 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner2223aea2006-02-02 00:25:23 +00002019
Chris Lattner1efa40f2006-02-22 00:56:39 +00002020 MVT::ValueType OpVT;
2021
2022 // Compute the value type for each operand and add it to ConstraintVTs.
2023 switch (Constraints[i].Type) {
2024 case InlineAsm::isOutput:
2025 if (!Constraints[i].isIndirectOutput) {
2026 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
2027 OpVT = TLI.getValueType(I.getType());
2028 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002029 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002030 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
2031 OpNum++; // Consumes a call operand.
2032 }
2033 break;
2034 case InlineAsm::isInput:
2035 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
2036 OpNum++; // Consumes a call operand.
2037 break;
2038 case InlineAsm::isClobber:
2039 OpVT = MVT::Other;
2040 break;
2041 }
2042
2043 ConstraintVTs.push_back(OpVT);
2044
Chris Lattner864635a2006-02-22 22:37:12 +00002045 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
2046 continue; // Not assigned a fixed reg.
Chris Lattner1efa40f2006-02-22 00:56:39 +00002047
Chris Lattner864635a2006-02-22 22:37:12 +00002048 // Build a list of regs that this operand uses. This always has a single
2049 // element for promoted/expanded operands.
2050 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
2051 false, false,
2052 OutputRegs, InputRegs);
Chris Lattner4e4b5762006-02-01 18:59:47 +00002053
2054 switch (Constraints[i].Type) {
2055 case InlineAsm::isOutput:
2056 // We can't assign any other output to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002057 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002058 // If this is an early-clobber output, it cannot be assigned to the same
2059 // value as the input reg.
Chris Lattner2223aea2006-02-02 00:25:23 +00002060 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner864635a2006-02-22 22:37:12 +00002061 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002062 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002063 case InlineAsm::isInput:
2064 // We can't assign any other input to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002065 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1efa40f2006-02-22 00:56:39 +00002066 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002067 case InlineAsm::isClobber:
2068 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner864635a2006-02-22 22:37:12 +00002069 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
2070 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002071 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002072 }
2073 }
Chris Lattner2cc2f662006-02-01 01:28:23 +00002074
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002075 // Loop over all of the inputs, copying the operand values into the
2076 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00002077 RegsForValue RetValRegs;
2078 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002079 OpNum = 1;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002080
Chris Lattner6656dd12006-01-31 02:03:41 +00002081 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00002082 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2083 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner1efa40f2006-02-22 00:56:39 +00002084
Chris Lattner2cc2f662006-02-01 01:28:23 +00002085 switch (Constraints[i].Type) {
2086 case InlineAsm::isOutput: {
Chris Lattner22873462006-02-27 23:45:39 +00002087 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2088 if (ConstraintCode.size() == 1) // not a physreg name.
2089 CTy = TLI.getConstraintType(ConstraintCode[0]);
2090
2091 if (CTy == TargetLowering::C_Memory) {
2092 // Memory output.
2093 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
2094
2095 // Check that the operand (the address to store to) isn't a float.
2096 if (!MVT::isInteger(InOperandVal.getValueType()))
2097 assert(0 && "MATCH FAIL!");
2098
2099 if (!Constraints[i].isIndirectOutput)
2100 assert(0 && "MATCH FAIL!");
2101
2102 OpNum++; // Consumes a call operand.
2103
2104 // Extend/truncate to the right pointer type if needed.
2105 MVT::ValueType PtrType = TLI.getPointerTy();
2106 if (InOperandVal.getValueType() < PtrType)
2107 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2108 else if (InOperandVal.getValueType() > PtrType)
2109 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2110
2111 // Add information to the INLINEASM node to know about this output.
2112 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2113 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2114 AsmNodeOperands.push_back(InOperandVal);
2115 break;
2116 }
2117
2118 // Otherwise, this is a register output.
2119 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2120
Chris Lattner864635a2006-02-22 22:37:12 +00002121 // If this is an early-clobber output, or if there is an input
2122 // constraint that matches this, we need to reserve the input register
2123 // so no other inputs allocate to it.
2124 bool UsesInputRegister = false;
2125 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
2126 UsesInputRegister = true;
2127
2128 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00002129 // we can use.
Chris Lattner864635a2006-02-22 22:37:12 +00002130 RegsForValue Regs =
2131 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2132 true, UsesInputRegister,
2133 OutputRegs, InputRegs);
2134 assert(!Regs.Regs.empty() && "Couldn't allocate output reg!");
Chris Lattner1efa40f2006-02-22 00:56:39 +00002135
Chris Lattner2cc2f662006-02-01 01:28:23 +00002136 if (!Constraints[i].isIndirectOutput) {
Chris Lattner864635a2006-02-22 22:37:12 +00002137 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00002138 "Cannot have multiple output constraints yet!");
Chris Lattner2cc2f662006-02-01 01:28:23 +00002139 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner864635a2006-02-22 22:37:12 +00002140 RetValRegs = Regs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00002141 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002142 IndirectStoresToEmit.push_back(std::make_pair(Regs,
2143 I.getOperand(OpNum)));
Chris Lattner2cc2f662006-02-01 01:28:23 +00002144 OpNum++; // Consumes a call operand.
2145 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002146
2147 // Add information to the INLINEASM node to know that this register is
2148 // set.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002149 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002150 break;
2151 }
2152 case InlineAsm::isInput: {
Chris Lattner22873462006-02-27 23:45:39 +00002153 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner4e4b5762006-02-01 18:59:47 +00002154 OpNum++; // Consumes a call operand.
Chris Lattner3d81fee2006-02-04 02:16:44 +00002155
Chris Lattner2223aea2006-02-02 00:25:23 +00002156 if (isdigit(ConstraintCode[0])) { // Matching constraint?
2157 // If this is required to match an output register we have already set,
2158 // just use its register.
2159 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00002160
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002161 // Scan until we find the definition we already emitted of this operand.
2162 // When we find it, create a RegsForValue operand.
2163 unsigned CurOp = 2; // The first operand.
2164 for (; OperandNo; --OperandNo) {
2165 // Advance to the next operand.
2166 unsigned NumOps =
2167 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00002168 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
2169 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002170 "Skipped past definitions?");
2171 CurOp += (NumOps>>3)+1;
2172 }
2173
2174 unsigned NumOps =
2175 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
2176 assert((NumOps & 7) == 2 /*REGDEF*/ &&
2177 "Skipped past definitions?");
2178
2179 // Add NumOps>>3 registers to MatchedRegs.
2180 RegsForValue MatchedRegs;
2181 MatchedRegs.ValueVT = InOperandVal.getValueType();
2182 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
2183 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
2184 unsigned Reg=cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
2185 MatchedRegs.Regs.push_back(Reg);
2186 }
2187
2188 // Use the produced MatchedRegs object to
Evan Chenga8441262006-06-15 08:11:54 +00002189 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
2190 TLI.getPointerTy());
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002191 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002192 break;
Chris Lattner2223aea2006-02-02 00:25:23 +00002193 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002194
2195 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2196 if (ConstraintCode.size() == 1) // not a physreg name.
2197 CTy = TLI.getConstraintType(ConstraintCode[0]);
2198
2199 if (CTy == TargetLowering::C_Other) {
2200 if (!TLI.isOperandValidForConstraint(InOperandVal, ConstraintCode[0]))
2201 assert(0 && "MATCH FAIL!");
2202
2203 // Add information to the INLINEASM node to know about this input.
2204 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
2205 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2206 AsmNodeOperands.push_back(InOperandVal);
2207 break;
2208 } else if (CTy == TargetLowering::C_Memory) {
2209 // Memory input.
2210
2211 // Check that the operand isn't a float.
2212 if (!MVT::isInteger(InOperandVal.getValueType()))
2213 assert(0 && "MATCH FAIL!");
2214
2215 // Extend/truncate to the right pointer type if needed.
2216 MVT::ValueType PtrType = TLI.getPointerTy();
2217 if (InOperandVal.getValueType() < PtrType)
2218 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2219 else if (InOperandVal.getValueType() > PtrType)
2220 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2221
2222 // Add information to the INLINEASM node to know about this input.
2223 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2224 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2225 AsmNodeOperands.push_back(InOperandVal);
2226 break;
2227 }
2228
2229 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2230
2231 // Copy the input into the appropriate registers.
2232 RegsForValue InRegs =
2233 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2234 false, true, OutputRegs, InputRegs);
2235 // FIXME: should be match fail.
2236 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
2237
Evan Chenga8441262006-06-15 08:11:54 +00002238 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002239
2240 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002241 break;
2242 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002243 case InlineAsm::isClobber: {
2244 RegsForValue ClobberedRegs =
2245 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
2246 OutputRegs, InputRegs);
2247 // Add the clobbered value to the operand list, so that the register
2248 // allocator is aware that the physreg got clobbered.
2249 if (!ClobberedRegs.Regs.empty())
2250 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002251 break;
2252 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002253 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002254 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00002255
2256 // Finish up input operands.
2257 AsmNodeOperands[0] = Chain;
2258 if (Flag.Val) AsmNodeOperands.push_back(Flag);
2259
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002260 Chain = DAG.getNode(ISD::INLINEASM,
2261 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002262 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002263 Flag = Chain.getValue(1);
2264
Chris Lattner6656dd12006-01-31 02:03:41 +00002265 // If this asm returns a register value, copy the result from that register
2266 // and set it as the value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00002267 if (!RetValRegs.Regs.empty())
2268 setValue(&I, RetValRegs.getCopyFromRegs(DAG, Chain, Flag));
Chris Lattnerce7518c2006-01-26 22:24:51 +00002269
Chris Lattner6656dd12006-01-31 02:03:41 +00002270 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
2271
2272 // Process indirect outputs, first output all of the flagged copies out of
2273 // physregs.
2274 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00002275 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00002276 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner864635a2006-02-22 22:37:12 +00002277 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
2278 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00002279 }
2280
2281 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002282 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00002283 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Evan Cheng786225a2006-10-05 23:01:46 +00002284 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00002285 getValue(StoresToEmit[i].second),
2286 DAG.getSrcValue(StoresToEmit[i].second)));
2287 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002288 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2289 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002290 DAG.setRoot(Chain);
2291}
2292
2293
Chris Lattner1c08c712005-01-07 07:47:53 +00002294void SelectionDAGLowering::visitMalloc(MallocInst &I) {
2295 SDOperand Src = getValue(I.getOperand(0));
2296
2297 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00002298
2299 if (IntPtr < Src.getValueType())
2300 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
2301 else if (IntPtr > Src.getValueType())
2302 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00002303
2304 // Scale the source by the type size.
Owen Andersona69571c2006-05-03 01:29:57 +00002305 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00002306 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
2307 Src, getIntPtrConstant(ElementSize));
2308
2309 std::vector<std::pair<SDOperand, const Type*> > Args;
Owen Andersona69571c2006-05-03 01:29:57 +00002310 Args.push_back(std::make_pair(Src, TLI.getTargetData()->getIntPtrType()));
Chris Lattnercf5734d2005-01-08 19:26:18 +00002311
2312 std::pair<SDOperand,SDOperand> Result =
Chris Lattneradf6a962005-05-13 18:50:42 +00002313 TLI.LowerCallTo(getRoot(), I.getType(), false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002314 DAG.getExternalSymbol("malloc", IntPtr),
2315 Args, DAG);
2316 setValue(&I, Result.first); // Pointers always fit in registers
2317 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002318}
2319
2320void SelectionDAGLowering::visitFree(FreeInst &I) {
2321 std::vector<std::pair<SDOperand, const Type*> > Args;
2322 Args.push_back(std::make_pair(getValue(I.getOperand(0)),
Owen Andersona69571c2006-05-03 01:29:57 +00002323 TLI.getTargetData()->getIntPtrType()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002324 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00002325 std::pair<SDOperand,SDOperand> Result =
Chris Lattneradf6a962005-05-13 18:50:42 +00002326 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002327 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
2328 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002329}
2330
Chris Lattner025c39b2005-08-26 20:54:47 +00002331// InsertAtEndOfBasicBlock - This method should be implemented by targets that
2332// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
2333// instructions are special in various ways, which require special support to
2334// insert. The specified MachineInstr is created but not inserted into any
2335// basic blocks, and the scheduler passes ownership of it to this method.
2336MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2337 MachineBasicBlock *MBB) {
2338 std::cerr << "If a target marks an instruction with "
2339 "'usesCustomDAGSchedInserter', it must implement "
2340 "TargetLowering::InsertAtEndOfBasicBlock!\n";
2341 abort();
2342 return 0;
2343}
2344
Chris Lattner39ae3622005-01-09 00:00:49 +00002345void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002346 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
2347 getValue(I.getOperand(1)),
2348 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00002349}
2350
2351void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002352 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
2353 getValue(I.getOperand(0)),
2354 DAG.getSrcValue(I.getOperand(0)));
2355 setValue(&I, V);
2356 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002357}
2358
2359void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002360 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
2361 getValue(I.getOperand(1)),
2362 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002363}
2364
2365void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002366 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
2367 getValue(I.getOperand(1)),
2368 getValue(I.getOperand(2)),
2369 DAG.getSrcValue(I.getOperand(1)),
2370 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002371}
2372
Chris Lattnerfdfded52006-04-12 16:20:43 +00002373/// TargetLowering::LowerArguments - This is the default LowerArguments
2374/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002375/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
2376/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00002377std::vector<SDOperand>
2378TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
2379 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
2380 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002381 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00002382 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
2383 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
2384
2385 // Add one result value for each formal argument.
2386 std::vector<MVT::ValueType> RetVals;
2387 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2388 MVT::ValueType VT = getValueType(I->getType());
2389
2390 switch (getTypeAction(VT)) {
2391 default: assert(0 && "Unknown type action!");
2392 case Legal:
2393 RetVals.push_back(VT);
2394 break;
2395 case Promote:
2396 RetVals.push_back(getTypeToTransformTo(VT));
2397 break;
2398 case Expand:
2399 if (VT != MVT::Vector) {
2400 // If this is a large integer, it needs to be broken up into small
2401 // integers. Figure out what the destination type is and how many small
2402 // integers it turns into.
2403 MVT::ValueType NVT = getTypeToTransformTo(VT);
2404 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2405 for (unsigned i = 0; i != NumVals; ++i)
2406 RetVals.push_back(NVT);
2407 } else {
2408 // Otherwise, this is a vector type. We only support legal vectors
2409 // right now.
2410 unsigned NumElems = cast<PackedType>(I->getType())->getNumElements();
2411 const Type *EltTy = cast<PackedType>(I->getType())->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00002412
Chris Lattnerfdfded52006-04-12 16:20:43 +00002413 // Figure out if there is a Packed type corresponding to this Vector
2414 // type. If so, convert to the packed type.
2415 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2416 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2417 RetVals.push_back(TVT);
2418 } else {
2419 assert(0 && "Don't support illegal by-val vector arguments yet!");
2420 }
2421 }
2422 break;
2423 }
2424 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00002425
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002426 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00002427
2428 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002429 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
2430 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002431 &Ops[0], Ops.size()).Val;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002432
2433 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002434
2435 // Set up the return result vector.
2436 Ops.clear();
2437 unsigned i = 0;
2438 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2439 MVT::ValueType VT = getValueType(I->getType());
2440
2441 switch (getTypeAction(VT)) {
2442 default: assert(0 && "Unknown type action!");
2443 case Legal:
2444 Ops.push_back(SDOperand(Result, i++));
2445 break;
2446 case Promote: {
2447 SDOperand Op(Result, i++);
2448 if (MVT::isInteger(VT)) {
2449 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
2450 : ISD::AssertZext;
2451 Op = DAG.getNode(AssertOp, Op.getValueType(), Op, DAG.getValueType(VT));
2452 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2453 } else {
2454 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2455 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
2456 }
2457 Ops.push_back(Op);
2458 break;
2459 }
2460 case Expand:
2461 if (VT != MVT::Vector) {
2462 // If this is a large integer, it needs to be reassembled from small
2463 // integers. Figure out what the source elt type is and how many small
2464 // integers it is.
2465 MVT::ValueType NVT = getTypeToTransformTo(VT);
2466 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2467 if (NumVals == 2) {
2468 SDOperand Lo = SDOperand(Result, i++);
2469 SDOperand Hi = SDOperand(Result, i++);
2470
2471 if (!isLittleEndian())
2472 std::swap(Lo, Hi);
2473
2474 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi));
2475 } else {
2476 // Value scalarized into many values. Unimp for now.
2477 assert(0 && "Cannot expand i64 -> i16 yet!");
2478 }
2479 } else {
2480 // Otherwise, this is a vector type. We only support legal vectors
2481 // right now.
Evan Cheng020c41f2006-04-28 05:25:15 +00002482 const PackedType *PTy = cast<PackedType>(I->getType());
2483 unsigned NumElems = PTy->getNumElements();
2484 const Type *EltTy = PTy->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00002485
Chris Lattnerfdfded52006-04-12 16:20:43 +00002486 // Figure out if there is a Packed type corresponding to this Vector
2487 // type. If so, convert to the packed type.
2488 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattnerd202ca42006-05-17 20:49:36 +00002489 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Cheng020c41f2006-04-28 05:25:15 +00002490 SDOperand N = SDOperand(Result, i++);
2491 // Handle copies from generic vectors to registers.
Chris Lattnerd202ca42006-05-17 20:49:36 +00002492 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
2493 DAG.getConstant(NumElems, MVT::i32),
2494 DAG.getValueType(getValueType(EltTy)));
2495 Ops.push_back(N);
2496 } else {
Chris Lattnerfdfded52006-04-12 16:20:43 +00002497 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerda098e72006-05-16 23:39:44 +00002498 abort();
Chris Lattnerfdfded52006-04-12 16:20:43 +00002499 }
2500 }
2501 break;
2502 }
2503 }
2504 return Ops;
2505}
2506
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002507
2508/// TargetLowering::LowerCallTo - This is the default LowerCallTo
2509/// implementation, which just inserts an ISD::CALL node, which is later custom
2510/// lowered by the target to something concrete. FIXME: When all targets are
2511/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
2512std::pair<SDOperand, SDOperand>
2513TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
2514 unsigned CallingConv, bool isTailCall,
2515 SDOperand Callee,
2516 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00002517 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002518 Ops.push_back(Chain); // Op#0 - Chain
2519 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
2520 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
2521 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
2522 Ops.push_back(Callee);
2523
2524 // Handle all of the outgoing arguments.
2525 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
2526 MVT::ValueType VT = getValueType(Args[i].second);
2527 SDOperand Op = Args[i].first;
Evan Chengf6d62c22006-05-25 00:55:32 +00002528 bool isSigned = Args[i].second->isSigned();
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002529 switch (getTypeAction(VT)) {
2530 default: assert(0 && "Unknown type action!");
2531 case Legal:
2532 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002533 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002534 break;
2535 case Promote:
2536 if (MVT::isInteger(VT)) {
Evan Chengf6d62c22006-05-25 00:55:32 +00002537 unsigned ExtOp = isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002538 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
2539 } else {
2540 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2541 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
2542 }
2543 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002544 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002545 break;
2546 case Expand:
2547 if (VT != MVT::Vector) {
2548 // If this is a large integer, it needs to be broken down into small
2549 // integers. Figure out what the source elt type is and how many small
2550 // integers it is.
2551 MVT::ValueType NVT = getTypeToTransformTo(VT);
2552 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2553 if (NumVals == 2) {
2554 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2555 DAG.getConstant(0, getPointerTy()));
2556 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2557 DAG.getConstant(1, getPointerTy()));
2558 if (!isLittleEndian())
2559 std::swap(Lo, Hi);
2560
2561 Ops.push_back(Lo);
Evan Chengd61c4822006-05-26 23:13:20 +00002562 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002563 Ops.push_back(Hi);
Evan Chengd61c4822006-05-26 23:13:20 +00002564 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002565 } else {
2566 // Value scalarized into many values. Unimp for now.
2567 assert(0 && "Cannot expand i64 -> i16 yet!");
2568 }
2569 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002570 // Otherwise, this is a vector type. We only support legal vectors
2571 // right now.
2572 const PackedType *PTy = cast<PackedType>(Args[i].second);
2573 unsigned NumElems = PTy->getNumElements();
2574 const Type *EltTy = PTy->getElementType();
2575
2576 // Figure out if there is a Packed type corresponding to this Vector
2577 // type. If so, convert to the packed type.
2578 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner1b8daae2006-05-17 20:43:21 +00002579 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2580 // Insert a VBIT_CONVERT of the MVT::Vector type to the packed type.
2581 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
2582 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002583 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner1b8daae2006-05-17 20:43:21 +00002584 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002585 assert(0 && "Don't support illegal by-val vector call args yet!");
2586 abort();
2587 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002588 }
2589 break;
2590 }
2591 }
2592
2593 // Figure out the result value types.
Chris Lattnerbe384162006-08-16 22:57:46 +00002594 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002595
2596 if (RetTy != Type::VoidTy) {
2597 MVT::ValueType VT = getValueType(RetTy);
2598 switch (getTypeAction(VT)) {
2599 default: assert(0 && "Unknown type action!");
2600 case Legal:
2601 RetTys.push_back(VT);
2602 break;
2603 case Promote:
2604 RetTys.push_back(getTypeToTransformTo(VT));
2605 break;
2606 case Expand:
2607 if (VT != MVT::Vector) {
2608 // If this is a large integer, it needs to be reassembled from small
2609 // integers. Figure out what the source elt type is and how many small
2610 // integers it is.
2611 MVT::ValueType NVT = getTypeToTransformTo(VT);
2612 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2613 for (unsigned i = 0; i != NumVals; ++i)
2614 RetTys.push_back(NVT);
2615 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002616 // Otherwise, this is a vector type. We only support legal vectors
2617 // right now.
2618 const PackedType *PTy = cast<PackedType>(RetTy);
2619 unsigned NumElems = PTy->getNumElements();
2620 const Type *EltTy = PTy->getElementType();
2621
2622 // Figure out if there is a Packed type corresponding to this Vector
2623 // type. If so, convert to the packed type.
2624 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2625 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2626 RetTys.push_back(TVT);
2627 } else {
2628 assert(0 && "Don't support illegal by-val vector call results yet!");
2629 abort();
2630 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002631 }
2632 }
2633 }
2634
2635 RetTys.push_back(MVT::Other); // Always has a chain.
2636
2637 // Finally, create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00002638 SDOperand Res = DAG.getNode(ISD::CALL,
2639 DAG.getVTList(&RetTys[0], RetTys.size()),
2640 &Ops[0], Ops.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002641
2642 // This returns a pair of operands. The first element is the
2643 // return value for the function (if RetTy is not VoidTy). The second
2644 // element is the outgoing token chain.
2645 SDOperand ResVal;
2646 if (RetTys.size() != 1) {
2647 MVT::ValueType VT = getValueType(RetTy);
2648 if (RetTys.size() == 2) {
2649 ResVal = Res;
2650
2651 // If this value was promoted, truncate it down.
2652 if (ResVal.getValueType() != VT) {
Chris Lattnerda098e72006-05-16 23:39:44 +00002653 if (VT == MVT::Vector) {
2654 // Insert a VBITCONVERT to convert from the packed result type to the
2655 // MVT::Vector type.
2656 unsigned NumElems = cast<PackedType>(RetTy)->getNumElements();
2657 const Type *EltTy = cast<PackedType>(RetTy)->getElementType();
2658
2659 // Figure out if there is a Packed type corresponding to this Vector
2660 // type. If so, convert to the packed type.
2661 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2662 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerda098e72006-05-16 23:39:44 +00002663 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
2664 // "N x PTyElementVT" MVT::Vector type.
2665 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattnerd202ca42006-05-17 20:49:36 +00002666 DAG.getConstant(NumElems, MVT::i32),
2667 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerda098e72006-05-16 23:39:44 +00002668 } else {
2669 abort();
2670 }
2671 } else if (MVT::isInteger(VT)) {
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002672 unsigned AssertOp = RetTy->isSigned() ?
2673 ISD::AssertSext : ISD::AssertZext;
2674 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
2675 DAG.getValueType(VT));
2676 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
2677 } else {
2678 assert(MVT::isFloatingPoint(VT));
2679 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
2680 }
2681 }
2682 } else if (RetTys.size() == 3) {
2683 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
2684 Res.getValue(0), Res.getValue(1));
2685
2686 } else {
2687 assert(0 && "Case not handled yet!");
2688 }
2689 }
2690
2691 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
2692}
2693
2694
2695
Chris Lattner39ae3622005-01-09 00:00:49 +00002696// It is always conservatively correct for llvm.returnaddress and
2697// llvm.frameaddress to return 0.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002698//
2699// FIXME: Change this to insert a FRAMEADDR/RETURNADDR node, and have that be
2700// expanded to 0 if the target wants.
Chris Lattner39ae3622005-01-09 00:00:49 +00002701std::pair<SDOperand, SDOperand>
2702TargetLowering::LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain,
2703 unsigned Depth, SelectionDAG &DAG) {
2704 return std::make_pair(DAG.getConstant(0, getPointerTy()), Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00002705}
2706
Chris Lattner50381b62005-05-14 05:50:48 +00002707SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00002708 assert(0 && "LowerOperation not implemented for this target!");
2709 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00002710 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00002711}
2712
Nate Begeman0aed7842006-01-28 03:14:31 +00002713SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
2714 SelectionDAG &DAG) {
2715 assert(0 && "CustomPromoteOperation not implemented for this target!");
2716 abort();
2717 return SDOperand();
2718}
2719
Chris Lattner39ae3622005-01-09 00:00:49 +00002720void SelectionDAGLowering::visitFrameReturnAddress(CallInst &I, bool isFrame) {
2721 unsigned Depth = (unsigned)cast<ConstantUInt>(I.getOperand(1))->getValue();
2722 std::pair<SDOperand,SDOperand> Result =
Chris Lattnera651cf62005-01-17 19:43:36 +00002723 TLI.LowerFrameReturnAddress(isFrame, getRoot(), Depth, DAG);
Chris Lattner39ae3622005-01-09 00:00:49 +00002724 setValue(&I, Result.first);
2725 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002726}
2727
Evan Cheng74d0aa92006-02-15 21:59:04 +00002728/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00002729/// operand.
2730static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00002731 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002732 MVT::ValueType CurVT = VT;
2733 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
2734 uint64_t Val = C->getValue() & 255;
2735 unsigned Shift = 8;
2736 while (CurVT != MVT::i8) {
2737 Val = (Val << Shift) | Val;
2738 Shift <<= 1;
2739 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002740 }
2741 return DAG.getConstant(Val, VT);
2742 } else {
2743 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
2744 unsigned Shift = 8;
2745 while (CurVT != MVT::i8) {
2746 Value =
2747 DAG.getNode(ISD::OR, VT,
2748 DAG.getNode(ISD::SHL, VT, Value,
2749 DAG.getConstant(Shift, MVT::i8)), Value);
2750 Shift <<= 1;
2751 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002752 }
2753
2754 return Value;
2755 }
2756}
2757
Evan Cheng74d0aa92006-02-15 21:59:04 +00002758/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
2759/// used when a memcpy is turned into a memset when the source is a constant
2760/// string ptr.
2761static SDOperand getMemsetStringVal(MVT::ValueType VT,
2762 SelectionDAG &DAG, TargetLowering &TLI,
2763 std::string &Str, unsigned Offset) {
2764 MVT::ValueType CurVT = VT;
2765 uint64_t Val = 0;
2766 unsigned MSB = getSizeInBits(VT) / 8;
2767 if (TLI.isLittleEndian())
2768 Offset = Offset + MSB - 1;
2769 for (unsigned i = 0; i != MSB; ++i) {
2770 Val = (Val << 8) | Str[Offset];
2771 Offset += TLI.isLittleEndian() ? -1 : 1;
2772 }
2773 return DAG.getConstant(Val, VT);
2774}
2775
Evan Cheng1db92f92006-02-14 08:22:34 +00002776/// getMemBasePlusOffset - Returns base and offset node for the
2777static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
2778 SelectionDAG &DAG, TargetLowering &TLI) {
2779 MVT::ValueType VT = Base.getValueType();
2780 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
2781}
2782
Evan Chengc4f8eee2006-02-14 20:12:38 +00002783/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00002784/// to replace the memset / memcpy is below the threshold. It also returns the
2785/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00002786static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
2787 unsigned Limit, uint64_t Size,
2788 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002789 MVT::ValueType VT;
2790
2791 if (TLI.allowsUnalignedMemoryAccesses()) {
2792 VT = MVT::i64;
2793 } else {
2794 switch (Align & 7) {
2795 case 0:
2796 VT = MVT::i64;
2797 break;
2798 case 4:
2799 VT = MVT::i32;
2800 break;
2801 case 2:
2802 VT = MVT::i16;
2803 break;
2804 default:
2805 VT = MVT::i8;
2806 break;
2807 }
2808 }
2809
Evan Cheng80e89d72006-02-14 09:11:59 +00002810 MVT::ValueType LVT = MVT::i64;
2811 while (!TLI.isTypeLegal(LVT))
2812 LVT = (MVT::ValueType)((unsigned)LVT - 1);
2813 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00002814
Evan Cheng80e89d72006-02-14 09:11:59 +00002815 if (VT > LVT)
2816 VT = LVT;
2817
Evan Chengdea72452006-02-14 23:05:54 +00002818 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00002819 while (Size != 0) {
2820 unsigned VTSize = getSizeInBits(VT) / 8;
2821 while (VTSize > Size) {
2822 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002823 VTSize >>= 1;
2824 }
Evan Cheng80e89d72006-02-14 09:11:59 +00002825 assert(MVT::isInteger(VT));
2826
2827 if (++NumMemOps > Limit)
2828 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00002829 MemOps.push_back(VT);
2830 Size -= VTSize;
2831 }
Evan Cheng80e89d72006-02-14 09:11:59 +00002832
2833 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00002834}
2835
Chris Lattner7041ee32005-01-11 05:56:49 +00002836void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002837 SDOperand Op1 = getValue(I.getOperand(1));
2838 SDOperand Op2 = getValue(I.getOperand(2));
2839 SDOperand Op3 = getValue(I.getOperand(3));
2840 SDOperand Op4 = getValue(I.getOperand(4));
2841 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
2842 if (Align == 0) Align = 1;
2843
2844 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
2845 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00002846
2847 // Expand memset / memcpy to a series of load / store ops
2848 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002849 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00002850 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00002851 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00002852 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00002853 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
2854 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00002855 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00002856 unsigned Offset = 0;
2857 for (unsigned i = 0; i < NumMemOps; i++) {
2858 MVT::ValueType VT = MemOps[i];
2859 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00002860 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00002861 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00002862 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
2863 DAG.getSrcValue(I.getOperand(1), Offset));
Evan Chengc080d6f2006-02-15 01:54:51 +00002864 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00002865 Offset += VTSize;
2866 }
Evan Cheng1db92f92006-02-14 08:22:34 +00002867 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002868 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00002869 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002870 case ISD::MEMCPY: {
2871 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
2872 Size->getValue(), Align, TLI)) {
2873 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00002874 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002875 GlobalAddressSDNode *G = NULL;
2876 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00002877 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002878
2879 if (Op2.getOpcode() == ISD::GlobalAddress)
2880 G = cast<GlobalAddressSDNode>(Op2);
2881 else if (Op2.getOpcode() == ISD::ADD &&
2882 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
2883 Op2.getOperand(1).getOpcode() == ISD::Constant) {
2884 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00002885 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00002886 }
2887 if (G) {
2888 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengcffbb512006-02-16 23:11:42 +00002889 if (GV) {
Evan Cheng09371032006-03-10 23:52:03 +00002890 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00002891 if (!Str.empty()) {
2892 CopyFromStr = true;
2893 SrcOff += SrcDelta;
2894 }
2895 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00002896 }
2897
Evan Chengc080d6f2006-02-15 01:54:51 +00002898 for (unsigned i = 0; i < NumMemOps; i++) {
2899 MVT::ValueType VT = MemOps[i];
2900 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002901 SDOperand Value, Chain, Store;
2902
Evan Chengcffbb512006-02-16 23:11:42 +00002903 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00002904 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
2905 Chain = getRoot();
2906 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00002907 DAG.getStore(Chain, Value,
2908 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2909 DAG.getSrcValue(I.getOperand(1), DstOff));
Evan Cheng74d0aa92006-02-15 21:59:04 +00002910 } else {
2911 Value = DAG.getLoad(VT, getRoot(),
2912 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Cheng466685d2006-10-09 20:57:25 +00002913 I.getOperand(2), SrcOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00002914 Chain = Value.getValue(1);
2915 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00002916 DAG.getStore(Chain, Value,
2917 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2918 DAG.getSrcValue(I.getOperand(1), DstOff));
Evan Cheng74d0aa92006-02-15 21:59:04 +00002919 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002920 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00002921 SrcOff += VTSize;
2922 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00002923 }
2924 }
2925 break;
2926 }
2927 }
2928
2929 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002930 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
2931 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00002932 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00002933 }
2934 }
2935
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002936 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner1c08c712005-01-07 07:47:53 +00002937}
2938
Chris Lattner7041ee32005-01-11 05:56:49 +00002939//===----------------------------------------------------------------------===//
2940// SelectionDAGISel code
2941//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00002942
2943unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
2944 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
2945}
2946
Chris Lattner495a0b52005-08-17 06:37:43 +00002947void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner36b708f2005-08-18 17:35:14 +00002948 // FIXME: we only modify the CFG to split critical edges. This
2949 // updates dom and loop info.
Chris Lattner495a0b52005-08-17 06:37:43 +00002950}
Chris Lattner1c08c712005-01-07 07:47:53 +00002951
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002952
Chris Lattner90323642006-05-05 21:17:49 +00002953/// OptimizeNoopCopyExpression - We have determined that the specified cast
2954/// instruction is a noop copy (e.g. it's casting from one pointer type to
2955/// another, int->uint, or int->sbyte on PPC.
2956///
2957/// Return true if any changes are made.
2958static bool OptimizeNoopCopyExpression(CastInst *CI) {
2959 BasicBlock *DefBB = CI->getParent();
2960
2961 /// InsertedCasts - Only insert a cast in each block once.
2962 std::map<BasicBlock*, CastInst*> InsertedCasts;
2963
2964 bool MadeChange = false;
2965 for (Value::use_iterator UI = CI->use_begin(), E = CI->use_end();
2966 UI != E; ) {
2967 Use &TheUse = UI.getUse();
2968 Instruction *User = cast<Instruction>(*UI);
2969
2970 // Figure out which BB this cast is used in. For PHI's this is the
2971 // appropriate predecessor block.
2972 BasicBlock *UserBB = User->getParent();
2973 if (PHINode *PN = dyn_cast<PHINode>(User)) {
2974 unsigned OpVal = UI.getOperandNo()/2;
2975 UserBB = PN->getIncomingBlock(OpVal);
2976 }
2977
2978 // Preincrement use iterator so we don't invalidate it.
2979 ++UI;
2980
2981 // If this user is in the same block as the cast, don't change the cast.
2982 if (UserBB == DefBB) continue;
2983
2984 // If we have already inserted a cast into this block, use it.
2985 CastInst *&InsertedCast = InsertedCasts[UserBB];
2986
2987 if (!InsertedCast) {
2988 BasicBlock::iterator InsertPt = UserBB->begin();
2989 while (isa<PHINode>(InsertPt)) ++InsertPt;
2990
2991 InsertedCast =
2992 new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
2993 MadeChange = true;
2994 }
2995
2996 // Replace a use of the cast with a use of the new casat.
2997 TheUse = InsertedCast;
2998 }
2999
3000 // If we removed all uses, nuke the cast.
3001 if (CI->use_empty())
3002 CI->eraseFromParent();
3003
3004 return MadeChange;
3005}
3006
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003007/// InsertGEPComputeCode - Insert code into BB to compute Ptr+PtrOffset,
3008/// casting to the type of GEPI.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003009static Instruction *InsertGEPComputeCode(Instruction *&V, BasicBlock *BB,
3010 Instruction *GEPI, Value *Ptr,
3011 Value *PtrOffset) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003012 if (V) return V; // Already computed.
3013
3014 BasicBlock::iterator InsertPt;
3015 if (BB == GEPI->getParent()) {
3016 // If insert into the GEP's block, insert right after the GEP.
3017 InsertPt = GEPI;
3018 ++InsertPt;
3019 } else {
3020 // Otherwise, insert at the top of BB, after any PHI nodes
3021 InsertPt = BB->begin();
3022 while (isa<PHINode>(InsertPt)) ++InsertPt;
3023 }
3024
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003025 // If Ptr is itself a cast, but in some other BB, emit a copy of the cast into
3026 // BB so that there is only one value live across basic blocks (the cast
3027 // operand).
3028 if (CastInst *CI = dyn_cast<CastInst>(Ptr))
3029 if (CI->getParent() != BB && isa<PointerType>(CI->getOperand(0)->getType()))
3030 Ptr = new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3031
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003032 // Add the offset, cast it to the right type.
3033 Ptr = BinaryOperator::createAdd(Ptr, PtrOffset, "", InsertPt);
Chris Lattnerf0df8822006-05-06 09:10:37 +00003034 return V = new CastInst(Ptr, GEPI->getType(), "", InsertPt);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003035}
3036
Chris Lattner90323642006-05-05 21:17:49 +00003037/// ReplaceUsesOfGEPInst - Replace all uses of RepPtr with inserted code to
3038/// compute its value. The RepPtr value can be computed with Ptr+PtrOffset. One
3039/// trivial way of doing this would be to evaluate Ptr+PtrOffset in RepPtr's
3040/// block, then ReplaceAllUsesWith'ing everything. However, we would prefer to
3041/// sink PtrOffset into user blocks where doing so will likely allow us to fold
3042/// the constant add into a load or store instruction. Additionally, if a user
3043/// is a pointer-pointer cast, we look through it to find its users.
3044static void ReplaceUsesOfGEPInst(Instruction *RepPtr, Value *Ptr,
3045 Constant *PtrOffset, BasicBlock *DefBB,
3046 GetElementPtrInst *GEPI,
Chris Lattnerf0df8822006-05-06 09:10:37 +00003047 std::map<BasicBlock*,Instruction*> &InsertedExprs) {
Chris Lattner90323642006-05-05 21:17:49 +00003048 while (!RepPtr->use_empty()) {
3049 Instruction *User = cast<Instruction>(RepPtr->use_back());
Chris Lattner7e598092006-05-05 01:04:50 +00003050
Chris Lattner90323642006-05-05 21:17:49 +00003051 // If the user is a Pointer-Pointer cast, recurse.
3052 if (isa<CastInst>(User) && isa<PointerType>(User->getType())) {
3053 ReplaceUsesOfGEPInst(User, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner7e598092006-05-05 01:04:50 +00003054
Chris Lattner90323642006-05-05 21:17:49 +00003055 // Drop the use of RepPtr. The cast is dead. Don't delete it now, else we
3056 // could invalidate an iterator.
3057 User->setOperand(0, UndefValue::get(RepPtr->getType()));
3058 continue;
Chris Lattner7e598092006-05-05 01:04:50 +00003059 }
3060
Chris Lattner90323642006-05-05 21:17:49 +00003061 // If this is a load of the pointer, or a store through the pointer, emit
3062 // the increment into the load/store block.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003063 Instruction *NewVal;
Chris Lattner90323642006-05-05 21:17:49 +00003064 if (isa<LoadInst>(User) ||
3065 (isa<StoreInst>(User) && User->getOperand(0) != RepPtr)) {
3066 NewVal = InsertGEPComputeCode(InsertedExprs[User->getParent()],
3067 User->getParent(), GEPI,
3068 Ptr, PtrOffset);
3069 } else {
3070 // If this use is not foldable into the addressing mode, use a version
3071 // emitted in the GEP block.
3072 NewVal = InsertGEPComputeCode(InsertedExprs[DefBB], DefBB, GEPI,
3073 Ptr, PtrOffset);
3074 }
3075
Chris Lattnerf0df8822006-05-06 09:10:37 +00003076 if (GEPI->getType() != RepPtr->getType()) {
3077 BasicBlock::iterator IP = NewVal;
3078 ++IP;
3079 NewVal = new CastInst(NewVal, RepPtr->getType(), "", IP);
3080 }
Chris Lattner90323642006-05-05 21:17:49 +00003081 User->replaceUsesOfWith(RepPtr, NewVal);
Chris Lattner7e598092006-05-05 01:04:50 +00003082 }
3083}
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003084
Chris Lattner90323642006-05-05 21:17:49 +00003085
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003086/// OptimizeGEPExpression - Since we are doing basic-block-at-a-time instruction
3087/// selection, we want to be a bit careful about some things. In particular, if
3088/// we have a GEP instruction that is used in a different block than it is
3089/// defined, the addressing expression of the GEP cannot be folded into loads or
3090/// stores that use it. In this case, decompose the GEP and move constant
3091/// indices into blocks that use it.
Chris Lattner90323642006-05-05 21:17:49 +00003092static bool OptimizeGEPExpression(GetElementPtrInst *GEPI,
Owen Andersona69571c2006-05-03 01:29:57 +00003093 const TargetData *TD) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003094 // If this GEP is only used inside the block it is defined in, there is no
3095 // need to rewrite it.
3096 bool isUsedOutsideDefBB = false;
3097 BasicBlock *DefBB = GEPI->getParent();
3098 for (Value::use_iterator UI = GEPI->use_begin(), E = GEPI->use_end();
3099 UI != E; ++UI) {
3100 if (cast<Instruction>(*UI)->getParent() != DefBB) {
3101 isUsedOutsideDefBB = true;
3102 break;
3103 }
3104 }
Chris Lattner90323642006-05-05 21:17:49 +00003105 if (!isUsedOutsideDefBB) return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003106
3107 // If this GEP has no non-zero constant indices, there is nothing we can do,
3108 // ignore it.
3109 bool hasConstantIndex = false;
Chris Lattner90323642006-05-05 21:17:49 +00003110 bool hasVariableIndex = false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003111 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3112 E = GEPI->op_end(); OI != E; ++OI) {
Chris Lattner90323642006-05-05 21:17:49 +00003113 if (ConstantInt *CI = dyn_cast<ConstantInt>(*OI)) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003114 if (CI->getRawValue()) {
3115 hasConstantIndex = true;
3116 break;
3117 }
Chris Lattner90323642006-05-05 21:17:49 +00003118 } else {
3119 hasVariableIndex = true;
3120 }
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003121 }
Chris Lattner90323642006-05-05 21:17:49 +00003122
3123 // If this is a "GEP X, 0, 0, 0", turn this into a cast.
3124 if (!hasConstantIndex && !hasVariableIndex) {
3125 Value *NC = new CastInst(GEPI->getOperand(0), GEPI->getType(),
3126 GEPI->getName(), GEPI);
3127 GEPI->replaceAllUsesWith(NC);
3128 GEPI->eraseFromParent();
3129 return true;
3130 }
3131
Chris Lattner3802c252005-12-11 09:05:13 +00003132 // If this is a GEP &Alloca, 0, 0, forward subst the frame index into uses.
Chris Lattner90323642006-05-05 21:17:49 +00003133 if (!hasConstantIndex && !isa<AllocaInst>(GEPI->getOperand(0)))
3134 return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003135
3136 // Otherwise, decompose the GEP instruction into multiplies and adds. Sum the
3137 // constant offset (which we now know is non-zero) and deal with it later.
3138 uint64_t ConstantOffset = 0;
Owen Andersona69571c2006-05-03 01:29:57 +00003139 const Type *UIntPtrTy = TD->getIntPtrType();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003140 Value *Ptr = new CastInst(GEPI->getOperand(0), UIntPtrTy, "", GEPI);
3141 const Type *Ty = GEPI->getOperand(0)->getType();
3142
3143 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3144 E = GEPI->op_end(); OI != E; ++OI) {
3145 Value *Idx = *OI;
3146 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
3147 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
3148 if (Field)
Owen Andersona69571c2006-05-03 01:29:57 +00003149 ConstantOffset += TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003150 Ty = StTy->getElementType(Field);
3151 } else {
3152 Ty = cast<SequentialType>(Ty)->getElementType();
3153
3154 // Handle constant subscripts.
3155 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
3156 if (CI->getRawValue() == 0) continue;
3157
3158 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Andersona69571c2006-05-03 01:29:57 +00003159 ConstantOffset += (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003160 else
Owen Andersona69571c2006-05-03 01:29:57 +00003161 ConstantOffset+=TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003162 continue;
3163 }
3164
3165 // Ptr = Ptr + Idx * ElementSize;
3166
3167 // Cast Idx to UIntPtrTy if needed.
3168 Idx = new CastInst(Idx, UIntPtrTy, "", GEPI);
3169
Owen Andersona69571c2006-05-03 01:29:57 +00003170 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003171 // Mask off bits that should not be set.
3172 ElementSize &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3173 Constant *SizeCst = ConstantUInt::get(UIntPtrTy, ElementSize);
3174
3175 // Multiply by the element size and add to the base.
3176 Idx = BinaryOperator::createMul(Idx, SizeCst, "", GEPI);
3177 Ptr = BinaryOperator::createAdd(Ptr, Idx, "", GEPI);
3178 }
3179 }
3180
3181 // Make sure that the offset fits in uintptr_t.
3182 ConstantOffset &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3183 Constant *PtrOffset = ConstantUInt::get(UIntPtrTy, ConstantOffset);
3184
3185 // Okay, we have now emitted all of the variable index parts to the BB that
3186 // the GEP is defined in. Loop over all of the using instructions, inserting
3187 // an "add Ptr, ConstantOffset" into each block that uses it and update the
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003188 // instruction to use the newly computed value, making GEPI dead. When the
3189 // user is a load or store instruction address, we emit the add into the user
3190 // block, otherwise we use a canonical version right next to the gep (these
3191 // won't be foldable as addresses, so we might as well share the computation).
3192
Chris Lattnerf0df8822006-05-06 09:10:37 +00003193 std::map<BasicBlock*,Instruction*> InsertedExprs;
Chris Lattner90323642006-05-05 21:17:49 +00003194 ReplaceUsesOfGEPInst(GEPI, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003195
3196 // Finally, the GEP is dead, remove it.
3197 GEPI->eraseFromParent();
Chris Lattner90323642006-05-05 21:17:49 +00003198
3199 return true;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003200}
3201
Chris Lattner57f9a432006-09-28 06:17:10 +00003202/// SplitCritEdgesForPHIConstants - If this block has any PHI nodes with
3203/// constant operands, and if any of the edges feeding the PHI node are
3204/// critical, split them so that the assignments of a constant to a register
3205/// will not be executed on a path that isn't relevant.
3206void SelectionDAGISel::SplitCritEdgesForPHIConstants(BasicBlock *BB) {
Chris Lattner75548062006-10-11 03:58:02 +00003207 // The most common case is that this is a PHI node with two incoming
3208 // successors handle this case efficiently, because it is simple.
3209 PHINode *PN = cast<PHINode>(BB->begin());
3210 if (PN->getNumIncomingValues() == 2) {
3211 // If neither edge is critical, we never need to split.
3212 if (PN->getIncomingBlock(0)->getTerminator()->getNumSuccessors() == 1 &&
3213 PN->getIncomingBlock(1)->getTerminator()->getNumSuccessors() == 1)
3214 return;
3215
3216 BasicBlock::iterator BBI = BB->begin();
3217 while ((PN = dyn_cast<PHINode>(BBI++))) {
3218 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i)
3219 if (isa<Constant>(PN->getIncomingValue(i)))
3220 SplitCriticalEdge(PN->getIncomingBlock(i), BB);
3221 }
3222 return;
3223 }
3224
3225 // Otherwise, things are a bit trickier.
3226
3227 // BE SMART HERE.
3228
Chris Lattner57f9a432006-09-28 06:17:10 +00003229 BasicBlock::iterator BBI = BB->begin();
3230 while ((PN = dyn_cast<PHINode>(BBI++))) {
3231 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i)
3232 if (isa<Constant>(PN->getIncomingValue(i)))
3233 SplitCriticalEdge(PN->getIncomingBlock(i), BB);
3234 }
3235}
3236
3237
Chris Lattner1c08c712005-01-07 07:47:53 +00003238bool SelectionDAGISel::runOnFunction(Function &Fn) {
3239 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
3240 RegMap = MF.getSSARegMap();
3241 DEBUG(std::cerr << "\n\n\n=== " << Fn.getName() << "\n");
3242
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003243 // First, split all critical edges for PHI nodes with incoming values that are
3244 // constants, this way the load of the constant into a vreg will not be placed
3245 // into MBBs that are used some other way.
3246 //
Chris Lattner7e598092006-05-05 01:04:50 +00003247 // In this pass we also look for GEP and cast instructions that are used
3248 // across basic blocks and rewrite them to improve basic-block-at-a-time
3249 // selection.
3250 //
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003251 //
Chris Lattner90323642006-05-05 21:17:49 +00003252 bool MadeChange = true;
3253 while (MadeChange) {
3254 MadeChange = false;
Chris Lattner36b708f2005-08-18 17:35:14 +00003255 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattner57f9a432006-09-28 06:17:10 +00003256 // If this block has any PHI nodes with constant operands, and if any of the
3257 // edges feeding the PHI node are critical, split them.
3258 if (isa<PHINode>(BB->begin()))
3259 SplitCritEdgesForPHIConstants(BB);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003260
Chris Lattner57f9a432006-09-28 06:17:10 +00003261 for (BasicBlock::iterator BBI = BB->begin(), E = BB->end(); BBI != E; ) {
Chris Lattner7e598092006-05-05 01:04:50 +00003262 Instruction *I = BBI++;
3263 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
Chris Lattner90323642006-05-05 21:17:49 +00003264 MadeChange |= OptimizeGEPExpression(GEPI, TLI.getTargetData());
Chris Lattner7e598092006-05-05 01:04:50 +00003265 } else if (CastInst *CI = dyn_cast<CastInst>(I)) {
Chris Lattnerc970f062006-09-13 06:02:42 +00003266 // If the source of the cast is a constant, then this should have
3267 // already been constant folded. The only reason NOT to constant fold
3268 // it is if something (e.g. LSR) was careful to place the constant
3269 // evaluation in a block other than then one that uses it (e.g. to hoist
3270 // the address of globals out of a loop). If this is the case, we don't
3271 // want to forward-subst the cast.
3272 if (isa<Constant>(CI->getOperand(0)))
3273 continue;
3274
Chris Lattner7e598092006-05-05 01:04:50 +00003275 // If this is a noop copy, sink it into user blocks to reduce the number
3276 // of virtual registers that must be created and coallesced.
3277 MVT::ValueType SrcVT = TLI.getValueType(CI->getOperand(0)->getType());
3278 MVT::ValueType DstVT = TLI.getValueType(CI->getType());
3279
3280 // This is an fp<->int conversion?
3281 if (MVT::isInteger(SrcVT) != MVT::isInteger(DstVT))
3282 continue;
3283
3284 // If this is an extension, it will be a zero or sign extension, which
3285 // isn't a noop.
3286 if (SrcVT < DstVT) continue;
3287
3288 // If these values will be promoted, find out what they will be promoted
3289 // to. This helps us consider truncates on PPC as noop copies when they
3290 // are.
3291 if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote)
3292 SrcVT = TLI.getTypeToTransformTo(SrcVT);
3293 if (TLI.getTypeAction(DstVT) == TargetLowering::Promote)
3294 DstVT = TLI.getTypeToTransformTo(DstVT);
3295
3296 // If, after promotion, these are the same types, this is a noop copy.
3297 if (SrcVT == DstVT)
Chris Lattner90323642006-05-05 21:17:49 +00003298 MadeChange |= OptimizeNoopCopyExpression(CI);
Chris Lattner7e598092006-05-05 01:04:50 +00003299 }
3300 }
Chris Lattner36b708f2005-08-18 17:35:14 +00003301 }
Chris Lattner90323642006-05-05 21:17:49 +00003302 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003303
Chris Lattner1c08c712005-01-07 07:47:53 +00003304 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
3305
3306 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3307 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00003308
Chris Lattner1c08c712005-01-07 07:47:53 +00003309 return true;
3310}
3311
3312
Chris Lattnerddb870b2005-01-13 17:59:43 +00003313SDOperand SelectionDAGISel::
3314CopyValueToVirtualRegister(SelectionDAGLowering &SDL, Value *V, unsigned Reg) {
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00003315 SDOperand Op = SDL.getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00003316 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003317 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00003318 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003319
3320 // If this type is not legal, we must make sure to not create an invalid
3321 // register use.
3322 MVT::ValueType SrcVT = Op.getValueType();
3323 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
3324 SelectionDAG &DAG = SDL.DAG;
3325 if (SrcVT == DestVT) {
3326 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003327 } else if (SrcVT == MVT::Vector) {
Chris Lattner70c2a612006-03-31 02:06:56 +00003328 // Handle copies from generic vectors to registers.
3329 MVT::ValueType PTyElementVT, PTyLegalElementVT;
3330 unsigned NE = TLI.getPackedTypeBreakdown(cast<PackedType>(V->getType()),
3331 PTyElementVT, PTyLegalElementVT);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003332
Chris Lattner70c2a612006-03-31 02:06:56 +00003333 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
3334 // MVT::Vector type.
3335 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
3336 DAG.getConstant(NE, MVT::i32),
3337 DAG.getValueType(PTyElementVT));
Chris Lattner1c6191f2006-03-21 19:20:37 +00003338
Chris Lattner70c2a612006-03-31 02:06:56 +00003339 // Loop over all of the elements of the resultant vector,
3340 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
3341 // copying them into output registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003342 SmallVector<SDOperand, 8> OutChains;
Chris Lattner70c2a612006-03-31 02:06:56 +00003343 SDOperand Root = SDL.getRoot();
3344 for (unsigned i = 0; i != NE; ++i) {
3345 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003346 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003347 if (PTyElementVT == PTyLegalElementVT) {
3348 // Elements are legal.
3349 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3350 } else if (PTyLegalElementVT > PTyElementVT) {
3351 // Elements are promoted.
3352 if (MVT::isFloatingPoint(PTyLegalElementVT))
3353 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
3354 else
3355 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
3356 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3357 } else {
3358 // Elements are expanded.
3359 // The src value is expanded into multiple registers.
3360 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003361 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003362 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003363 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003364 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
3365 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
3366 }
Chris Lattner1c6191f2006-03-21 19:20:37 +00003367 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003368 return DAG.getNode(ISD::TokenFactor, MVT::Other,
3369 &OutChains[0], OutChains.size());
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003370 } else if (SrcVT < DestVT) {
3371 // The src value is promoted to the register.
Chris Lattnerfae59b92005-08-17 06:06:25 +00003372 if (MVT::isFloatingPoint(SrcVT))
3373 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
3374 else
Chris Lattnerfab08872005-09-02 00:19:37 +00003375 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003376 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
3377 } else {
3378 // The src value is expanded into multiple registers.
3379 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003380 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003381 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003382 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003383 Op = DAG.getCopyToReg(SDL.getRoot(), Reg, Lo);
3384 return DAG.getCopyToReg(Op, Reg+1, Hi);
3385 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003386}
3387
Chris Lattner068a81e2005-01-17 17:15:02 +00003388void SelectionDAGISel::
3389LowerArguments(BasicBlock *BB, SelectionDAGLowering &SDL,
3390 std::vector<SDOperand> &UnorderedChains) {
3391 // If this is the entry block, emit arguments.
3392 Function &F = *BB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00003393 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00003394 SDOperand OldRoot = SDL.DAG.getRoot();
3395 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00003396
Chris Lattnerbf209482005-10-30 19:42:35 +00003397 unsigned a = 0;
3398 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
3399 AI != E; ++AI, ++a)
3400 if (!AI->use_empty()) {
3401 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00003402
Chris Lattnerbf209482005-10-30 19:42:35 +00003403 // If this argument is live outside of the entry block, insert a copy from
3404 // whereever we got it to the vreg that other BB's will reference it as.
3405 if (FuncInfo.ValueMap.count(AI)) {
3406 SDOperand Copy =
3407 CopyValueToVirtualRegister(SDL, AI, FuncInfo.ValueMap[AI]);
3408 UnorderedChains.push_back(Copy);
3409 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00003410 }
Chris Lattnerbf209482005-10-30 19:42:35 +00003411
Chris Lattnerbf209482005-10-30 19:42:35 +00003412 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00003413 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00003414 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00003415}
3416
Chris Lattner1c08c712005-01-07 07:47:53 +00003417void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
3418 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00003419 FunctionLoweringInfo &FuncInfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +00003420 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003421
3422 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00003423
Chris Lattnerbf209482005-10-30 19:42:35 +00003424 // Lower any arguments needed in this block if this is the entry block.
3425 if (LLVMBB == &LLVMBB->getParent()->front())
3426 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00003427
3428 BB = FuncInfo.MBBMap[LLVMBB];
3429 SDL.setCurrentBasicBlock(BB);
3430
3431 // Lower all of the non-terminator instructions.
3432 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
3433 I != E; ++I)
3434 SDL.visit(*I);
Nate Begemanf15485a2006-03-27 01:32:24 +00003435
Chris Lattner1c08c712005-01-07 07:47:53 +00003436 // Ensure that all instructions which are used outside of their defining
3437 // blocks are available as virtual registers.
3438 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00003439 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattneree749d72005-01-09 01:16:24 +00003440 std::map<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00003441 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00003442 UnorderedChains.push_back(
3443 CopyValueToVirtualRegister(SDL, I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00003444 }
3445
3446 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
3447 // ensure constants are generated when needed. Remember the virtual registers
3448 // that need to be added to the Machine PHI nodes as input. We cannot just
3449 // directly add them, because expansion might result in multiple MBB's for one
3450 // BB. As such, the start of the BB might correspond to a different MBB than
3451 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00003452 //
Chris Lattner1c08c712005-01-07 07:47:53 +00003453
3454 // Emit constants only once even if used by multiple PHI nodes.
3455 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003456
Chris Lattner1c08c712005-01-07 07:47:53 +00003457 // Check successor nodes PHI nodes that expect a constant to be available from
3458 // this block.
3459 TerminatorInst *TI = LLVMBB->getTerminator();
3460 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
3461 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003462 if (!isa<PHINode>(SuccBB->begin())) continue;
3463
Chris Lattner1c08c712005-01-07 07:47:53 +00003464 MachineBasicBlock::iterator MBBI = FuncInfo.MBBMap[SuccBB]->begin();
3465 PHINode *PN;
3466
3467 // At this point we know that there is a 1-1 correspondence between LLVM PHI
3468 // nodes and Machine PHI nodes, but the incoming operands have not been
3469 // emitted yet.
3470 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattnerf44fd882005-01-07 21:34:19 +00003471 (PN = dyn_cast<PHINode>(I)); ++I)
3472 if (!PN->use_empty()) {
3473 unsigned Reg;
3474 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
3475 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
3476 unsigned &RegOut = ConstantsOut[C];
3477 if (RegOut == 0) {
3478 RegOut = FuncInfo.CreateRegForValue(C);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003479 UnorderedChains.push_back(
3480 CopyValueToVirtualRegister(SDL, C, RegOut));
Chris Lattnerf44fd882005-01-07 21:34:19 +00003481 }
3482 Reg = RegOut;
3483 } else {
3484 Reg = FuncInfo.ValueMap[PHIOp];
Chris Lattneree749d72005-01-09 01:16:24 +00003485 if (Reg == 0) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00003486 assert(isa<AllocaInst>(PHIOp) &&
Chris Lattneree749d72005-01-09 01:16:24 +00003487 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
3488 "Didn't codegen value into a register!??");
3489 Reg = FuncInfo.CreateRegForValue(PHIOp);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003490 UnorderedChains.push_back(
3491 CopyValueToVirtualRegister(SDL, PHIOp, Reg));
Chris Lattneree749d72005-01-09 01:16:24 +00003492 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003493 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003494
Chris Lattnerf44fd882005-01-07 21:34:19 +00003495 // Remember that this register needs to added to the machine PHI node as
3496 // the input for this MBB.
Chris Lattner7e021512006-03-31 02:12:18 +00003497 MVT::ValueType VT = TLI.getValueType(PN->getType());
3498 unsigned NumElements;
3499 if (VT != MVT::Vector)
3500 NumElements = TLI.getNumElements(VT);
3501 else {
3502 MVT::ValueType VT1,VT2;
3503 NumElements =
3504 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
3505 VT1, VT2);
3506 }
Chris Lattnerf44fd882005-01-07 21:34:19 +00003507 for (unsigned i = 0, e = NumElements; i != e; ++i)
3508 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Chris Lattner1c08c712005-01-07 07:47:53 +00003509 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003510 }
3511 ConstantsOut.clear();
3512
Chris Lattnerddb870b2005-01-13 17:59:43 +00003513 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00003514 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00003515 SDOperand Root = SDL.getRoot();
3516 if (Root.getOpcode() != ISD::EntryToken) {
3517 unsigned i = 0, e = UnorderedChains.size();
3518 for (; i != e; ++i) {
3519 assert(UnorderedChains[i].Val->getNumOperands() > 1);
3520 if (UnorderedChains[i].Val->getOperand(0) == Root)
3521 break; // Don't add the root if we already indirectly depend on it.
3522 }
3523
3524 if (i == e)
3525 UnorderedChains.push_back(Root);
3526 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003527 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
3528 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00003529 }
3530
Chris Lattner1c08c712005-01-07 07:47:53 +00003531 // Lower the terminator after the copies are emitted.
3532 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00003533
Nate Begemanf15485a2006-03-27 01:32:24 +00003534 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00003535 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00003536 SwitchCases.clear();
3537 SwitchCases = SDL.SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +00003538 JT = SDL.JT;
Nate Begemanf15485a2006-03-27 01:32:24 +00003539
Chris Lattnera651cf62005-01-17 19:43:36 +00003540 // Make sure the root of the DAG is up-to-date.
3541 DAG.setRoot(SDL.getRoot());
Chris Lattner1c08c712005-01-07 07:47:53 +00003542}
3543
Nate Begemanf15485a2006-03-27 01:32:24 +00003544void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Chris Lattneraf21d552005-10-10 16:47:10 +00003545 // Run the DAG combiner in pre-legalize mode.
3546 DAG.Combine(false);
Nate Begeman2300f552005-09-07 00:15:36 +00003547
Chris Lattner1c08c712005-01-07 07:47:53 +00003548 DEBUG(std::cerr << "Lowered selection DAG:\n");
3549 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003550
Chris Lattner1c08c712005-01-07 07:47:53 +00003551 // Second step, hack on the DAG until it only uses operations and types that
3552 // the target supports.
Chris Lattnerac9dc082005-01-23 04:36:26 +00003553 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00003554
Chris Lattner1c08c712005-01-07 07:47:53 +00003555 DEBUG(std::cerr << "Legalized selection DAG:\n");
3556 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003557
Chris Lattneraf21d552005-10-10 16:47:10 +00003558 // Run the DAG combiner in post-legalize mode.
3559 DAG.Combine(true);
Nate Begeman2300f552005-09-07 00:15:36 +00003560
Evan Chenga9c20912006-01-21 02:32:06 +00003561 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00003562
Chris Lattnera33ef482005-03-30 01:10:47 +00003563 // Third, instruction select all of the operations to machine code, adding the
3564 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00003565 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00003566
Chris Lattner1c08c712005-01-07 07:47:53 +00003567 DEBUG(std::cerr << "Selected machine code:\n");
3568 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003569}
Chris Lattner1c08c712005-01-07 07:47:53 +00003570
Nate Begemanf15485a2006-03-27 01:32:24 +00003571void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
3572 FunctionLoweringInfo &FuncInfo) {
3573 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
3574 {
3575 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3576 CurDAG = &DAG;
3577
3578 // First step, lower LLVM code to some DAG. This DAG may use operations and
3579 // types that are not supported by the target.
3580 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
3581
3582 // Second step, emit the lowered DAG as machine code.
3583 CodeGenAndEmitDAG(DAG);
3584 }
3585
Chris Lattnera33ef482005-03-30 01:10:47 +00003586 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00003587 // PHI nodes in successors.
Nate Begeman37efe672006-04-22 18:53:45 +00003588 if (SwitchCases.empty() && JT.Reg == 0) {
Nate Begemanf15485a2006-03-27 01:32:24 +00003589 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
3590 MachineInstr *PHI = PHINodesToUpdate[i].first;
3591 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3592 "This is not a machine PHI node that we are updating!");
Chris Lattner09e46062006-09-05 02:31:13 +00003593 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00003594 PHI->addMachineBasicBlockOperand(BB);
3595 }
3596 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00003597 }
Nate Begemanf15485a2006-03-27 01:32:24 +00003598
Nate Begeman9453eea2006-04-23 06:26:20 +00003599 // If the JumpTable record is filled in, then we need to emit a jump table.
3600 // Updating the PHI nodes is tricky in this case, since we need to determine
3601 // whether the PHI is a successor of the range check MBB or the jump table MBB
Nate Begeman37efe672006-04-22 18:53:45 +00003602 if (JT.Reg) {
3603 assert(SwitchCases.empty() && "Cannot have jump table and lowered switch");
3604 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3605 CurDAG = &SDAG;
3606 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Nate Begeman9453eea2006-04-23 06:26:20 +00003607 MachineBasicBlock *RangeBB = BB;
Nate Begeman37efe672006-04-22 18:53:45 +00003608 // Set the current basic block to the mbb we wish to insert the code into
3609 BB = JT.MBB;
3610 SDL.setCurrentBasicBlock(BB);
3611 // Emit the code
3612 SDL.visitJumpTable(JT);
3613 SDAG.setRoot(SDL.getRoot());
3614 CodeGenAndEmitDAG(SDAG);
3615 // Update PHI Nodes
3616 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
3617 MachineInstr *PHI = PHINodesToUpdate[pi].first;
3618 MachineBasicBlock *PHIBB = PHI->getParent();
3619 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3620 "This is not a machine PHI node that we are updating!");
Nate Begemanf4360a42006-05-03 03:48:02 +00003621 if (PHIBB == JT.Default) {
Chris Lattner09e46062006-09-05 02:31:13 +00003622 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00003623 PHI->addMachineBasicBlockOperand(RangeBB);
3624 }
3625 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner09e46062006-09-05 02:31:13 +00003626 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00003627 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00003628 }
3629 }
3630 return;
3631 }
3632
Nate Begemanf15485a2006-03-27 01:32:24 +00003633 // If we generated any switch lowering information, build and codegen any
3634 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003635 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00003636 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3637 CurDAG = &SDAG;
3638 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003639
Nate Begemanf15485a2006-03-27 01:32:24 +00003640 // Set the current basic block to the mbb we wish to insert the code into
3641 BB = SwitchCases[i].ThisBB;
3642 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003643
Nate Begemanf15485a2006-03-27 01:32:24 +00003644 // Emit the code
3645 SDL.visitSwitchCase(SwitchCases[i]);
3646 SDAG.setRoot(SDL.getRoot());
3647 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003648
3649 // Handle any PHI nodes in successors of this chunk, as if we were coming
3650 // from the original BB before switch expansion. Note that PHI nodes can
3651 // occur multiple times in PHINodesToUpdate. We have to be very careful to
3652 // handle them the right number of times.
3653 while ((BB = SwitchCases[i].LHSBB)) { // Handle LHS and RHS.
3654 for (MachineBasicBlock::iterator Phi = BB->begin();
3655 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
3656 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
3657 for (unsigned pn = 0; ; ++pn) {
3658 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
3659 if (PHINodesToUpdate[pn].first == Phi) {
3660 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
3661 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
3662 break;
3663 }
3664 }
Nate Begemanf15485a2006-03-27 01:32:24 +00003665 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003666
3667 // Don't process RHS if same block as LHS.
3668 if (BB == SwitchCases[i].RHSBB)
3669 SwitchCases[i].RHSBB = 0;
3670
3671 // If we haven't handled the RHS, do so now. Otherwise, we're done.
3672 SwitchCases[i].LHSBB = SwitchCases[i].RHSBB;
3673 SwitchCases[i].RHSBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00003674 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003675 assert(SwitchCases[i].LHSBB == 0 && SwitchCases[i].RHSBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00003676 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003677}
Evan Chenga9c20912006-01-21 02:32:06 +00003678
Jim Laskey13ec7022006-08-01 14:21:23 +00003679
Evan Chenga9c20912006-01-21 02:32:06 +00003680//===----------------------------------------------------------------------===//
3681/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
3682/// target node in the graph.
3683void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
3684 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00003685
Jim Laskeyeb577ba2006-08-02 12:30:23 +00003686 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00003687
3688 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00003689 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00003690 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00003691 }
Jim Laskey13ec7022006-08-01 14:21:23 +00003692
Jim Laskey9ff542f2006-08-01 18:29:48 +00003693 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00003694 BB = SL->Run();
Evan Chengcccf1232006-02-04 06:49:00 +00003695 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00003696}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003697
Chris Lattner03fc53c2006-03-06 00:22:00 +00003698
Jim Laskey9ff542f2006-08-01 18:29:48 +00003699HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
3700 return new HazardRecognizer();
3701}
3702
Chris Lattner75548062006-10-11 03:58:02 +00003703//===----------------------------------------------------------------------===//
3704// Helper functions used by the generated instruction selector.
3705//===----------------------------------------------------------------------===//
3706// Calls to these methods are generated by tblgen.
3707
3708/// CheckAndMask - The isel is trying to match something like (and X, 255). If
3709/// the dag combiner simplified the 255, we still want to match. RHS is the
3710/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
3711/// specified in the .td file (e.g. 255).
3712bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
3713 int64_t DesiredMaskS) {
3714 uint64_t ActualMask = RHS->getValue();
3715 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
3716
3717 // If the actual mask exactly matches, success!
3718 if (ActualMask == DesiredMask)
3719 return true;
3720
3721 // If the actual AND mask is allowing unallowed bits, this doesn't match.
3722 if (ActualMask & ~DesiredMask)
3723 return false;
3724
3725 // Otherwise, the DAG Combiner may have proven that the value coming in is
3726 // either already zero or is not demanded. Check for known zero input bits.
3727 uint64_t NeededMask = DesiredMask & ~ActualMask;
3728 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
3729 return true;
3730
3731 // TODO: check to see if missing bits are just not demanded.
3732
3733 // Otherwise, this pattern doesn't match.
3734 return false;
3735}
3736
3737/// CheckOrMask - The isel is trying to match something like (or X, 255). If
3738/// the dag combiner simplified the 255, we still want to match. RHS is the
3739/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
3740/// specified in the .td file (e.g. 255).
3741bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
3742 int64_t DesiredMaskS) {
3743 uint64_t ActualMask = RHS->getValue();
3744 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
3745
3746 // If the actual mask exactly matches, success!
3747 if (ActualMask == DesiredMask)
3748 return true;
3749
3750 // If the actual AND mask is allowing unallowed bits, this doesn't match.
3751 if (ActualMask & ~DesiredMask)
3752 return false;
3753
3754 // Otherwise, the DAG Combiner may have proven that the value coming in is
3755 // either already zero or is not demanded. Check for known zero input bits.
3756 uint64_t NeededMask = DesiredMask & ~ActualMask;
3757
3758 uint64_t KnownZero, KnownOne;
3759 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
3760
3761 // If all the missing bits in the or are already known to be set, match!
3762 if ((NeededMask & KnownOne) == NeededMask)
3763 return true;
3764
3765 // TODO: check to see if missing bits are just not demanded.
3766
3767 // Otherwise, this pattern doesn't match.
3768 return false;
3769}
3770
Jim Laskey9ff542f2006-08-01 18:29:48 +00003771
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003772/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
3773/// by tblgen. Others should not call it.
3774void SelectionDAGISel::
3775SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
3776 std::vector<SDOperand> InOps;
3777 std::swap(InOps, Ops);
3778
3779 Ops.push_back(InOps[0]); // input chain.
3780 Ops.push_back(InOps[1]); // input asm string.
3781
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003782 unsigned i = 2, e = InOps.size();
3783 if (InOps[e-1].getValueType() == MVT::Flag)
3784 --e; // Don't process a flag operand if it is here.
3785
3786 while (i != e) {
3787 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
3788 if ((Flags & 7) != 4 /*MEM*/) {
3789 // Just skip over this operand, copying the operands verbatim.
3790 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
3791 i += (Flags >> 3) + 1;
3792 } else {
3793 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
3794 // Otherwise, this is a memory operand. Ask the target to select it.
3795 std::vector<SDOperand> SelOps;
3796 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
3797 std::cerr << "Could not match memory address. Inline asm failure!\n";
3798 exit(1);
3799 }
3800
3801 // Add this to the output node.
3802 Ops.push_back(DAG.getConstant(4/*MEM*/ | (SelOps.size() << 3), MVT::i32));
3803 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
3804 i += 2;
3805 }
3806 }
3807
3808 // Add the flag input back if present.
3809 if (e != InOps.size())
3810 Ops.push_back(InOps.back());
3811}