blob: a417a2d544e88f2daa5b448e1073ba99aabfa15b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnera54aa942006-01-29 06:26:08 +000046 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
47 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
48
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // PowerPC has no intrinsics for these particular operations
50 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
51 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
52 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
53
54 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
58 // PowerPC has no SREM/UREM instructions
59 setOperationAction(ISD::SREM, MVT::i32, Expand);
60 setOperationAction(ISD::UREM, MVT::i32, Expand);
61
62 // We don't support sin/cos/sqrt/fmod
63 setOperationAction(ISD::FSIN , MVT::f64, Expand);
64 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000065 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066 setOperationAction(ISD::FSIN , MVT::f32, Expand);
67 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000068 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000069
70 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000071 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
73 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
74 }
75
Chris Lattner9601a862006-03-05 05:08:37 +000076 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
77 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
78
Nate Begemand88fc032006-01-14 03:14:10 +000079 // PowerPC does not have BSWAP, CTPOP or CTTZ
80 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
83
Nate Begeman35ef9132006-01-11 21:21:00 +000084 // PowerPC does not have ROTR
85 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
86
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // PowerPC does not have Select
88 setOperationAction(ISD::SELECT, MVT::i32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f32, Expand);
90 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000091
Chris Lattner0b1e4e52005-08-26 17:36:52 +000092 // PowerPC wants to turn select_cc of FP into fsel when possible.
93 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
94 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000095
Nate Begeman750ac1b2006-02-01 07:19:44 +000096 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +000097 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +000098
Nate Begeman81e80972006-03-17 01:40:33 +000099 // PowerPC does not have BRCOND which requires SetCC
100 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Chris Lattnerf7605322005-08-31 21:09:52 +0000102 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
103 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000104
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000105 // PowerPC does not have [U|S]INT_TO_FP
106 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
108
Chris Lattner53e88452005-12-23 05:13:35 +0000109 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
110 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
111
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000112 // PowerPC does not have truncstore for i1.
113 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000114
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000115 // We cannot sextinreg(i1). Expand to shifts.
116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
117
118
Jim Laskeyabf6d172006-01-05 01:25:28 +0000119 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000120 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000122 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000123 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000124 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000125
Nate Begeman28a6b022005-12-10 02:36:00 +0000126 // We want to legalize GlobalAddress and ConstantPool nodes into the
127 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000128 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000129 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000131 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
132 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
133 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
134
Nate Begemanee625572006-01-27 21:09:22 +0000135 // RET must be custom lowered, to meet ABI requirements
136 setOperationAction(ISD::RET , MVT::Other, Custom);
137
Nate Begemanacc398c2006-01-25 18:21:52 +0000138 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
139 setOperationAction(ISD::VASTART , MVT::Other, Custom);
140
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000141 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000142 setOperationAction(ISD::VAARG , MVT::Other, Expand);
143 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
144 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000145 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
146 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000148
Chris Lattner6d92cad2006-03-26 10:06:40 +0000149 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000150 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000151
Chris Lattnera7a58542006-06-16 17:34:12 +0000152 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000153 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
155 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000156
157 // FIXME: disable this lowered code. This generates 64-bit register values,
158 // and we don't model the fact that the top part is clobbered by calls. We
159 // need to flag these together so that the value isn't live across a call.
160 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
161
Nate Begemanae749a92005-10-25 23:48:36 +0000162 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
163 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
164 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000165 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000167 }
168
Chris Lattnera7a58542006-06-16 17:34:12 +0000169 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000170 // 64 bit PowerPC implementations can support i64 types directly
171 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000172 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
173 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000174 } else {
175 // 32 bit PowerPC wants to expand i64 shifts itself.
176 setOperationAction(ISD::SHL, MVT::i64, Custom);
177 setOperationAction(ISD::SRL, MVT::i64, Custom);
178 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000179 }
Evan Chengd30bf012006-03-01 01:11:20 +0000180
Nate Begeman425a9692005-11-29 08:17:20 +0000181 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000182 // First set operation action for all vector types to expand. Then we
183 // will selectively turn on ones that can be effectively codegen'd.
184 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
185 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000186 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000187 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
188 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000189
Chris Lattner7ff7e672006-04-04 17:25:31 +0000190 // We promote all shuffles to v16i8.
191 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000192 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
193
194 // We promote all non-typed operations to v4i32.
195 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
196 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
197 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
198 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
199 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
200 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
201 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
202 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
203 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
204 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
205 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
206 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000207
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000208 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000209 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
210 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
211 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
212 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
213 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000214 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000215 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
216 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
217 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000218
219 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000220 }
221
Chris Lattner7ff7e672006-04-04 17:25:31 +0000222 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
223 // with merges, splats, etc.
224 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
225
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000226 setOperationAction(ISD::AND , MVT::v4i32, Legal);
227 setOperationAction(ISD::OR , MVT::v4i32, Legal);
228 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
229 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
230 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
231 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
232
Nate Begeman425a9692005-11-29 08:17:20 +0000233 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000234 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000235 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
236 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000237
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000238 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000239 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000240 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000241 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000242
Chris Lattnerb2177b92006-03-19 06:55:52 +0000243 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
244 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000245
Chris Lattner541f91b2006-04-02 00:43:36 +0000246 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
247 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000248 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
249 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000250 }
251
Chris Lattnerc08f9022006-06-27 00:04:13 +0000252 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000253 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000254 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000255 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000256
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000257 // We have target-specific dag combine patterns for the following nodes:
258 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000259 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000260 setTargetDAGCombine(ISD::BR_CC);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000261
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000262 computeRegisterProperties();
263}
264
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000265const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
266 switch (Opcode) {
267 default: return 0;
268 case PPCISD::FSEL: return "PPCISD::FSEL";
269 case PPCISD::FCFID: return "PPCISD::FCFID";
270 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
271 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000272 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000273 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
274 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000275 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000276 case PPCISD::Hi: return "PPCISD::Hi";
277 case PPCISD::Lo: return "PPCISD::Lo";
278 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
279 case PPCISD::SRL: return "PPCISD::SRL";
280 case PPCISD::SRA: return "PPCISD::SRA";
281 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000282 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
283 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000284 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000285 case PPCISD::MTCTR: return "PPCISD::MTCTR";
286 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000287 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000288 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000289 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000290 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000291 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000292 }
293}
294
Chris Lattner1a635d62006-04-14 06:01:58 +0000295//===----------------------------------------------------------------------===//
296// Node matching predicates, for use by the tblgen matching code.
297//===----------------------------------------------------------------------===//
298
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000299/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
300static bool isFloatingPointZero(SDOperand Op) {
301 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
302 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
303 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
304 // Maybe this has already been legalized into the constant pool?
305 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
306 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
307 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
308 }
309 return false;
310}
311
Chris Lattnerddb739e2006-04-06 17:23:16 +0000312/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
313/// true if Op is undef or if it matches the specified value.
314static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
315 return Op.getOpcode() == ISD::UNDEF ||
316 cast<ConstantSDNode>(Op)->getValue() == Val;
317}
318
319/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
320/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000321bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
322 if (!isUnary) {
323 for (unsigned i = 0; i != 16; ++i)
324 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
325 return false;
326 } else {
327 for (unsigned i = 0; i != 8; ++i)
328 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
329 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
330 return false;
331 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000332 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000333}
334
335/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
336/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000337bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
338 if (!isUnary) {
339 for (unsigned i = 0; i != 16; i += 2)
340 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
341 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
342 return false;
343 } else {
344 for (unsigned i = 0; i != 8; i += 2)
345 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
346 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
347 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
348 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
349 return false;
350 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000351 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000352}
353
Chris Lattnercaad1632006-04-06 22:02:42 +0000354/// isVMerge - Common function, used to match vmrg* shuffles.
355///
356static bool isVMerge(SDNode *N, unsigned UnitSize,
357 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000358 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
359 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
360 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
361 "Unsupported merge size!");
362
363 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
364 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
365 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000366 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000367 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000368 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000369 return false;
370 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000371 return true;
372}
373
374/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
375/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
376bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
377 if (!isUnary)
378 return isVMerge(N, UnitSize, 8, 24);
379 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000380}
381
382/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
383/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000384bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
385 if (!isUnary)
386 return isVMerge(N, UnitSize, 0, 16);
387 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000388}
389
390
Chris Lattnerd0608e12006-04-06 18:26:28 +0000391/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
392/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000393int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000394 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
395 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000396 // Find the first non-undef value in the shuffle mask.
397 unsigned i;
398 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
399 /*search*/;
400
401 if (i == 16) return -1; // all undef.
402
403 // Otherwise, check to see if the rest of the elements are consequtively
404 // numbered from this value.
405 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
406 if (ShiftAmt < i) return -1;
407 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000408
Chris Lattnerf24380e2006-04-06 22:28:36 +0000409 if (!isUnary) {
410 // Check the rest of the elements to see if they are consequtive.
411 for (++i; i != 16; ++i)
412 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
413 return -1;
414 } else {
415 // Check the rest of the elements to see if they are consequtive.
416 for (++i; i != 16; ++i)
417 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
418 return -1;
419 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000420
421 return ShiftAmt;
422}
Chris Lattneref819f82006-03-20 06:33:01 +0000423
424/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
425/// specifies a splat of a single element that is suitable for input to
426/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000427bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
428 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
429 N->getNumOperands() == 16 &&
430 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000431
Chris Lattner88a99ef2006-03-20 06:37:44 +0000432 // This is a splat operation if each element of the permute is the same, and
433 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000434 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000435 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000436 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
437 ElementBase = EltV->getValue();
438 else
439 return false; // FIXME: Handle UNDEF elements too!
440
441 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
442 return false;
443
444 // Check that they are consequtive.
445 for (unsigned i = 1; i != EltSize; ++i) {
446 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
447 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
448 return false;
449 }
450
Chris Lattner88a99ef2006-03-20 06:37:44 +0000451 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000452 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000453 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000454 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
455 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000456 for (unsigned j = 0; j != EltSize; ++j)
457 if (N->getOperand(i+j) != N->getOperand(j))
458 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000459 }
460
Chris Lattner7ff7e672006-04-04 17:25:31 +0000461 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000462}
463
464/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
465/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000466unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
467 assert(isSplatShuffleMask(N, EltSize));
468 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000469}
470
Chris Lattnere87192a2006-04-12 17:37:20 +0000471/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000472/// by using a vspltis[bhw] instruction of the specified element size, return
473/// the constant being splatted. The ByteSize field indicates the number of
474/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000475SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000476 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000477
478 // If ByteSize of the splat is bigger than the element size of the
479 // build_vector, then we have a case where we are checking for a splat where
480 // multiple elements of the buildvector are folded together into a single
481 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
482 unsigned EltSize = 16/N->getNumOperands();
483 if (EltSize < ByteSize) {
484 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
485 SDOperand UniquedVals[4];
486 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
487
488 // See if all of the elements in the buildvector agree across.
489 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
490 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
491 // If the element isn't a constant, bail fully out.
492 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
493
494
495 if (UniquedVals[i&(Multiple-1)].Val == 0)
496 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
497 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
498 return SDOperand(); // no match.
499 }
500
501 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
502 // either constant or undef values that are identical for each chunk. See
503 // if these chunks can form into a larger vspltis*.
504
505 // Check to see if all of the leading entries are either 0 or -1. If
506 // neither, then this won't fit into the immediate field.
507 bool LeadingZero = true;
508 bool LeadingOnes = true;
509 for (unsigned i = 0; i != Multiple-1; ++i) {
510 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
511
512 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
513 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
514 }
515 // Finally, check the least significant entry.
516 if (LeadingZero) {
517 if (UniquedVals[Multiple-1].Val == 0)
518 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
519 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
520 if (Val < 16)
521 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
522 }
523 if (LeadingOnes) {
524 if (UniquedVals[Multiple-1].Val == 0)
525 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
526 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
527 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
528 return DAG.getTargetConstant(Val, MVT::i32);
529 }
530
531 return SDOperand();
532 }
533
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000534 // Check to see if this buildvec has a single non-undef value in its elements.
535 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
536 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
537 if (OpVal.Val == 0)
538 OpVal = N->getOperand(i);
539 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000540 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000541 }
542
Chris Lattner140a58f2006-04-08 06:46:53 +0000543 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000544
Nate Begeman98e70cc2006-03-28 04:15:58 +0000545 unsigned ValSizeInBytes = 0;
546 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000547 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
548 Value = CN->getValue();
549 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
550 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
551 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
552 Value = FloatToBits(CN->getValue());
553 ValSizeInBytes = 4;
554 }
555
556 // If the splat value is larger than the element value, then we can never do
557 // this splat. The only case that we could fit the replicated bits into our
558 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000559 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000560
561 // If the element value is larger than the splat value, cut it in half and
562 // check to see if the two halves are equal. Continue doing this until we
563 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
564 while (ValSizeInBytes > ByteSize) {
565 ValSizeInBytes >>= 1;
566
567 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000568 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
569 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000570 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000571 }
572
573 // Properly sign extend the value.
574 int ShAmt = (4-ByteSize)*8;
575 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
576
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000577 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000578 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000579
Chris Lattner140a58f2006-04-08 06:46:53 +0000580 // Finally, if this value fits in a 5 bit sext field, return it
581 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
582 return DAG.getTargetConstant(MaskVal, MVT::i32);
583 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000584}
585
Chris Lattner1a635d62006-04-14 06:01:58 +0000586//===----------------------------------------------------------------------===//
587// LowerOperation implementation
588//===----------------------------------------------------------------------===//
589
590static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000591 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000592 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
593 Constant *C = CP->get();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000594 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
595 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000596
597 const TargetMachine &TM = DAG.getTarget();
598
Chris Lattner059ca0f2006-06-16 21:01:35 +0000599 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
600 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
601
Chris Lattner1a635d62006-04-14 06:01:58 +0000602 // If this is a non-darwin platform, we don't support non-static relo models
603 // yet.
604 if (TM.getRelocationModel() == Reloc::Static ||
605 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
606 // Generate non-pic code that has direct accesses to the constant pool.
607 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000608 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000609 }
610
Chris Lattner1a635d62006-04-14 06:01:58 +0000611 if (TM.getRelocationModel() == Reloc::PIC) {
612 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000613 Hi = DAG.getNode(ISD::ADD, PtrVT,
614 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000615 }
616
Chris Lattner059ca0f2006-06-16 21:01:35 +0000617 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000618 return Lo;
619}
620
Nate Begeman37efe672006-04-22 18:53:45 +0000621static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000622 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000623 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000624 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
625 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000626
627 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000628
629 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
630 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
631
Nate Begeman37efe672006-04-22 18:53:45 +0000632 // If this is a non-darwin platform, we don't support non-static relo models
633 // yet.
634 if (TM.getRelocationModel() == Reloc::Static ||
635 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
636 // Generate non-pic code that has direct accesses to the constant pool.
637 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000638 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000639 }
640
Nate Begeman37efe672006-04-22 18:53:45 +0000641 if (TM.getRelocationModel() == Reloc::PIC) {
642 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000643 Hi = DAG.getNode(ISD::ADD, PtrVT,
Nate Begeman37efe672006-04-22 18:53:45 +0000644 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
645 }
646
Chris Lattner059ca0f2006-06-16 21:01:35 +0000647 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000648 return Lo;
649}
650
Chris Lattner1a635d62006-04-14 06:01:58 +0000651static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000652 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000653 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
654 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000655 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
656 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000657
658 const TargetMachine &TM = DAG.getTarget();
659
Chris Lattner059ca0f2006-06-16 21:01:35 +0000660 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
661 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
662
Chris Lattner1a635d62006-04-14 06:01:58 +0000663 // If this is a non-darwin platform, we don't support non-static relo models
664 // yet.
665 if (TM.getRelocationModel() == Reloc::Static ||
666 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
667 // Generate non-pic code that has direct accesses to globals.
668 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000669 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000670 }
671
Chris Lattner1a635d62006-04-14 06:01:58 +0000672 if (TM.getRelocationModel() == Reloc::PIC) {
673 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000674 Hi = DAG.getNode(ISD::ADD, PtrVT,
675 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000676 }
677
Chris Lattner059ca0f2006-06-16 21:01:35 +0000678 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000679
680 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
681 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
682 return Lo;
683
684 // If the global is weak or external, we have to go through the lazy
685 // resolution stub.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000686 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
Chris Lattner1a635d62006-04-14 06:01:58 +0000687}
688
689static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
690 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
691
692 // If we're comparing for equality to zero, expose the fact that this is
693 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
694 // fold the new nodes.
695 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
696 if (C->isNullValue() && CC == ISD::SETEQ) {
697 MVT::ValueType VT = Op.getOperand(0).getValueType();
698 SDOperand Zext = Op.getOperand(0);
699 if (VT < MVT::i32) {
700 VT = MVT::i32;
701 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
702 }
703 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
704 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
705 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
706 DAG.getConstant(Log2b, MVT::i32));
707 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
708 }
709 // Leave comparisons against 0 and -1 alone for now, since they're usually
710 // optimized. FIXME: revisit this when we can custom lower all setcc
711 // optimizations.
712 if (C->isAllOnesValue() || C->isNullValue())
713 return SDOperand();
714 }
715
716 // If we have an integer seteq/setne, turn it into a compare against zero
717 // by subtracting the rhs from the lhs, which is faster than setting a
718 // condition register, reading it back out, and masking the correct bit.
719 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
720 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
721 MVT::ValueType VT = Op.getValueType();
722 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
723 Op.getOperand(1));
724 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
725 }
726 return SDOperand();
727}
728
729static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
730 unsigned VarArgsFrameIndex) {
731 // vastart just stores the address of the VarArgsFrameIndex slot into the
732 // memory location argument.
733 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
734 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
735 Op.getOperand(1), Op.getOperand(2));
736}
737
Chris Lattnerc91a4752006-06-26 22:48:35 +0000738static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
739 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000740 // TODO: add description of PPC stack frame format, or at least some docs.
741 //
742 MachineFunction &MF = DAG.getMachineFunction();
743 MachineFrameInfo *MFI = MF.getFrameInfo();
744 SSARegMap *RegMap = MF.getSSARegMap();
745 std::vector<SDOperand> ArgValues;
746 SDOperand Root = Op.getOperand(0);
747
748 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000749 const unsigned Num_GPR_Regs = 8;
750 const unsigned Num_FPR_Regs = 13;
751 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000752 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000753
754 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000755 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
756 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
757 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000758 static const unsigned GPR_64[] = { // 64-bit registers.
759 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
760 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
761 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000762 static const unsigned FPR[] = {
763 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
764 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
765 };
766 static const unsigned VR[] = {
767 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
768 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
769 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000770
771 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
772 bool isPPC64 = PtrVT == MVT::i64;
773 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000774
775 // Add DAG nodes to load the arguments or copy them out of registers. On
776 // entry to a function on PPC, the arguments start at offset 24, although the
777 // first ones are often in registers.
778 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
779 SDOperand ArgVal;
780 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000781 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
782 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
783
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000784 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000785 switch (ObjectVT) {
786 default: assert(0 && "Unhandled argument type!");
787 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000788 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000789 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000790
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000791 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000792 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
793 MF.addLiveIn(GPR[GPR_idx], VReg);
794 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000795 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000796 } else {
797 needsLoad = true;
798 }
799 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000800 case MVT::i64: // PPC64
801 // All int arguments reserve stack space.
802 ArgOffset += 8;
803
804 if (GPR_idx != Num_GPR_Regs) {
805 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
806 MF.addLiveIn(GPR[GPR_idx], VReg);
807 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
808 ++GPR_idx;
809 } else {
810 needsLoad = true;
811 }
812 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000813 case MVT::f32:
814 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000815 // All FP arguments reserve stack space.
816 ArgOffset += ObjSize;
817
818 // Every 4 bytes of argument space consumes one of the GPRs available for
819 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000820 if (GPR_idx != Num_GPR_Regs) {
821 ++GPR_idx;
822 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
823 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000824 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000825 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000826 unsigned VReg;
827 if (ObjectVT == MVT::f32)
828 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
829 else
830 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
831 MF.addLiveIn(FPR[FPR_idx], VReg);
832 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000833 ++FPR_idx;
834 } else {
835 needsLoad = true;
836 }
837 break;
838 case MVT::v4f32:
839 case MVT::v4i32:
840 case MVT::v8i16:
841 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000842 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000843 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000844 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
845 MF.addLiveIn(VR[VR_idx], VReg);
846 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000847 ++VR_idx;
848 } else {
849 // This should be simple, but requires getting 16-byte aligned stack
850 // values.
851 assert(0 && "Loading VR argument not implemented yet!");
852 needsLoad = true;
853 }
854 break;
855 }
856
857 // We need to load the argument to a virtual register if we determined above
858 // that we ran out of physical registers of the appropriate type
859 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000860 // If the argument is actually used, emit a load from the right stack
861 // slot.
862 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
863 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000864 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000865 ArgVal = DAG.getLoad(ObjectVT, Root, FIN,
866 DAG.getSrcValue(NULL));
867 } else {
868 // Don't emit a dead load.
869 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
870 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000871 }
872
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000873 ArgValues.push_back(ArgVal);
874 }
875
876 // If the function takes variable number of arguments, make a frame index for
877 // the start of the first vararg value... for expansion of llvm.va_start.
878 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
879 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +0000880 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
881 ArgOffset);
882 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000883 // If this function is vararg, store any remaining integer argument regs
884 // to their spots on the stack so that they may be loaded by deferencing the
885 // result of va_next.
886 std::vector<SDOperand> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000887 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000888 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
889 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000890 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000891 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
892 Val, FIN, DAG.getSrcValue(NULL));
893 MemOps.push_back(Store);
894 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +0000895 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
896 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000897 }
898 if (!MemOps.empty())
899 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
900 }
901
902 ArgValues.push_back(Root);
903
904 // Return the new list of results.
905 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
906 Op.Val->value_end());
907 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
908}
909
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000910/// isCallCompatibleAddress - Return the immediate to use if the specified
911/// 32-bit value is representable in the immediate field of a BxA instruction.
912static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
913 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
914 if (!C) return 0;
915
916 int Addr = C->getValue();
917 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
918 (Addr << 6 >> 6) != Addr)
919 return 0; // Top 6 bits have to be sext of immediate.
920
921 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
922}
923
924
Chris Lattnerabde4602006-05-16 22:56:08 +0000925static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
926 SDOperand Chain = Op.getOperand(0);
927 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
928 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
929 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
930 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +0000931 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
932
Chris Lattnerc91a4752006-06-26 22:48:35 +0000933 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
934 bool isPPC64 = PtrVT == MVT::i64;
935 unsigned PtrByteSize = isPPC64 ? 8 : 4;
936
937
Chris Lattnerabde4602006-05-16 22:56:08 +0000938 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
939 // SelectExpr to use to put the arguments in the appropriate registers.
940 std::vector<SDOperand> args_to_use;
941
942 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +0000943 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000944 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +0000945 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +0000946
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000947 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +0000948 for (unsigned i = 0; i != NumOps; ++i)
949 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +0000950
Chris Lattner7b053502006-05-30 21:21:04 +0000951 // The prolog code of the callee may store up to 8 GPR argument registers to
952 // the stack, allowing va_start to index over them in memory if its varargs.
953 // Because we cannot tell if this is needed on the caller side, we have to
954 // conservatively assume that it is needed. As such, make sure we have at
955 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000956 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
957 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000958
959 // Adjust the stack pointer for the new arguments...
960 // These operations are automatically eliminated by the prolog/epilog pass
961 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +0000962 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000963
964 // Set up a copy of the stack pointer for use loading and storing any
965 // arguments that may not fit in the registers available for argument
966 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000967 SDOperand StackPtr;
968 if (isPPC64)
969 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
970 else
971 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000972
973 // Figure out which arguments are going to go in registers, and which in
974 // memory. Also, if this is a vararg function, floating point operations
975 // must be stored to our stack, and loaded into integer regs as well, if
976 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000977 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000978 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000979 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +0000980 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
981 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
982 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000983 static const unsigned GPR_64[] = { // 64-bit registers.
984 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
985 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
986 };
Chris Lattner9a2a4972006-05-17 06:01:33 +0000987 static const unsigned FPR[] = {
988 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
989 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
990 };
991 static const unsigned VR[] = {
992 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
993 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
994 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000995 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +0000996 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
997 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
998
Chris Lattnerc91a4752006-06-26 22:48:35 +0000999 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1000
Chris Lattner9a2a4972006-05-17 06:01:33 +00001001 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1002 std::vector<SDOperand> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001003 for (unsigned i = 0; i != NumOps; ++i) {
1004 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001005
1006 // PtrOff will be used to store the current argument to the stack if a
1007 // register cannot be found for it.
1008 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001009 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1010
1011 // On PPC64, promote integers to 64-bit values.
1012 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1013 unsigned ExtOp = ISD::ZERO_EXTEND;
1014 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1015 ExtOp = ISD::SIGN_EXTEND;
1016 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1017 }
1018
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001019 switch (Arg.getValueType()) {
1020 default: assert(0 && "Unexpected ValueType for argument!");
1021 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001022 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001023 if (GPR_idx != NumGPRs) {
1024 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001025 } else {
Chris Lattner9a2a4972006-05-17 06:01:33 +00001026 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1027 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001028 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001029 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001030 break;
1031 case MVT::f32:
1032 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001033 if (FPR_idx != NumFPRs) {
1034 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1035
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001036 if (isVarArg) {
1037 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1038 Arg, PtrOff,
1039 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001040 MemOpChains.push_back(Store);
1041
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001042 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001043 if (GPR_idx != NumGPRs) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001044 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff,
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001045 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001046 MemOpChains.push_back(Load.getValue(1));
1047 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001048 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001049 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001050 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001051 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
1052 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff,
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001053 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001054 MemOpChains.push_back(Load.getValue(1));
1055 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001056 }
1057 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001058 // If we have any FPRs remaining, we may also have GPRs remaining.
1059 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1060 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001061 if (GPR_idx != NumGPRs)
1062 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001063 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001064 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001065 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001066 } else {
Chris Lattner9a2a4972006-05-17 06:01:33 +00001067 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1068 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattnerabde4602006-05-16 22:56:08 +00001069 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001070 if (isPPC64)
1071 ArgOffset += 8;
1072 else
1073 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001074 break;
1075 case MVT::v4f32:
1076 case MVT::v4i32:
1077 case MVT::v8i16:
1078 case MVT::v16i8:
1079 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001080 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001081 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001082 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001083 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001084 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001085 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001086 if (!MemOpChains.empty())
1087 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOpChains);
Chris Lattnerabde4602006-05-16 22:56:08 +00001088
Chris Lattner9a2a4972006-05-17 06:01:33 +00001089 // Build a sequence of copy-to-reg nodes chained together with token chain
1090 // and flag operands which copy the outgoing args into the appropriate regs.
1091 SDOperand InFlag;
1092 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1093 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1094 InFlag);
1095 InFlag = Chain.getValue(1);
1096 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001097
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001098 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001099 NodeTys.push_back(MVT::Other); // Returns a chain
1100 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1101
1102 std::vector<SDOperand> Ops;
1103 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001104
1105 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1106 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1107 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001108 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001109 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001110 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1111 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1112 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1113 // If this is an absolute destination address, use the munged value.
1114 Callee = SDOperand(Dest, 0);
1115 else {
1116 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1117 // to do the call, we can't use PPCISD::CALL.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001118 Ops.push_back(Chain);
1119 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001120
1121 if (InFlag.Val)
1122 Ops.push_back(InFlag);
1123 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, Ops);
1124 InFlag = Chain.getValue(1);
1125
1126 // Copy the callee address into R12 on darwin.
1127 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1128 InFlag = Chain.getValue(1);
1129
1130 NodeTys.clear();
1131 NodeTys.push_back(MVT::Other);
1132 NodeTys.push_back(MVT::Flag);
1133 Ops.clear();
1134 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001135 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001136 Callee.Val = 0;
1137 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001138
Chris Lattner4a45abf2006-06-10 01:14:28 +00001139 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001140 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001141 Ops.push_back(Chain);
1142 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001143 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001144
Chris Lattner4a45abf2006-06-10 01:14:28 +00001145 // Add argument registers to the end of the list so that they are known live
1146 // into the call.
1147 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1148 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1149 RegsToPass[i].second.getValueType()));
1150
1151 if (InFlag.Val)
1152 Ops.push_back(InFlag);
1153 Chain = DAG.getNode(CallOpc, NodeTys, Ops);
1154 InFlag = Chain.getValue(1);
1155
Chris Lattner9a2a4972006-05-17 06:01:33 +00001156 std::vector<SDOperand> ResultVals;
1157 NodeTys.clear();
1158
1159 // If the call has results, copy the values out of the ret val registers.
1160 switch (Op.Val->getValueType(0)) {
1161 default: assert(0 && "Unexpected ret value!");
1162 case MVT::Other: break;
1163 case MVT::i32:
1164 if (Op.Val->getValueType(1) == MVT::i32) {
1165 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
1166 ResultVals.push_back(Chain.getValue(0));
1167 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1168 Chain.getValue(2)).getValue(1);
1169 ResultVals.push_back(Chain.getValue(0));
1170 NodeTys.push_back(MVT::i32);
1171 } else {
1172 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
1173 ResultVals.push_back(Chain.getValue(0));
1174 }
1175 NodeTys.push_back(MVT::i32);
1176 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001177 case MVT::i64:
1178 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
1179 ResultVals.push_back(Chain.getValue(0));
1180 NodeTys.push_back(MVT::i64);
1181 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001182 case MVT::f32:
1183 case MVT::f64:
1184 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1185 InFlag).getValue(1);
1186 ResultVals.push_back(Chain.getValue(0));
1187 NodeTys.push_back(Op.Val->getValueType(0));
1188 break;
1189 case MVT::v4f32:
1190 case MVT::v4i32:
1191 case MVT::v8i16:
1192 case MVT::v16i8:
1193 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1194 InFlag).getValue(1);
1195 ResultVals.push_back(Chain.getValue(0));
1196 NodeTys.push_back(Op.Val->getValueType(0));
1197 break;
1198 }
1199
Chris Lattnerabde4602006-05-16 22:56:08 +00001200 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001201 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001202 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001203
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001204 // If the function returns void, just return the chain.
1205 if (ResultVals.empty())
1206 return Chain;
1207
1208 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001209 ResultVals.push_back(Chain);
1210 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, ResultVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00001211 return Res.getValue(Op.ResNo);
1212}
1213
Chris Lattner1a635d62006-04-14 06:01:58 +00001214static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1215 SDOperand Copy;
1216 switch(Op.getNumOperands()) {
1217 default:
1218 assert(0 && "Do not know how to return this many arguments!");
1219 abort();
1220 case 1:
1221 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001222 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001223 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1224 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001225 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001227 } else if (ArgVT == MVT::i64) {
1228 ArgReg = PPC::X3;
1229 } else if (MVT::isFloatingPoint(ArgVT)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 ArgReg = PPC::F1;
Chris Lattneref957102006-06-21 00:34:03 +00001231 } else {
1232 assert(MVT::isVector(ArgVT));
1233 ArgReg = PPC::V2;
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 }
1235
1236 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1237 SDOperand());
1238
1239 // If we haven't noted the R3/F1 are live out, do so now.
1240 if (DAG.getMachineFunction().liveout_empty())
1241 DAG.getMachineFunction().addLiveOut(ArgReg);
1242 break;
1243 }
Evan Cheng6848be12006-05-26 23:10:12 +00001244 case 5:
1245 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001246 SDOperand());
1247 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1248 // If we haven't noted the R3+R4 are live out, do so now.
1249 if (DAG.getMachineFunction().liveout_empty()) {
1250 DAG.getMachineFunction().addLiveOut(PPC::R3);
1251 DAG.getMachineFunction().addLiveOut(PPC::R4);
1252 }
1253 break;
1254 }
1255 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1256}
1257
1258/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1259/// possible.
1260static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1261 // Not FP? Not a fsel.
1262 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1263 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1264 return SDOperand();
1265
1266 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1267
1268 // Cannot handle SETEQ/SETNE.
1269 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1270
1271 MVT::ValueType ResVT = Op.getValueType();
1272 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1273 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1274 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1275
1276 // If the RHS of the comparison is a 0.0, we don't need to do the
1277 // subtraction at all.
1278 if (isFloatingPointZero(RHS))
1279 switch (CC) {
1280 default: break; // SETUO etc aren't handled by fsel.
1281 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001282 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 case ISD::SETLT:
1284 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1285 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001286 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001287 case ISD::SETGE:
1288 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1289 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1290 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1291 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001292 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001293 case ISD::SETGT:
1294 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1295 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001296 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001297 case ISD::SETLE:
1298 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1299 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1300 return DAG.getNode(PPCISD::FSEL, ResVT,
1301 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1302 }
1303
1304 SDOperand Cmp;
1305 switch (CC) {
1306 default: break; // SETUO etc aren't handled by fsel.
1307 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001308 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001309 case ISD::SETLT:
1310 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1311 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1312 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1313 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1314 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001315 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001316 case ISD::SETGE:
1317 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1318 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1319 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1320 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1321 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001322 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001323 case ISD::SETGT:
1324 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1325 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1326 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1327 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1328 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001329 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001330 case ISD::SETLE:
1331 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1332 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1333 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1334 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1335 }
1336 return SDOperand();
1337}
1338
1339static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1340 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1341 SDOperand Src = Op.getOperand(0);
1342 if (Src.getValueType() == MVT::f32)
1343 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1344
1345 SDOperand Tmp;
1346 switch (Op.getValueType()) {
1347 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1348 case MVT::i32:
1349 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1350 break;
1351 case MVT::i64:
1352 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1353 break;
1354 }
1355
1356 // Convert the FP value to an int value through memory.
1357 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1358 if (Op.getValueType() == MVT::i32)
1359 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1360 return Bits;
1361}
1362
1363static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1364 if (Op.getOperand(0).getValueType() == MVT::i64) {
1365 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1366 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1367 if (Op.getValueType() == MVT::f32)
1368 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1369 return FP;
1370 }
1371
1372 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1373 "Unhandled SINT_TO_FP type in custom expander!");
1374 // Since we only generate this in 64-bit mode, we can take advantage of
1375 // 64-bit registers. In particular, sign extend the input value into the
1376 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1377 // then lfd it and fcfid it.
1378 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1379 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
1380 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
1381
1382 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1383 Op.getOperand(0));
1384
1385 // STD the extended value into the stack slot.
1386 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1387 DAG.getEntryNode(), Ext64, FIdx,
1388 DAG.getSrcValue(NULL));
1389 // Load the value as a double.
1390 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
1391
1392 // FCFID it and return it.
1393 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1394 if (Op.getValueType() == MVT::f32)
1395 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1396 return FP;
1397}
1398
Evan Chenga7dc4a52006-06-15 08:18:06 +00001399static SDOperand LowerSHL(SDOperand Op, SelectionDAG &DAG,
1400 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001401 assert(Op.getValueType() == MVT::i64 &&
1402 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1403 // The generic code does a fine job expanding shift by a constant.
1404 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1405
1406 // Otherwise, expand into a bunch of logical ops. Note that these ops
1407 // depend on the PPC behavior for oversized shift amounts.
1408 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001409 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001410 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001411 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001412 SDOperand Amt = Op.getOperand(1);
1413
1414 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1415 DAG.getConstant(32, MVT::i32), Amt);
1416 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1417 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1418 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1419 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1420 DAG.getConstant(-32U, MVT::i32));
1421 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1422 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1423 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
1424 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1425}
1426
Evan Chenga7dc4a52006-06-15 08:18:06 +00001427static SDOperand LowerSRL(SDOperand Op, SelectionDAG &DAG,
1428 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001429 assert(Op.getValueType() == MVT::i64 &&
1430 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1431 // The generic code does a fine job expanding shift by a constant.
1432 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1433
1434 // Otherwise, expand into a bunch of logical ops. Note that these ops
1435 // depend on the PPC behavior for oversized shift amounts.
1436 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001437 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001438 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001439 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001440 SDOperand Amt = Op.getOperand(1);
1441
1442 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1443 DAG.getConstant(32, MVT::i32), Amt);
1444 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1445 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1446 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1447 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1448 DAG.getConstant(-32U, MVT::i32));
1449 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1450 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1451 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
1452 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1453}
1454
Evan Chenga7dc4a52006-06-15 08:18:06 +00001455static SDOperand LowerSRA(SDOperand Op, SelectionDAG &DAG,
1456 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001457 assert(Op.getValueType() == MVT::i64 &&
1458 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
1459 // The generic code does a fine job expanding shift by a constant.
1460 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1461
1462 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
1463 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001464 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001465 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001466 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001467 SDOperand Amt = Op.getOperand(1);
1468
1469 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1470 DAG.getConstant(32, MVT::i32), Amt);
1471 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1472 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1473 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1474 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1475 DAG.getConstant(-32U, MVT::i32));
1476 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1477 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1478 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1479 Tmp4, Tmp6, ISD::SETLE);
1480 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1481}
1482
1483//===----------------------------------------------------------------------===//
1484// Vector related lowering.
1485//
1486
Chris Lattnerac225ca2006-04-12 19:07:14 +00001487// If this is a vector of constants or undefs, get the bits. A bit in
1488// UndefBits is set if the corresponding element of the vector is an
1489// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1490// zero. Return true if this is not an array of constants, false if it is.
1491//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001492static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1493 uint64_t UndefBits[2]) {
1494 // Start with zero'd results.
1495 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1496
1497 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1498 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1499 SDOperand OpVal = BV->getOperand(i);
1500
1501 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001502 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001503
1504 uint64_t EltBits = 0;
1505 if (OpVal.getOpcode() == ISD::UNDEF) {
1506 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1507 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1508 continue;
1509 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1510 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1511 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1512 assert(CN->getValueType(0) == MVT::f32 &&
1513 "Only one legal FP vector type!");
1514 EltBits = FloatToBits(CN->getValue());
1515 } else {
1516 // Nonconstant element.
1517 return true;
1518 }
1519
1520 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1521 }
1522
1523 //printf("%llx %llx %llx %llx\n",
1524 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1525 return false;
1526}
Chris Lattneref819f82006-03-20 06:33:01 +00001527
Chris Lattnerb17f1672006-04-16 01:01:29 +00001528// If this is a splat (repetition) of a value across the whole vector, return
1529// the smallest size that splats it. For example, "0x01010101010101..." is a
1530// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1531// SplatSize = 1 byte.
1532static bool isConstantSplat(const uint64_t Bits128[2],
1533 const uint64_t Undef128[2],
1534 unsigned &SplatBits, unsigned &SplatUndef,
1535 unsigned &SplatSize) {
1536
1537 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1538 // the same as the lower 64-bits, ignoring undefs.
1539 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1540 return false; // Can't be a splat if two pieces don't match.
1541
1542 uint64_t Bits64 = Bits128[0] | Bits128[1];
1543 uint64_t Undef64 = Undef128[0] & Undef128[1];
1544
1545 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1546 // undefs.
1547 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1548 return false; // Can't be a splat if two pieces don't match.
1549
1550 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1551 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1552
1553 // If the top 16-bits are different than the lower 16-bits, ignoring
1554 // undefs, we have an i32 splat.
1555 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1556 SplatBits = Bits32;
1557 SplatUndef = Undef32;
1558 SplatSize = 4;
1559 return true;
1560 }
1561
1562 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1563 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1564
1565 // If the top 8-bits are different than the lower 8-bits, ignoring
1566 // undefs, we have an i16 splat.
1567 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1568 SplatBits = Bits16;
1569 SplatUndef = Undef16;
1570 SplatSize = 2;
1571 return true;
1572 }
1573
1574 // Otherwise, we have an 8-bit splat.
1575 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1576 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1577 SplatSize = 1;
1578 return true;
1579}
1580
Chris Lattner4a998b92006-04-17 06:00:21 +00001581/// BuildSplatI - Build a canonical splati of Val with an element size of
1582/// SplatSize. Cast the result to VT.
1583static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1584 SelectionDAG &DAG) {
1585 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001586
1587 // Force vspltis[hw] -1 to vspltisb -1.
1588 if (Val == -1) SplatSize = 1;
1589
Chris Lattner4a998b92006-04-17 06:00:21 +00001590 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1591 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1592 };
1593 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1594
1595 // Build a canonical splat for this value.
1596 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
1597 std::vector<SDOperand> Ops(MVT::getVectorNumElements(CanonicalVT), Elt);
1598 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT, Ops);
1599 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1600}
1601
Chris Lattnere7c768e2006-04-18 03:24:30 +00001602/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001603/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001604static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1605 SelectionDAG &DAG,
1606 MVT::ValueType DestVT = MVT::Other) {
1607 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1608 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001609 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1610}
1611
Chris Lattnere7c768e2006-04-18 03:24:30 +00001612/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1613/// specified intrinsic ID.
1614static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1615 SDOperand Op2, SelectionDAG &DAG,
1616 MVT::ValueType DestVT = MVT::Other) {
1617 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1619 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1620}
1621
1622
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001623/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1624/// amount. The result has the specified value type.
1625static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1626 MVT::ValueType VT, SelectionDAG &DAG) {
1627 // Force LHS/RHS to be the right type.
1628 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1629 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1630
1631 std::vector<SDOperand> Ops;
1632 for (unsigned i = 0; i != 16; ++i)
1633 Ops.push_back(DAG.getConstant(i+Amt, MVT::i32));
1634 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
1635 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1636 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1637}
1638
Chris Lattnerf1b47082006-04-14 05:19:18 +00001639// If this is a case we can't handle, return null and let the default
1640// expansion code take care of it. If we CAN select this case, and if it
1641// selects to a single instruction, return Op. Otherwise, if we can codegen
1642// this case more efficiently than a constant pool load, lower it to the
1643// sequence of ops that should be used.
1644static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1645 // If this is a vector of constants or undefs, get the bits. A bit in
1646 // UndefBits is set if the corresponding element of the vector is an
1647 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1648 // zero.
1649 uint64_t VectorBits[2];
1650 uint64_t UndefBits[2];
1651 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1652 return SDOperand(); // Not a constant vector.
1653
Chris Lattnerb17f1672006-04-16 01:01:29 +00001654 // If this is a splat (repetition) of a value across the whole vector, return
1655 // the smallest size that splats it. For example, "0x01010101010101..." is a
1656 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1657 // SplatSize = 1 byte.
1658 unsigned SplatBits, SplatUndef, SplatSize;
1659 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1660 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1661
1662 // First, handle single instruction cases.
1663
1664 // All zeros?
1665 if (SplatBits == 0) {
1666 // Canonicalize all zero vectors to be v4i32.
1667 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1668 SDOperand Z = DAG.getConstant(0, MVT::i32);
1669 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1670 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1671 }
1672 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001673 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001674
1675 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1676 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001677 if (SextVal >= -16 && SextVal <= 15)
1678 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001679
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001680
1681 // Two instruction sequences.
1682
Chris Lattner4a998b92006-04-17 06:00:21 +00001683 // If this value is in the range [-32,30] and is even, use:
1684 // tmp = VSPLTI[bhw], result = add tmp, tmp
1685 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1686 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1687 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1688 }
Chris Lattner6876e662006-04-17 06:58:41 +00001689
1690 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1691 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1692 // for fneg/fabs.
1693 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1694 // Make -1 and vspltisw -1:
1695 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1696
1697 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001698 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1699 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001700
1701 // xor by OnesV to invert it.
1702 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1703 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1704 }
1705
1706 // Check to see if this is a wide variety of vsplti*, binop self cases.
1707 unsigned SplatBitSize = SplatSize*8;
1708 static const char SplatCsts[] = {
1709 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001710 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001711 };
1712 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1713 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1714 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1715 int i = SplatCsts[idx];
1716
1717 // Figure out what shift amount will be used by altivec if shifted by i in
1718 // this splat size.
1719 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1720
1721 // vsplti + shl self.
1722 if (SextVal == (i << (int)TypeShiftAmt)) {
1723 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1724 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1725 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1726 Intrinsic::ppc_altivec_vslw
1727 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001728 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001729 }
1730
1731 // vsplti + srl self.
1732 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1733 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1734 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1735 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1736 Intrinsic::ppc_altivec_vsrw
1737 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001738 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001739 }
1740
1741 // vsplti + sra self.
1742 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1743 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1744 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1745 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1746 Intrinsic::ppc_altivec_vsraw
1747 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001748 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001749 }
1750
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001751 // vsplti + rol self.
1752 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1753 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1754 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1755 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1756 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1757 Intrinsic::ppc_altivec_vrlw
1758 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001759 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001760 }
1761
1762 // t = vsplti c, result = vsldoi t, t, 1
1763 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1764 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1765 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1766 }
1767 // t = vsplti c, result = vsldoi t, t, 2
1768 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1769 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1770 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1771 }
1772 // t = vsplti c, result = vsldoi t, t, 3
1773 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1774 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1775 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1776 }
Chris Lattner6876e662006-04-17 06:58:41 +00001777 }
1778
Chris Lattner6876e662006-04-17 06:58:41 +00001779 // Three instruction sequences.
1780
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001781 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1782 if (SextVal >= 0 && SextVal <= 31) {
1783 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1784 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1785 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1786 }
1787 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1788 if (SextVal >= -31 && SextVal <= 0) {
1789 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1790 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001791 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001792 }
1793 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001794
Chris Lattnerf1b47082006-04-14 05:19:18 +00001795 return SDOperand();
1796}
1797
Chris Lattner59138102006-04-17 05:28:54 +00001798/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1799/// the specified operations to build the shuffle.
1800static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1801 SDOperand RHS, SelectionDAG &DAG) {
1802 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1803 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1804 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1805
1806 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001807 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001808 OP_VMRGHW,
1809 OP_VMRGLW,
1810 OP_VSPLTISW0,
1811 OP_VSPLTISW1,
1812 OP_VSPLTISW2,
1813 OP_VSPLTISW3,
1814 OP_VSLDOI4,
1815 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00001816 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00001817 };
1818
1819 if (OpNum == OP_COPY) {
1820 if (LHSID == (1*9+2)*9+3) return LHS;
1821 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1822 return RHS;
1823 }
1824
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001825 SDOperand OpLHS, OpRHS;
1826 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1827 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1828
Chris Lattner59138102006-04-17 05:28:54 +00001829 unsigned ShufIdxs[16];
1830 switch (OpNum) {
1831 default: assert(0 && "Unknown i32 permute!");
1832 case OP_VMRGHW:
1833 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1834 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1835 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1836 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1837 break;
1838 case OP_VMRGLW:
1839 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1840 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1841 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1842 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1843 break;
1844 case OP_VSPLTISW0:
1845 for (unsigned i = 0; i != 16; ++i)
1846 ShufIdxs[i] = (i&3)+0;
1847 break;
1848 case OP_VSPLTISW1:
1849 for (unsigned i = 0; i != 16; ++i)
1850 ShufIdxs[i] = (i&3)+4;
1851 break;
1852 case OP_VSPLTISW2:
1853 for (unsigned i = 0; i != 16; ++i)
1854 ShufIdxs[i] = (i&3)+8;
1855 break;
1856 case OP_VSPLTISW3:
1857 for (unsigned i = 0; i != 16; ++i)
1858 ShufIdxs[i] = (i&3)+12;
1859 break;
1860 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001861 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001862 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001863 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001864 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001865 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001866 }
1867 std::vector<SDOperand> Ops;
1868 for (unsigned i = 0; i != 16; ++i)
1869 Ops.push_back(DAG.getConstant(ShufIdxs[i], MVT::i32));
Chris Lattner59138102006-04-17 05:28:54 +00001870
1871 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
1872 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1873}
1874
Chris Lattnerf1b47082006-04-14 05:19:18 +00001875/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1876/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1877/// return the code it can be lowered into. Worst case, it can always be
1878/// lowered into a vperm.
1879static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1880 SDOperand V1 = Op.getOperand(0);
1881 SDOperand V2 = Op.getOperand(1);
1882 SDOperand PermMask = Op.getOperand(2);
1883
1884 // Cases that are handled by instructions that take permute immediates
1885 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1886 // selected by the instruction selector.
1887 if (V2.getOpcode() == ISD::UNDEF) {
1888 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1889 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1890 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1891 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1892 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1893 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1894 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1895 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1896 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1897 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1898 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1899 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1900 return Op;
1901 }
1902 }
1903
1904 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1905 // and produce a fixed permutation. If any of these match, do not lower to
1906 // VPERM.
1907 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1908 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1909 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1910 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1911 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1912 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1913 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1914 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1915 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1916 return Op;
1917
Chris Lattner59138102006-04-17 05:28:54 +00001918 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1919 // perfect shuffle table to emit an optimal matching sequence.
1920 unsigned PFIndexes[4];
1921 bool isFourElementShuffle = true;
1922 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1923 unsigned EltNo = 8; // Start out undef.
1924 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1925 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1926 continue; // Undef, ignore it.
1927
1928 unsigned ByteSource =
1929 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1930 if ((ByteSource & 3) != j) {
1931 isFourElementShuffle = false;
1932 break;
1933 }
1934
1935 if (EltNo == 8) {
1936 EltNo = ByteSource/4;
1937 } else if (EltNo != ByteSource/4) {
1938 isFourElementShuffle = false;
1939 break;
1940 }
1941 }
1942 PFIndexes[i] = EltNo;
1943 }
1944
1945 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1946 // perfect shuffle vector to determine if it is cost effective to do this as
1947 // discrete instructions, or whether we should use a vperm.
1948 if (isFourElementShuffle) {
1949 // Compute the index in the perfect shuffle table.
1950 unsigned PFTableIndex =
1951 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1952
1953 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1954 unsigned Cost = (PFEntry >> 30);
1955
1956 // Determining when to avoid vperm is tricky. Many things affect the cost
1957 // of vperm, particularly how many times the perm mask needs to be computed.
1958 // For example, if the perm mask can be hoisted out of a loop or is already
1959 // used (perhaps because there are multiple permutes with the same shuffle
1960 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1961 // the loop requires an extra register.
1962 //
1963 // As a compromise, we only emit discrete instructions if the shuffle can be
1964 // generated in 3 or fewer operations. When we have loop information
1965 // available, if this block is within a loop, we should avoid using vperm
1966 // for 3-operation perms and use a constant pool load instead.
1967 if (Cost < 3)
1968 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1969 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001970
1971 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1972 // vector that will get spilled to the constant pool.
1973 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1974
1975 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1976 // that it is in input element units, not in bytes. Convert now.
1977 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1978 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1979
1980 std::vector<SDOperand> ResultMask;
1981 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001982 unsigned SrcElt;
1983 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1984 SrcElt = 0;
1985 else
1986 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001987
1988 for (unsigned j = 0; j != BytesPerElement; ++j)
1989 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1990 MVT::i8));
1991 }
1992
1993 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
1994 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1995}
1996
Chris Lattner90564f22006-04-18 17:59:36 +00001997/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
1998/// altivec comparison. If it is, return true and fill in Opc/isDot with
1999/// information about the intrinsic.
2000static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2001 bool &isDot) {
2002 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2003 CompareOpc = -1;
2004 isDot = false;
2005 switch (IntrinsicID) {
2006 default: return false;
2007 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002008 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2009 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2010 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2011 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2012 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2013 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2014 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2015 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2016 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2017 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2018 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2019 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2020 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2021
2022 // Normal Comparisons.
2023 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2024 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2025 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2026 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2027 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2028 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2029 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2030 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2031 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2032 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2033 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2034 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2035 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2036 }
Chris Lattner90564f22006-04-18 17:59:36 +00002037 return true;
2038}
2039
2040/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2041/// lower, do it, otherwise return null.
2042static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2043 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2044 // opcode number of the comparison.
2045 int CompareOpc;
2046 bool isDot;
2047 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2048 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002049
Chris Lattner90564f22006-04-18 17:59:36 +00002050 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002051 if (!isDot) {
2052 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2053 Op.getOperand(1), Op.getOperand(2),
2054 DAG.getConstant(CompareOpc, MVT::i32));
2055 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2056 }
2057
2058 // Create the PPCISD altivec 'dot' comparison node.
2059 std::vector<SDOperand> Ops;
2060 std::vector<MVT::ValueType> VTs;
2061 Ops.push_back(Op.getOperand(2)); // LHS
2062 Ops.push_back(Op.getOperand(3)); // RHS
2063 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
2064 VTs.push_back(Op.getOperand(2).getValueType());
2065 VTs.push_back(MVT::Flag);
2066 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
2067
2068 // Now that we have the comparison, emit a copy from the CR to a GPR.
2069 // This is flagged to the above dot comparison.
2070 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2071 DAG.getRegister(PPC::CR6, MVT::i32),
2072 CompNode.getValue(1));
2073
2074 // Unpack the result based on how the target uses it.
2075 unsigned BitNo; // Bit # of CR6.
2076 bool InvertBit; // Invert result?
2077 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2078 default: // Can't happen, don't crash on invalid number though.
2079 case 0: // Return the value of the EQ bit of CR6.
2080 BitNo = 0; InvertBit = false;
2081 break;
2082 case 1: // Return the inverted value of the EQ bit of CR6.
2083 BitNo = 0; InvertBit = true;
2084 break;
2085 case 2: // Return the value of the LT bit of CR6.
2086 BitNo = 2; InvertBit = false;
2087 break;
2088 case 3: // Return the inverted value of the LT bit of CR6.
2089 BitNo = 2; InvertBit = true;
2090 break;
2091 }
2092
2093 // Shift the bit into the low position.
2094 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2095 DAG.getConstant(8-(3-BitNo), MVT::i32));
2096 // Isolate the bit.
2097 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2098 DAG.getConstant(1, MVT::i32));
2099
2100 // If we are supposed to, toggle the bit.
2101 if (InvertBit)
2102 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2103 DAG.getConstant(1, MVT::i32));
2104 return Flags;
2105}
2106
2107static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2108 // Create a stack slot that is 16-byte aligned.
2109 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2110 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
2111 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
2112
2113 // Store the input value into Value#0 of the stack slot.
2114 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
2115 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
2116 // Load it out.
2117 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
2118}
2119
Chris Lattnere7c768e2006-04-18 03:24:30 +00002120static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002121 if (Op.getValueType() == MVT::v4i32) {
2122 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2123
2124 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2125 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2126
2127 SDOperand RHSSwap = // = vrlw RHS, 16
2128 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2129
2130 // Shrinkify inputs to v8i16.
2131 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2132 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2133 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2134
2135 // Low parts multiplied together, generating 32-bit results (we ignore the
2136 // top parts).
2137 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2138 LHS, RHS, DAG, MVT::v4i32);
2139
2140 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2141 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2142 // Shift the high parts up 16 bits.
2143 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2144 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2145 } else if (Op.getValueType() == MVT::v8i16) {
2146 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2147
Chris Lattnercea2aa72006-04-18 04:28:57 +00002148 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002149
Chris Lattnercea2aa72006-04-18 04:28:57 +00002150 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2151 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002152 } else if (Op.getValueType() == MVT::v16i8) {
2153 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2154
2155 // Multiply the even 8-bit parts, producing 16-bit sums.
2156 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2157 LHS, RHS, DAG, MVT::v8i16);
2158 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2159
2160 // Multiply the odd 8-bit parts, producing 16-bit sums.
2161 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2162 LHS, RHS, DAG, MVT::v8i16);
2163 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2164
2165 // Merge the results together.
2166 std::vector<SDOperand> Ops;
2167 for (unsigned i = 0; i != 8; ++i) {
2168 Ops.push_back(DAG.getConstant(2*i+1, MVT::i8));
2169 Ops.push_back(DAG.getConstant(2*i+1+16, MVT::i8));
2170 }
2171
2172 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
2173 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002174 } else {
2175 assert(0 && "Unknown mul to lower!");
2176 abort();
2177 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002178}
2179
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002180/// LowerOperation - Provide custom lowering hooks for some operations.
2181///
Nate Begeman21e463b2005-10-16 05:39:50 +00002182SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002183 switch (Op.getOpcode()) {
2184 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002185 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2186 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002187 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002188 case ISD::SETCC: return LowerSETCC(Op, DAG);
2189 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002190 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002191 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002192 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002193 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002194
Chris Lattner1a635d62006-04-14 06:01:58 +00002195 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2196 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2197 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002198
Chris Lattner1a635d62006-04-14 06:01:58 +00002199 // Lower 64-bit shifts.
Evan Chenga7dc4a52006-06-15 08:18:06 +00002200 case ISD::SHL: return LowerSHL(Op, DAG, getPointerTy());
2201 case ISD::SRL: return LowerSRL(Op, DAG, getPointerTy());
2202 case ISD::SRA: return LowerSRA(Op, DAG, getPointerTy());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002203
Chris Lattner1a635d62006-04-14 06:01:58 +00002204 // Vector-related lowering.
2205 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2206 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2207 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2208 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002209 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002210 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002211 return SDOperand();
2212}
2213
Chris Lattner1a635d62006-04-14 06:01:58 +00002214//===----------------------------------------------------------------------===//
2215// Other Lowering Code
2216//===----------------------------------------------------------------------===//
2217
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002218MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002219PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2220 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002221 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2222 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002223 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002224 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2225 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002226 "Unexpected instr type to insert");
2227
2228 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2229 // control-flow pattern. The incoming instruction knows the destination vreg
2230 // to set, the condition code register to branch on, the true/false values to
2231 // select between, and a branch opcode to use.
2232 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2233 ilist<MachineBasicBlock>::iterator It = BB;
2234 ++It;
2235
2236 // thisMBB:
2237 // ...
2238 // TrueVal = ...
2239 // cmpTY ccX, r1, r2
2240 // bCC copy1MBB
2241 // fallthrough --> copy0MBB
2242 MachineBasicBlock *thisMBB = BB;
2243 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2244 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2245 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2246 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2247 MachineFunction *F = BB->getParent();
2248 F->getBasicBlockList().insert(It, copy0MBB);
2249 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002250 // Update machine-CFG edges by first adding all successors of the current
2251 // block to the new block which will contain the Phi node for the select.
2252 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2253 e = BB->succ_end(); i != e; ++i)
2254 sinkMBB->addSuccessor(*i);
2255 // Next, remove all successors of the current block, and add the true
2256 // and fallthrough blocks as its successors.
2257 while(!BB->succ_empty())
2258 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002259 BB->addSuccessor(copy0MBB);
2260 BB->addSuccessor(sinkMBB);
2261
2262 // copy0MBB:
2263 // %FalseValue = ...
2264 // # fallthrough to sinkMBB
2265 BB = copy0MBB;
2266
2267 // Update machine-CFG edges
2268 BB->addSuccessor(sinkMBB);
2269
2270 // sinkMBB:
2271 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2272 // ...
2273 BB = sinkMBB;
2274 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2275 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2276 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2277
2278 delete MI; // The pseudo instruction is gone now.
2279 return BB;
2280}
2281
Chris Lattner1a635d62006-04-14 06:01:58 +00002282//===----------------------------------------------------------------------===//
2283// Target Optimization Hooks
2284//===----------------------------------------------------------------------===//
2285
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002286SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2287 DAGCombinerInfo &DCI) const {
2288 TargetMachine &TM = getTargetMachine();
2289 SelectionDAG &DAG = DCI.DAG;
2290 switch (N->getOpcode()) {
2291 default: break;
2292 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002293 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002294 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2295 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2296 // We allow the src/dst to be either f32/f64, but the intermediate
2297 // type must be i64.
2298 if (N->getOperand(0).getValueType() == MVT::i64) {
2299 SDOperand Val = N->getOperand(0).getOperand(0);
2300 if (Val.getValueType() == MVT::f32) {
2301 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2302 DCI.AddToWorklist(Val.Val);
2303 }
2304
2305 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002306 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002307 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002308 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002309 if (N->getValueType(0) == MVT::f32) {
2310 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2311 DCI.AddToWorklist(Val.Val);
2312 }
2313 return Val;
2314 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2315 // If the intermediate type is i32, we can avoid the load/store here
2316 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002317 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002318 }
2319 }
2320 break;
Chris Lattner51269842006-03-01 05:50:56 +00002321 case ISD::STORE:
2322 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2323 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2324 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2325 N->getOperand(1).getValueType() == MVT::i32) {
2326 SDOperand Val = N->getOperand(1).getOperand(0);
2327 if (Val.getValueType() == MVT::f32) {
2328 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2329 DCI.AddToWorklist(Val.Val);
2330 }
2331 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2332 DCI.AddToWorklist(Val.Val);
2333
2334 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2335 N->getOperand(2), N->getOperand(3));
2336 DCI.AddToWorklist(Val.Val);
2337 return Val;
2338 }
2339 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002340 case PPCISD::VCMP: {
2341 // If a VCMPo node already exists with exactly the same operands as this
2342 // node, use its result instead of this node (VCMPo computes both a CR6 and
2343 // a normal output).
2344 //
2345 if (!N->getOperand(0).hasOneUse() &&
2346 !N->getOperand(1).hasOneUse() &&
2347 !N->getOperand(2).hasOneUse()) {
2348
2349 // Scan all of the users of the LHS, looking for VCMPo's that match.
2350 SDNode *VCMPoNode = 0;
2351
2352 SDNode *LHSN = N->getOperand(0).Val;
2353 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2354 UI != E; ++UI)
2355 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2356 (*UI)->getOperand(1) == N->getOperand(1) &&
2357 (*UI)->getOperand(2) == N->getOperand(2) &&
2358 (*UI)->getOperand(0) == N->getOperand(0)) {
2359 VCMPoNode = *UI;
2360 break;
2361 }
2362
Chris Lattner00901202006-04-18 18:28:22 +00002363 // If there is no VCMPo node, or if the flag value has a single use, don't
2364 // transform this.
2365 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2366 break;
2367
2368 // Look at the (necessarily single) use of the flag value. If it has a
2369 // chain, this transformation is more complex. Note that multiple things
2370 // could use the value result, which we should ignore.
2371 SDNode *FlagUser = 0;
2372 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2373 FlagUser == 0; ++UI) {
2374 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2375 SDNode *User = *UI;
2376 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2377 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2378 FlagUser = User;
2379 break;
2380 }
2381 }
2382 }
2383
2384 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2385 // give up for right now.
2386 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002387 return SDOperand(VCMPoNode, 0);
2388 }
2389 break;
2390 }
Chris Lattner90564f22006-04-18 17:59:36 +00002391 case ISD::BR_CC: {
2392 // If this is a branch on an altivec predicate comparison, lower this so
2393 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2394 // lowering is done pre-legalize, because the legalizer lowers the predicate
2395 // compare down to code that is difficult to reassemble.
2396 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2397 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2398 int CompareOpc;
2399 bool isDot;
2400
2401 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2402 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2403 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2404 assert(isDot && "Can't compare against a vector result!");
2405
2406 // If this is a comparison against something other than 0/1, then we know
2407 // that the condition is never/always true.
2408 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2409 if (Val != 0 && Val != 1) {
2410 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2411 return N->getOperand(0);
2412 // Always !=, turn it into an unconditional branch.
2413 return DAG.getNode(ISD::BR, MVT::Other,
2414 N->getOperand(0), N->getOperand(4));
2415 }
2416
2417 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2418
2419 // Create the PPCISD altivec 'dot' comparison node.
2420 std::vector<SDOperand> Ops;
2421 std::vector<MVT::ValueType> VTs;
2422 Ops.push_back(LHS.getOperand(2)); // LHS of compare
2423 Ops.push_back(LHS.getOperand(3)); // RHS of compare
2424 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
2425 VTs.push_back(LHS.getOperand(2).getValueType());
2426 VTs.push_back(MVT::Flag);
2427 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
2428
2429 // Unpack the result based on how the target uses it.
2430 unsigned CompOpc;
2431 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2432 default: // Can't happen, don't crash on invalid number though.
2433 case 0: // Branch on the value of the EQ bit of CR6.
2434 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2435 break;
2436 case 1: // Branch on the inverted value of the EQ bit of CR6.
2437 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2438 break;
2439 case 2: // Branch on the value of the LT bit of CR6.
2440 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2441 break;
2442 case 3: // Branch on the inverted value of the LT bit of CR6.
2443 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2444 break;
2445 }
2446
2447 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2448 DAG.getRegister(PPC::CR6, MVT::i32),
2449 DAG.getConstant(CompOpc, MVT::i32),
2450 N->getOperand(4), CompNode.getValue(1));
2451 }
2452 break;
2453 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002454 }
2455
2456 return SDOperand();
2457}
2458
Chris Lattner1a635d62006-04-14 06:01:58 +00002459//===----------------------------------------------------------------------===//
2460// Inline Assembly Support
2461//===----------------------------------------------------------------------===//
2462
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002463void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2464 uint64_t Mask,
2465 uint64_t &KnownZero,
2466 uint64_t &KnownOne,
2467 unsigned Depth) const {
2468 KnownZero = 0;
2469 KnownOne = 0;
2470 switch (Op.getOpcode()) {
2471 default: break;
2472 case ISD::INTRINSIC_WO_CHAIN: {
2473 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2474 default: break;
2475 case Intrinsic::ppc_altivec_vcmpbfp_p:
2476 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2477 case Intrinsic::ppc_altivec_vcmpequb_p:
2478 case Intrinsic::ppc_altivec_vcmpequh_p:
2479 case Intrinsic::ppc_altivec_vcmpequw_p:
2480 case Intrinsic::ppc_altivec_vcmpgefp_p:
2481 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2482 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2483 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2484 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2485 case Intrinsic::ppc_altivec_vcmpgtub_p:
2486 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2487 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2488 KnownZero = ~1U; // All bits but the low one are known to be zero.
2489 break;
2490 }
2491 }
2492 }
2493}
2494
2495
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002496/// getConstraintType - Given a constraint letter, return the type of
2497/// constraint it is for this target.
2498PPCTargetLowering::ConstraintType
2499PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2500 switch (ConstraintLetter) {
2501 default: break;
2502 case 'b':
2503 case 'r':
2504 case 'f':
2505 case 'v':
2506 case 'y':
2507 return C_RegisterClass;
2508 }
2509 return TargetLowering::getConstraintType(ConstraintLetter);
2510}
2511
2512
Chris Lattnerddc787d2006-01-31 19:20:21 +00002513std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002514getRegClassForInlineAsmConstraint(const std::string &Constraint,
2515 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002516 if (Constraint.size() == 1) {
2517 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2518 default: break; // Unknown constriant letter
2519 case 'b':
2520 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2521 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2522 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2523 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2524 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2525 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2526 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2527 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2528 0);
2529 case 'r':
2530 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2531 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2532 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2533 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2534 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2535 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2536 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2537 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2538 0);
2539 case 'f':
2540 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2541 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2542 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2543 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2544 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2545 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2546 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2547 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2548 0);
2549 case 'v':
2550 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2551 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2552 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2553 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2554 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2555 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2556 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2557 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2558 0);
2559 case 'y':
2560 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2561 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2562 0);
2563 }
2564 }
2565
Chris Lattner1efa40f2006-02-22 00:56:39 +00002566 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002567}
Chris Lattner763317d2006-02-07 00:47:13 +00002568
2569// isOperandValidForConstraint
2570bool PPCTargetLowering::
2571isOperandValidForConstraint(SDOperand Op, char Letter) {
2572 switch (Letter) {
2573 default: break;
2574 case 'I':
2575 case 'J':
2576 case 'K':
2577 case 'L':
2578 case 'M':
2579 case 'N':
2580 case 'O':
2581 case 'P': {
2582 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
2583 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2584 switch (Letter) {
2585 default: assert(0 && "Unknown constraint letter!");
2586 case 'I': // "I" is a signed 16-bit constant.
2587 return (short)Value == (int)Value;
2588 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2589 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
2590 return (short)Value == 0;
2591 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
2592 return (Value >> 16) == 0;
2593 case 'M': // "M" is a constant that is greater than 31.
2594 return Value > 31;
2595 case 'N': // "N" is a positive constant that is an exact power of two.
2596 return (int)Value > 0 && isPowerOf2_32(Value);
2597 case 'O': // "O" is the constant zero.
2598 return Value == 0;
2599 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2600 return (short)-Value == (int)-Value;
2601 }
2602 break;
2603 }
2604 }
2605
2606 // Handle standard constraint letters.
2607 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2608}
Evan Chengc4c62572006-03-13 23:20:37 +00002609
2610/// isLegalAddressImmediate - Return true if the integer value can be used
2611/// as the offset of the target addressing mode.
2612bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2613 // PPC allows a sign-extended 16-bit immediate field.
2614 return (V > -(1 << 16) && V < (1 << 16)-1);
2615}