blob: 7bc2168ce58f6544afcfab3f5fe635de07ea9128 [file] [log] [blame]
Chris Lattner1cca5e32003-08-03 21:54:21 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +00009//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner1cca5e32003-08-03 21:54:21 +000016// Format specifies the encoding used by the instruction. This is part of the
17// ad-hoc solution used to emit machine instruction encodings by our machine
18// code emitter.
19class Format<bits<5> val> {
20 bits<5> Value = val;
21}
22
23def Pseudo : Format<0>; def RawFrm : Format<1>;
24def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
25def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
26def MRMSrcMem : Format<6>;
Alkis Evlogimenos169584e2004-02-27 18:55:12 +000027def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
28def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
29def MRM6r : Format<22>; def MRM7r : Format<23>;
30def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
31def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
32def MRM6m : Format<30>; def MRM7m : Format<31>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000033
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000034// ImmType - This specifies the immediate type used by an instruction. This is
Chris Lattner1cca5e32003-08-03 21:54:21 +000035// part of the ad-hoc solution used to emit machine instruction encodings by our
36// machine code emitter.
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000037class ImmType<bits<2> val> {
38 bits<2> Value = val;
39}
40def NoImm : ImmType<0>;
41def Imm8 : ImmType<1>;
42def Imm16 : ImmType<2>;
43def Imm32 : ImmType<3>;
44
45// MemType - This specifies the immediate type used by an instruction. This is
46// part of the ad-hoc solution used to emit machine instruction encodings by our
47// machine code emitter.
48class MemType<bits<3> val> {
Chris Lattner1cca5e32003-08-03 21:54:21 +000049 bits<3> Value = val;
50}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000051def NoMem : MemType<0>;
52def Mem8 : MemType<1>;
53def Mem16 : MemType<2>;
54def Mem32 : MemType<3>;
55def Mem64 : MemType<4>;
Alkis Evlogimenoscc2a2a52004-03-09 03:37:54 +000056def Mem80 : MemType<5>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000057def Mem128 : MemType<6>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000058
59// FPFormat - This specifies what form this FP instruction has. This is used by
60// the Floating-Point stackifier pass.
61class FPFormat<bits<3> val> {
62 bits<3> Value = val;
63}
64def NotFP : FPFormat<0>;
65def ZeroArgFP : FPFormat<1>;
66def OneArgFP : FPFormat<2>;
67def OneArgFPRW : FPFormat<3>;
68def TwoArgFP : FPFormat<4>;
Chris Lattnerab8decc2004-06-11 04:41:24 +000069def CompareFP : FPFormat<5>;
70def CondMovFP : FPFormat<6>;
71def SpecialFP : FPFormat<7>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000072
73
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000074class X86Inst<string nam, bits<8> opcod, Format f, MemType m, ImmType i> : Instruction {
Chris Lattnerc8f45872003-08-04 04:59:56 +000075 let Namespace = "X86";
Chris Lattner1cca5e32003-08-03 21:54:21 +000076
Chris Lattnerc8f45872003-08-04 04:59:56 +000077 let Name = nam;
Chris Lattner1cca5e32003-08-03 21:54:21 +000078 bits<8> Opcode = opcod;
79 Format Form = f;
80 bits<5> FormBits = Form.Value;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000081 MemType MemT = m;
82 bits<3> MemTypeBits = MemT.Value;
83 ImmType ImmT = i;
84 bits<2> ImmTypeBits = ImmT.Value;
Chris Lattner1cca5e32003-08-03 21:54:21 +000085
John Criswell4ffff9e2004-04-08 20:31:47 +000086 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000087 // Attributes specific to X86 instructions...
John Criswell4ffff9e2004-04-08 20:31:47 +000088 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000089 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
John Criswell4ffff9e2004-04-08 20:31:47 +000090
Chris Lattnera35ce872004-08-01 08:23:17 +000091 // Flag whether implicit register usage is printed after the instruction.
John Criswell4ffff9e2004-04-08 20:31:47 +000092 bit printImplicitUsesAfter = 0;
93
Chris Lattner1cca5e32003-08-03 21:54:21 +000094 bits<4> Prefix = 0; // Which prefix byte does this inst have?
95 FPFormat FPForm; // What flavor of FP instruction is this?
96 bits<3> FPFormBits = 0;
97}
98
99class Imp<list<Register> uses, list<Register> defs> {
100 list<Register> Uses = uses;
101 list<Register> Defs = defs;
102}
103
Chris Lattner96563df2004-08-01 06:01:00 +0000104// II - InstructionInfo - this will eventually replace the I class.
105class II<dag ops, string AsmStr> {
106 dag OperandList = ops;
107 string AsmString = AsmStr;
108}
109
Chris Lattner1cca5e32003-08-03 21:54:21 +0000110
111// Prefix byte classes which are used to indicate to the ad-hoc machine code
112// emitter that various prefix bytes are required.
113class OpSize { bit hasOpSizePrefix = 1; }
114class TB { bits<4> Prefix = 1; }
Chris Lattner915e5e52004-02-12 17:53:22 +0000115class REP { bits<4> Prefix = 2; }
116class D8 { bits<4> Prefix = 3; }
117class D9 { bits<4> Prefix = 4; }
118class DA { bits<4> Prefix = 5; }
119class DB { bits<4> Prefix = 6; }
120class DC { bits<4> Prefix = 7; }
121class DD { bits<4> Prefix = 8; }
122class DE { bits<4> Prefix = 9; }
123class DF { bits<4> Prefix = 10; }
Chris Lattner1cca5e32003-08-03 21:54:21 +0000124
125
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000126//===----------------------------------------------------------------------===//
127// Instruction templates...
128
Chris Lattnerfc752712004-08-01 09:52:59 +0000129class I<bits<8> o, Format f> : X86Inst<"", o, f, NoMem, NoImm>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000130
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000131class Im<string n, bits<8> o, Format f, MemType m> : X86Inst<n, o, f, m, NoImm>;
132class Im8 <string n, bits<8> o, Format f> : Im<n, o, f, Mem8 >;
133class Im16<string n, bits<8> o, Format f> : Im<n, o, f, Mem16>;
134class Im32<string n, bits<8> o, Format f> : Im<n, o, f, Mem32>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000135
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000136class Ii<string n, bits<8> o, Format f, ImmType i> : X86Inst<n, o, f, NoMem, i>;
Chris Lattnerab670672004-08-10 16:09:54 +0000137class Ii8 <bits<8> o, Format f, dag ops, string asm> : Ii<"", o, f, Imm8 >, II<ops, asm>;
Chris Lattner7d620d52004-08-10 16:22:02 +0000138class Ii16<bits<8> o, Format f, dag ops, string asm> : Ii<"", o, f, Imm16>, II<ops, asm>;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000139class Ii32<string n, bits<8> o, Format f> : Ii<n, o, f, Imm32>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000140
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000141class Im8i8 <string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem8 , Imm8 >;
142class Im16i16<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem16, Imm16>;
143class Im32i32<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem32, Imm32>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000144
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000145class Im16i8<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem16, Imm8>;
146class Im32i8<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem32, Imm8>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000147
Chris Lattner1cca5e32003-08-03 21:54:21 +0000148//===----------------------------------------------------------------------===//
149// Instruction list...
150//
151
Chris Lattnerfc752712004-08-01 09:52:59 +0000152def PHI : I<0, Pseudo>; // PHI node.
153def NOOP : I<0x90, RawFrm>, II<(ops), "nop">; // nop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000154
Chris Lattnerfc752712004-08-01 09:52:59 +0000155def ADJCALLSTACKDOWN : I<0, Pseudo>;
156def ADJCALLSTACKUP : I<0, Pseudo>;
157def IMPLICIT_USE : I<0, Pseudo>;
158def IMPLICIT_DEF : I<0, Pseudo>;
Alkis Evlogimenose0bb3e72003-12-20 16:22:59 +0000159let isTerminator = 1 in
160 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Chris Lattnerfc752712004-08-01 09:52:59 +0000161 def FP_REG_KILL : I<0, Pseudo>;
Chris Lattner62cce392004-07-31 02:10:53 +0000162
Chris Lattner1cca5e32003-08-03 21:54:21 +0000163//===----------------------------------------------------------------------===//
164// Control Flow Instructions...
165//
166
167// Return instruction...
Chris Lattner62cce392004-07-31 02:10:53 +0000168let isTerminator = 1, isReturn = 1, isBarrier = 1 in
Chris Lattnerfc752712004-08-01 09:52:59 +0000169 def RET : I<0xC3, RawFrm>, II<(ops), "ret">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000170
171// All branches are RawFrm, Void, Branch, and Terminators
Chris Lattnerc8f45872003-08-04 04:59:56 +0000172let isBranch = 1, isTerminator = 1 in
Chris Lattnerfc752712004-08-01 09:52:59 +0000173 class IBr<bits<8> opcode> : I<opcode, RawFrm>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000174
Chris Lattner62cce392004-07-31 02:10:53 +0000175let isBarrier = 1 in
Chris Lattnerfc752712004-08-01 09:52:59 +0000176 def JMP : IBr<0xE9>, II<(ops i32imm:$dst), "jmp $dst">;
177def JB : IBr<0x82>, TB, II<(ops i32imm:$dst), "jb $dst">;
178def JAE : IBr<0x83>, TB, II<(ops i32imm:$dst), "jae $dst">;
179def JE : IBr<0x84>, TB, II<(ops i32imm:$dst), "je $dst">;
180def JNE : IBr<0x85>, TB, II<(ops i32imm:$dst), "jne $dst">;
181def JBE : IBr<0x86>, TB, II<(ops i32imm:$dst), "jbe $dst">;
182def JA : IBr<0x87>, TB, II<(ops i32imm:$dst), "ja $dst">;
183def JS : IBr<0x88>, TB, II<(ops i32imm:$dst), "js $dst">;
184def JNS : IBr<0x89>, TB, II<(ops i32imm:$dst), "jns $dst">;
185def JL : IBr<0x8C>, TB, II<(ops i32imm:$dst), "jl $dst">;
186def JGE : IBr<0x8D>, TB, II<(ops i32imm:$dst), "jge $dst">;
187def JLE : IBr<0x8E>, TB, II<(ops i32imm:$dst), "jle $dst">;
188def JG : IBr<0x8F>, TB, II<(ops i32imm:$dst), "jg $dst">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000189
190
191//===----------------------------------------------------------------------===//
192// Call Instructions...
193//
Chris Lattnerc8f45872003-08-04 04:59:56 +0000194let isCall = 1 in
Chris Lattner1cca5e32003-08-03 21:54:21 +0000195 // All calls clobber the non-callee saved registers...
Chris Lattnerc8f45872003-08-04 04:59:56 +0000196 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6] in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000197 def CALLpcrel32 : X86Inst<"call", 0xE8, RawFrm, NoMem, NoImm>; // FIXME: 'call' doesn't allow 'OFFSET'
198 def CALL32r : I<0xFF, MRM2r>, II<(ops R32:$dst), "call $dst">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000199 def CALL32m : Im32<"call", 0xFF, MRM2m>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000200 }
201
202
203//===----------------------------------------------------------------------===//
204// Miscellaneous Instructions...
205//
Chris Lattnerfc752712004-08-01 09:52:59 +0000206def LEAVE : I<0xC9, RawFrm>, Imp<[EBP,ESP],[EBP,ESP]>,
Chris Lattner96563df2004-08-01 06:01:00 +0000207 II<(ops), "leave">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000208def POP32r : I<0x58, AddRegFrm>, Imp<[ESP],[ESP]>,
209 II<(ops R32:$reg), "pop $reg">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000210
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000211let isTwoAddress = 1 in // R32 = bswap R32
Chris Lattnerfc752712004-08-01 09:52:59 +0000212 def BSWAP32r : I<0xC8, AddRegFrm>, TB,
213 II<(ops R32:$dst, R32:$src), "bswap $dst">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000214
Chris Lattnerfc752712004-08-01 09:52:59 +0000215def XCHG8rr : I<0x86, MRMDestReg>, // xchg R8, R8
216 II<(ops R8:$src1, R8:$src2), "xchg $src1, $src2">;
217def XCHG16rr : I<0x87, MRMDestReg>, OpSize, // xchg R16, R16
218 II<(ops R16:$src1, R16:$src2), "xchg $src1, $src2">;
219def XCHG32rr : I<0x87, MRMDestReg>, // xchg R32, R32
220 II<(ops R32:$src1, R32:$src2), "xchg $src1, $src2">;
221
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000222def XCHG8mr : Im8 <"xchg", 0x86, MRMDestMem>; // xchg [mem8], R8
223def XCHG16mr : Im16<"xchg", 0x87, MRMDestMem>, OpSize; // xchg [mem16], R16
224def XCHG32mr : Im32<"xchg", 0x87, MRMDestMem>; // xchg [mem32], R32
225def XCHG8rm : Im8 <"xchg", 0x86, MRMSrcMem >; // xchg R8, [mem8]
226def XCHG16rm : Im16<"xchg", 0x87, MRMSrcMem >, OpSize; // xchg R16, [mem16]
227def XCHG32rm : Im32<"xchg", 0x87, MRMSrcMem >; // xchg R32, [mem32]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000228
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000229def LEA16r : Im32<"lea", 0x8D, MRMSrcMem>, OpSize; // R16 = lea [mem]
230def LEA32r : Im32<"lea", 0x8D, MRMSrcMem>; // R32 = lea [mem]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000231
Chris Lattner915e5e52004-02-12 17:53:22 +0000232
Chris Lattnerfc752712004-08-01 09:52:59 +0000233def REP_MOVSB : I<0xA4, RawFrm>, REP,
Chris Lattner96563df2004-08-01 06:01:00 +0000234 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>,
235 II<(ops), "rep movsb">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000236def REP_MOVSW : I<0xA5, RawFrm>, REP, OpSize,
Chris Lattner96563df2004-08-01 06:01:00 +0000237 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>,
238 II<(ops), "rep movsw">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000239def REP_MOVSD : I<0xA5, RawFrm>, REP,
Chris Lattner96563df2004-08-01 06:01:00 +0000240 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>,
241 II<(ops), "rep movsd">;
Chris Lattner915e5e52004-02-12 17:53:22 +0000242
Chris Lattnerfc752712004-08-01 09:52:59 +0000243def REP_STOSB : I<0xAA, RawFrm>, REP,
Chris Lattner96563df2004-08-01 06:01:00 +0000244 Imp<[AL,ECX,EDI], [ECX,EDI]>,
245 II<(ops), "rep stosb">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000246def REP_STOSW : I<0xAB, RawFrm>, REP, OpSize,
Chris Lattner96563df2004-08-01 06:01:00 +0000247 Imp<[AX,ECX,EDI], [ECX,EDI]>,
248 II<(ops), "rep stosw">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000249def REP_STOSD : I<0xAB, RawFrm>, REP,
Chris Lattner96563df2004-08-01 06:01:00 +0000250 Imp<[EAX,ECX,EDI], [ECX,EDI]>,
251 II<(ops), "rep stosd">;
Chris Lattnerb89abef2004-02-14 04:45:37 +0000252
Chris Lattner1cca5e32003-08-03 21:54:21 +0000253//===----------------------------------------------------------------------===//
John Criswell4ffff9e2004-04-08 20:31:47 +0000254// Input/Output Instructions...
255//
Chris Lattnerfc752712004-08-01 09:52:59 +0000256def IN8rr : I<0xEC, RawFrm>, Imp<[DX], [AL]>, // AL = in I/O address DX
Chris Lattnerffff7082004-08-01 07:44:35 +0000257 II<(ops), "in %AL, %DX">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000258def IN16rr : I<0xED, RawFrm>, Imp<[DX], [AX]>, OpSize, // AX = in I/O address DX
Chris Lattnerffff7082004-08-01 07:44:35 +0000259 II<(ops), "in %AX, %DX">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000260def IN32rr : I<0xED, RawFrm>, Imp<[DX],[EAX]>, // EAX = in I/O address DX
Chris Lattnerffff7082004-08-01 07:44:35 +0000261 II<(ops), "in %EAX, %DX">;
John Criswell4ffff9e2004-04-08 20:31:47 +0000262
Chris Lattner7d620d52004-08-10 16:22:02 +0000263def IN8ri : Ii16<0xE4, RawFrm, (ops i16imm:$port), // AL = in [I/O address]
264 "in %AL, $port">,
265 Imp<[], [AL]>;
266def IN16ri : Ii16<0xE5, RawFrm, (ops i16imm:$port), // AX = in [I/O address]
267 "in %AX, $port">,
268 Imp<[], [AX]>, OpSize;
269def IN32ri : Ii16<0xE5, RawFrm, (ops i16imm:$port), // EAX = in [I/O address]
270 "in %EAX, $port">,
271 Imp<[],[EAX]>;
Chris Lattner440bbc22004-04-13 17:19:31 +0000272
Chris Lattnerfc752712004-08-01 09:52:59 +0000273def OUT8rr : I<0xEE, RawFrm>, Imp<[DX, AL], []>,
Chris Lattnerffff7082004-08-01 07:44:35 +0000274 II<(ops), "out %DX, %AL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000275def OUT16rr : I<0xEF, RawFrm>, Imp<[DX, AX], []>, OpSize,
Chris Lattnerffff7082004-08-01 07:44:35 +0000276 II<(ops), "out %DX, %AX">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000277def OUT32rr : I<0xEF, RawFrm>, Imp<[DX, EAX], []>,
Chris Lattnerffff7082004-08-01 07:44:35 +0000278 II<(ops), "out %DX, %EAX">;
279
Chris Lattner7d620d52004-08-10 16:22:02 +0000280def OUT8ir : Ii16<0xE6, RawFrm, (ops i16imm:$port),
281 "out $port, %AL">, Imp<[AL], []>;
282def OUT16ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
283 "out $port, %AX">, Imp<[AX], []>, OpSize;
284def OUT32ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
285 "out $port, %EAX">, Imp<[EAX], []>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000286
287//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000288// Move Instructions...
289//
Chris Lattnerfc752712004-08-01 09:52:59 +0000290def MOV8rr : I<0x88, MRMDestReg>, II<(ops R8 :$dst, R8 :$src), "mov $dst, $src">;
291def MOV16rr : I<0x89, MRMDestReg>, OpSize, II<(ops R16:$dst, R16 :$src), "mov $dst, $src">;
292def MOV32rr : I<0x89, MRMDestReg>, II<(ops R32:$dst, R32 :$src), "mov $dst, $src">;
Chris Lattnerab670672004-08-10 16:09:54 +0000293def MOV8ri : Ii8 <0xB0, AddRegFrm, (ops R8 :$dst, i8imm :$src), "mov $dst, $src">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000294def MOV16ri : Ii16<0xB8, AddRegFrm, (ops R16:$dst, i16imm:$src), "mov $dst, $src">, OpSize;
Chris Lattnerab670672004-08-10 16:09:54 +0000295def MOV32ri : Ii32<"", 0xB8, AddRegFrm >, II<(ops R32:$dst, i32imm:$src), "mov $dst, $src">;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000296def MOV8mi : Im8i8 <"mov", 0xC6, MRM0m >; // [mem8] = imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000297def MOV16mi : Im16i16<"mov", 0xC7, MRM0m >, OpSize; // [mem16] = imm16
298def MOV32mi : Im32i32<"mov", 0xC7, MRM0m >; // [mem32] = imm32
Chris Lattner1cca5e32003-08-03 21:54:21 +0000299
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000300def MOV8rm : Im8 <"mov", 0x8A, MRMSrcMem>; // R8 = [mem8]
Chris Lattner4ad25e42004-08-01 03:25:01 +0000301def MOV16rm : Im16 <"mov", 0x8B, MRMSrcMem>, OpSize; // R16 = [mem16]
302def MOV32rm : Im32 <"mov", 0x8B, MRMSrcMem>; // R32 = [mem32]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000303
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000304def MOV8mr : Im8 <"mov", 0x88, MRMDestMem>; // [mem8] = R8
305def MOV16mr : Im16 <"mov", 0x89, MRMDestMem>, OpSize; // [mem16] = R16
306def MOV32mr : Im32 <"mov", 0x89, MRMDestMem>; // [mem32] = R32
Chris Lattner1cca5e32003-08-03 21:54:21 +0000307
308//===----------------------------------------------------------------------===//
309// Fixed-Register Multiplication and Division Instructions...
310//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000311
Chris Lattnerc8f45872003-08-04 04:59:56 +0000312// Extra precision multiplication
Chris Lattnerfc752712004-08-01 09:52:59 +0000313def MUL8r : I<0xF6, MRM4r>, Imp<[AL],[AX]>, // AL,AH = AL*R8
314 II<(ops R8:$src), "mul $src">;
315def MUL16r : I<0xF7, MRM4r>, Imp<[AX],[AX,DX]>, OpSize, // AX,DX = AX*R16
316 II<(ops R16:$src), "mul $src">;
317def MUL32r : I<0xF7, MRM4r>, Imp<[EAX],[EAX,EDX]>, // EAX,EDX = EAX*R32
318 II<(ops R32:$src), "mul $src">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000319def MUL8m : Im8 <"mul", 0xF6, MRM4m>, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
320def MUL16m : Im16<"mul", 0xF7, MRM4m>, Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*[mem16]
321def MUL32m : Im32<"mul", 0xF7, MRM4m>, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000322
Chris Lattnerc8f45872003-08-04 04:59:56 +0000323// unsigned division/remainder
Chris Lattnerfc752712004-08-01 09:52:59 +0000324def DIV8r : I<0xF6, MRM6r>, Imp<[AX],[AX]>, // AX/r8 = AL,AH
325 II<(ops R8:$src), "div $src">;
326def DIV16r : I<0xF7, MRM6r>, Imp<[AX,DX],[AX,DX]>, OpSize, // DX:AX/r16 = AX,DX
327 II<(ops R16:$src), "div $src">;
328def DIV32r : I<0xF7, MRM6r>, Imp<[EAX,EDX],[EAX,EDX]>, // EDX:EAX/r32 = EAX,EDX
329 II<(ops R32:$src), "div $src">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000330def DIV8m : Im8 <"div", 0xF6, MRM6m>, Imp<[AX],[AX]>; // AX/[mem8] = AL,AH
331def DIV16m : Im16<"div", 0xF7, MRM6m>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/[mem16] = AX,DX
332def DIV32m : Im32<"div", 0xF7, MRM6m>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner1cca5e32003-08-03 21:54:21 +0000333
Chris Lattnerfc752712004-08-01 09:52:59 +0000334// Signed division/remainder.
335def IDIV8r : I<0xF6, MRM7r>, Imp<[AX],[AX]>, // AX/r8 = AL,AH
336 II<(ops R8:$src), "idiv $src">;
337def IDIV16r: I<0xF7, MRM7r>, Imp<[AX,DX],[AX,DX]>, OpSize, // DX:AX/r16 = AX,DX
338 II<(ops R16:$src), "idiv $src">;
339def IDIV32r: I<0xF7, MRM7r>, Imp<[EAX,EDX],[EAX,EDX]>, // EDX:EAX/r32 = EAX,EDX
340 II<(ops R32:$src), "idiv $src">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000341def IDIV8m : Im8 <"idiv",0xF6, MRM7m>, Imp<[AX],[AX]>; // AX/[mem8] = AL,AH
342def IDIV16m: Im16<"idiv",0xF7, MRM7m>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/[mem16] = AX,DX
343def IDIV32m: Im32<"idiv",0xF7, MRM7m>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/[mem32] = EAX,EDX
Chris Lattnerc8f45872003-08-04 04:59:56 +0000344
Chris Lattnerfc752712004-08-01 09:52:59 +0000345// Sign-extenders for division.
346def CBW : I<0x98, RawFrm>, Imp<[AL],[AH]>, II<(ops), "cbw">; // AX = signext(AL)
347def CWD : I<0x99, RawFrm>, Imp<[AX],[DX]>, II<(ops), "cwd">; // DX:AX = signext(AX)
348def CDQ : I<0x99, RawFrm>, Imp<[EAX],[EDX]>, II<(ops), "cdq">; // EDX:EAX = signext(EAX)
349
Chris Lattner1cca5e32003-08-03 21:54:21 +0000350
Chris Lattner1cca5e32003-08-03 21:54:21 +0000351//===----------------------------------------------------------------------===//
352// Two address Instructions...
353//
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000354let isTwoAddress = 1 in {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000355
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000356// Conditional moves
Chris Lattnerfc752712004-08-01 09:52:59 +0000357def CMOVB16rr : I<0x42, MRMSrcReg>, TB, OpSize, // if <u, R16 = R16
358 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovb $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000359def CMOVB16rm : Im16<"cmovb", 0x42, MRMSrcMem>, TB, OpSize; // if <u, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000360def CMOVB32rr : I<0x42, MRMSrcReg>, TB, // if <u, R32 = R32
361 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovb $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000362def CMOVB32rm : Im32<"cmovb", 0x42, MRMSrcMem>, TB; // if <u, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000363
Chris Lattnerfc752712004-08-01 09:52:59 +0000364def CMOVAE16rr: I<0x43, MRMSrcReg>, TB, OpSize, // if >=u, R16 = R16
365 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovae $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000366def CMOVAE16rm: Im16<"cmovae", 0x43, MRMSrcMem>, TB, OpSize; // if >=u, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000367def CMOVAE32rr: I<0x43, MRMSrcReg>, TB, // if >=u, R32 = R32
368 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovae $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000369def CMOVAE32rm: Im32<"cmovae", 0x43, MRMSrcMem>, TB; // if >=u, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000370
Chris Lattnerfc752712004-08-01 09:52:59 +0000371def CMOVE16rr : I<0x44, MRMSrcReg>, TB, OpSize, // if ==, R16 = R16
372 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmove $dst, $src2">;
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000373def CMOVE16rm : Im16<"cmove", 0x44, MRMSrcMem>, TB, OpSize; // if ==, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000374def CMOVE32rr : I<0x44, MRMSrcReg>, TB, // if ==, R32 = R32
375 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmove $dst, $src2">;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000376def CMOVE32rm : Im32<"cmove", 0x44, MRMSrcMem>, TB; // if ==, R32 = [mem32]
377
Chris Lattnerfc752712004-08-01 09:52:59 +0000378def CMOVNE16rr: I<0x45, MRMSrcReg>, TB, OpSize, // if !=, R16 = R16
379 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovne $dst, $src2">;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000380def CMOVNE16rm: Im16<"cmovne",0x45, MRMSrcMem>, TB, OpSize; // if !=, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000381def CMOVNE32rr: I<0x45, MRMSrcReg>, TB, // if !=, R32 = R32
382 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovne $dst, $src2">;
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000383def CMOVNE32rm: Im32<"cmovne",0x45, MRMSrcMem>, TB; // if !=, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000384
Chris Lattnerfc752712004-08-01 09:52:59 +0000385def CMOVBE16rr: I<0x46, MRMSrcReg>, TB, OpSize, // if <=u, R16 = R16
386 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovbe $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000387def CMOVBE16rm: Im16<"cmovbe",0x46, MRMSrcMem>, TB, OpSize; // if <=u, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000388def CMOVBE32rr: I<0x46, MRMSrcReg>, TB, // if <=u, R32 = R32
389 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovbe $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000390def CMOVBE32rm: Im32<"cmovbe",0x46, MRMSrcMem>, TB; // if <=u, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000391
Chris Lattnerfc752712004-08-01 09:52:59 +0000392def CMOVA16rr : I<0x47, MRMSrcReg>, TB, OpSize, // if >u, R16 = R16
393 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmova $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000394def CMOVA16rm : Im16<"cmova", 0x47, MRMSrcMem>, TB, OpSize; // if >u, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000395def CMOVA32rr : I<0x47, MRMSrcReg>, TB, // if >u, R32 = R32
396 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmova $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000397def CMOVA32rm : Im32<"cmova", 0x47, MRMSrcMem>, TB; // if >u, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000398
Chris Lattnerfc752712004-08-01 09:52:59 +0000399def CMOVS16rr : I<0x48, MRMSrcReg>, TB, OpSize, // if signed, R16 = R16
400 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovs $dst, $src2">;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000401def CMOVS16rm : Im16<"cmovs", 0x48, MRMSrcMem>, TB, OpSize; // if signed, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000402def CMOVS32rr : I<0x48, MRMSrcReg>, TB, // if signed, R32 = R32
403 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovs $dst, $src2">;
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000404def CMOVS32rm : Im32<"cmovs", 0x48, MRMSrcMem>, TB; // if signed, R32 = [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000405
Chris Lattnerfc752712004-08-01 09:52:59 +0000406def CMOVNS16rr: I<0x49, MRMSrcReg>, TB, OpSize, // if !signed, R16 = R16
407 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovns $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000408def CMOVNS16rm: Im16<"cmovns",0x49, MRMSrcMem>, TB, OpSize; // if !signed, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000409def CMOVNS32rr: I<0x49, MRMSrcReg>, TB, // if !signed, R32 = R32
410 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovns $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000411def CMOVNS32rm: Im32<"cmovns",0x49, MRMSrcMem>, TB; // if !signed, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000412
Chris Lattnerfc752712004-08-01 09:52:59 +0000413def CMOVL16rr : I<0x4C, MRMSrcReg>, TB, OpSize, // if <s, R16 = R16
414 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovl $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000415def CMOVL16rm : Im16<"cmovl", 0x4C, MRMSrcMem>, TB, OpSize; // if <s, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000416def CMOVL32rr : I<0x4C, MRMSrcReg>, TB, // if <s, R32 = R32
417 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovl $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000418def CMOVL32rm : Im32<"cmovl", 0x4C, MRMSrcMem>, TB; // if <s, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000419
Chris Lattnerfc752712004-08-01 09:52:59 +0000420def CMOVGE16rr: I<0x4D, MRMSrcReg>, TB, OpSize, // if >=s, R16 = R16
421 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovge $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000422def CMOVGE16rm: Im16<"cmovge",0x4D, MRMSrcMem>, TB, OpSize; // if >=s, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000423def CMOVGE32rr: I<0x4D, MRMSrcReg>, TB, // if >=s, R32 = R32
424 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovge $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000425def CMOVGE32rm: Im32<"cmovge",0x4D, MRMSrcMem>, TB; // if >=s, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000426
Chris Lattnerfc752712004-08-01 09:52:59 +0000427def CMOVLE16rr: I<0x4E, MRMSrcReg>, TB, OpSize, // if <=s, R16 = R16
428 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovle $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000429def CMOVLE16rm: Im16<"cmovle",0x4E, MRMSrcMem>, TB, OpSize; // if <=s, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000430def CMOVLE32rr: I<0x4E, MRMSrcReg>, TB, // if <=s, R32 = R32
431 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovle $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000432def CMOVLE32rm: Im32<"cmovle",0x4E, MRMSrcMem>, TB; // if <=s, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000433
Chris Lattnerfc752712004-08-01 09:52:59 +0000434def CMOVG16rr : I<0x4F, MRMSrcReg>, TB, OpSize, // if >s, R16 = R16
435 II<(ops R16:$dst, R16:$src1, R16:$src2), "cmovg $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000436def CMOVG16rm : Im16<"cmovg", 0x4F, MRMSrcMem>, TB, OpSize; // if >s, R16 = [mem16]
Chris Lattnerfc752712004-08-01 09:52:59 +0000437def CMOVG32rr : I<0x4F, MRMSrcReg>, TB, // if >s, R32 = R32
438 II<(ops R32:$dst, R32:$src1, R32:$src2), "cmovg $dst, $src2">;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000439def CMOVG32rm : Im32<"cmovg", 0x4F, MRMSrcMem>, TB; // if >s, R32 = [mem32]
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000440
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000441// unary instructions
Chris Lattnerfc752712004-08-01 09:52:59 +0000442def NEG8r : I<0xF6, MRM3r>, // R8 = -R8 = 0-R8
443 II<(ops R8:$dst, R8:$src), "neg $dst">;
444def NEG16r : I<0xF7, MRM3r>, OpSize, // R16 = -R16 = 0-R16
445 II<(ops R16:$dst, R16:$src), "neg $dst">;
446def NEG32r : I<0xF7, MRM3r>, // R32 = -R32 = 0-R32
447 II<(ops R32:$dst, R32:$src), "neg $dst">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000448def NEG8m : Im8 <"neg", 0xF6, MRM3m>; // [mem8] = -[mem8] = 0-[mem8]
449def NEG16m : Im16<"neg", 0xF7, MRM3m>, OpSize; // [mem16] = -[mem16] = 0-[mem16]
450def NEG32m : Im32<"neg", 0xF7, MRM3m>; // [mem32] = -[mem32] = 0-[mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000451
Chris Lattnerfc752712004-08-01 09:52:59 +0000452def NOT8r : I<0xF6, MRM2r>, // R8 = ~R8 = R8^-1
453 II<(ops R8:$dst, R8:$src), "not $dst">;
454def NOT16r : I<0xF7, MRM2r>, OpSize, // R16 = ~R16 = R16^-1
455 II<(ops R16:$dst, R16:$src), "not $dst">;
456def NOT32r : I<0xF7, MRM2r>, // R32 = ~R32 = R32^-1
457 II<(ops R32:$dst, R32:$src), "not $dst">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000458def NOT8m : Im8 <"not", 0xF6, MRM2m>; // [mem8] = ~[mem8] = [mem8^-1]
459def NOT16m : Im16<"not", 0xF7, MRM2m>, OpSize; // [mem16] = ~[mem16] = [mem16^-1]
460def NOT32m : Im32<"not", 0xF7, MRM2m>; // [mem32] = ~[mem32] = [mem32^-1]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000461
Chris Lattnerfc752712004-08-01 09:52:59 +0000462def INC8r : I<0xFE, MRM0r>, // ++R8
463 II<(ops R8:$dst, R8:$src), "inc $dst">;
464def INC16r : I<0xFF, MRM0r>, OpSize, // ++R16
465 II<(ops R16:$dst, R16:$src), "inc $dst">;
466def INC32r : I<0xFF, MRM0r>, // ++R32
467 II<(ops R32:$dst, R32:$src), "inc $dst">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000468def INC8m : Im8 <"inc", 0xFE, MRM0m>; // ++R8
469def INC16m : Im16<"inc", 0xFF, MRM0m>, OpSize; // ++R16
470def INC32m : Im32<"inc", 0xFF, MRM0m>; // ++R32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000471
Chris Lattnerfc752712004-08-01 09:52:59 +0000472def DEC8r : I<0xFE, MRM1r>, // --R8
473 II<(ops R8:$dst, R8:$src), "dec $dst">;
474def DEC16r : I<0xFF, MRM1r>, OpSize, // --R16
475 II<(ops R16:$dst, R16:$src), "dec $dst">;
476def DEC32r : I<0xFF, MRM1r>, // --R32
477 II<(ops R32:$dst, R32:$src), "dec $dst">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000478def DEC8m : Im8 <"dec", 0xFE, MRM1m>; // --[mem8]
479def DEC16m : Im16<"dec", 0xFF, MRM1m>, OpSize; // --[mem16]
480def DEC32m : Im32<"dec", 0xFF, MRM1m>; // --[mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000481
482// Logical operators...
Chris Lattnerfc752712004-08-01 09:52:59 +0000483def AND8rr : I<0x20, MRMDestReg>,
Chris Lattner96563df2004-08-01 06:01:00 +0000484 II<(ops R8:$dst, R8:$src1, R8:$src2), "and $dst, $src2">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000485def AND16rr : I<0x21, MRMDestReg>, OpSize,
486 II<(ops R16:$dst, R16:$src1, R16:$src2), "and $dst, $src2">;
487def AND32rr : I<0x21, MRMDestReg>,
Chris Lattnerffff7082004-08-01 07:44:35 +0000488 II<(ops R32:$dst, R32:$src1, R32:$src2), "and $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000489def AND8mr : Im8 <"and", 0x20, MRMDestMem>; // [mem8] &= R8
490def AND16mr : Im16 <"and", 0x21, MRMDestMem>, OpSize; // [mem16] &= R16
491def AND32mr : Im32 <"and", 0x21, MRMDestMem>; // [mem32] &= R32
492def AND8rm : Im8 <"and", 0x22, MRMSrcMem >; // R8 &= [mem8]
493def AND16rm : Im16 <"and", 0x23, MRMSrcMem >, OpSize; // R16 &= [mem16]
494def AND32rm : Im32 <"and", 0x23, MRMSrcMem >; // R32 &= [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000495
Chris Lattnerab670672004-08-10 16:09:54 +0000496def AND8ri : Ii8 <0x80, MRM4r, (ops R8:$dst, R8:$src1, i8imm:$src2), "and $dst, $src2">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000497def AND16ri : Ii16 <0x81, MRM4r, (ops R16:$dst, R16:$src1, i16imm:$src2), "and $dst, $src2">, OpSize;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000498def AND32ri : Ii32 <"and", 0x81, MRM4r >;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000499def AND8mi : Im8i8 <"and", 0x80, MRM4m >; // [mem8] &= imm8
500def AND16mi : Im16i16<"and", 0x81, MRM4m >, OpSize; // [mem16] &= imm16
501def AND32mi : Im32i32<"and", 0x81, MRM4m >; // [mem32] &= imm32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000502
Chris Lattnerab670672004-08-10 16:09:54 +0000503def AND16ri8 : Ii8 <0x83, MRM4r, (ops R16:$dst, R16:$src1, i8imm:$src2), "and $dst, $src2" >, OpSize; // R16 &= imm8
504def AND32ri8 : Ii8 <0x83, MRM4r, (ops R32:$dst, R32:$src1, i8imm:$src2), "and $dst, $src2">; // R32 &= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000505def AND16mi8 : Im16i8<"and", 0x83, MRM4m >, OpSize; // [mem16] &= imm8
506def AND32mi8 : Im32i8<"and", 0x83, MRM4m >; // [mem32] &= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000507
508
Chris Lattnerfc752712004-08-01 09:52:59 +0000509def OR8rr : I<0x08, MRMDestReg>,
510 II<(ops R8:$dst, R8:$src1, R8:$src2), "or $dst, $src2">;
511def OR16rr : I<0x09, MRMDestReg>, OpSize,
512 II<(ops R16:$dst, R16:$src1, R16:$src2), "or $dst, $src2">;
513def OR32rr : I<0x09, MRMDestReg>,
514 II<(ops R32:$dst, R32:$src1, R32:$src2), "or $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000515def OR8mr : Im8 <"or" , 0x08, MRMDestMem>; // [mem8] |= R8
516def OR16mr : Im16 <"or" , 0x09, MRMDestMem>, OpSize; // [mem16] |= R16
517def OR32mr : Im32 <"or" , 0x09, MRMDestMem>; // [mem32] |= R32
518def OR8rm : Im8 <"or" , 0x0A, MRMSrcMem >; // R8 |= [mem8]
519def OR16rm : Im16 <"or" , 0x0B, MRMSrcMem >, OpSize; // R16 |= [mem16]
520def OR32rm : Im32 <"or" , 0x0B, MRMSrcMem >; // R32 |= [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000521
Chris Lattnerab670672004-08-10 16:09:54 +0000522def OR8ri : Ii8 <0x80, MRM1r, (ops R8:$dst, R8:$src1, i8imm:$src2), "or $dst, $src2">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000523def OR16ri : Ii16 <0x81, MRM1r, (ops R16:$dst, R16:$src1, i16imm:$src2), "or $dst, $src2">, OpSize;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000524def OR32ri : Ii32 <"or" , 0x81, MRM1r >;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000525def OR8mi : Im8i8 <"or" , 0x80, MRM1m >; // [mem8] |= imm8
526def OR16mi : Im16i16<"or" , 0x81, MRM1m >, OpSize; // [mem16] |= imm16
527def OR32mi : Im32i32<"or" , 0x81, MRM1m >; // [mem32] |= imm32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000528
Chris Lattnerab670672004-08-10 16:09:54 +0000529def OR16ri8 : Ii8 <0x83, MRM1r, (ops R8:$dst, R8:$src1, i8imm:$src2), "or $dst, $src2">, OpSize; // R16 |= imm8
530def OR32ri8 : Ii8 <0x83, MRM1r, (ops R32:$dst, R32:$src1, i8imm:$src2), "or $dst, $src2">; // R32 |= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000531def OR16mi8 : Im16i8<"or" , 0x83, MRM1m >, OpSize; // [mem16] |= imm8
532def OR32mi8 : Im32i8<"or" , 0x83, MRM1m >; // [mem32] |= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000533
534
Chris Lattnerfc752712004-08-01 09:52:59 +0000535def XOR8rr : I<0x30, MRMDestReg>,
536 II<(ops R8:$dst, R8:$src1, R8:$src2), "xor $dst, $src2">;
537def XOR16rr : I<0x31, MRMDestReg>, OpSize,
538 II<(ops R16:$dst, R16:$src1, R16:$src2), "xor $dst, $src2">;
539def XOR32rr : I<0x31, MRMDestReg>,
540 II<(ops R32:$dst, R32:$src1, R32:$src2), "xor $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000541def XOR8mr : Im8 <"xor", 0x30, MRMDestMem>; // [mem8] ^= R8
542def XOR16mr : Im16 <"xor", 0x31, MRMDestMem>, OpSize; // [mem16] ^= R16
543def XOR32mr : Im32 <"xor", 0x31, MRMDestMem>; // [mem32] ^= R32
544def XOR8rm : Im8 <"xor", 0x32, MRMSrcMem >; // R8 ^= [mem8]
545def XOR16rm : Im16 <"xor", 0x33, MRMSrcMem >, OpSize; // R16 ^= [mem16]
546def XOR32rm : Im32 <"xor", 0x33, MRMSrcMem >; // R32 ^= [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000547
Chris Lattnerab670672004-08-10 16:09:54 +0000548def XOR8ri : Ii8 <0x80, MRM6r, (ops R8:$dst, R8:$src1, i8imm:$src2), "xor $dst, $src2">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000549def XOR16ri : Ii16 <0x81, MRM6r, (ops R16:$dst, R16:$src1, i16imm:$src2), "xor $dst, $src2">, OpSize;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000550def XOR32ri : Ii32 <"xor", 0x81, MRM6r >;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000551def XOR8mi : Im8i8 <"xor", 0x80, MRM6m >; // [mem8] ^= R8
552def XOR16mi : Im16i16<"xor", 0x81, MRM6m >, OpSize; // [mem16] ^= R16
553def XOR32mi : Im32i32<"xor", 0x81, MRM6m >; // [mem32] ^= R32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000554
Chris Lattnerab670672004-08-10 16:09:54 +0000555def XOR16ri8 : Ii8 <0x83, MRM6r, (ops R16:$dst, R16:$src1, i8imm:$src2), "xor $dst, $src2">, OpSize; // R16 ^= imm8
556def XOR32ri8 : Ii8 <0x83, MRM6r, (ops R32:$dst, R32:$src1, i8imm:$src2), "xor $dst, $src2">; // R32 ^= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000557def XOR16mi8 : Im16i8<"xor", 0x83, MRM6m >, OpSize; // [mem16] ^= imm8
558def XOR32mi8 : Im32i8<"xor", 0x83, MRM6m >; // [mem32] ^= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000559
560// Shift instructions
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000561// FIXME: provide shorter instructions when imm8 == 1
Chris Lattner0e967d42004-08-01 08:13:11 +0000562let Uses = [CL], printImplicitUsesAfter = 1 in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000563 def SHL8rCL : I<0xD2, MRM4r> , // R8 <<= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000564 II<(ops R8:$dst, R8:$src), "shl $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000565 def SHL16rCL : I<0xD3, MRM4r>, OpSize, // R16 <<= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000566 II<(ops R16:$dst, R16:$src), "shl $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000567 def SHL32rCL : I<0xD3, MRM4r> , // R32 <<= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000568 II<(ops R32:$dst, R32:$src), "shl $dst, %CL">;
569 def SHL8mCL : Im8 <"shl", 0xD2, MRM4m > ; // [mem8] <<= cl
570 def SHL16mCL : Im16 <"shl", 0xD3, MRM4m >, OpSize; // [mem16] <<= cl
571 def SHL32mCL : Im32 <"shl", 0xD3, MRM4m > ; // [mem32] <<= cl
572}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000573
Chris Lattnerab670672004-08-10 16:09:54 +0000574def SHL8ri : Ii8 <0xC0, MRM4r, (ops R8:$dst, R8:$src1, i8imm:$src2), "shl $dst, $src2">; // R8 <<= imm8
575def SHL16ri : Ii8 <0xC1, MRM4r, (ops R16:$dst, R16:$src1, i8imm:$src2), "shl $dst, $src2">, OpSize; // R16 <<= imm8
576def SHL32ri : Ii8 <0xC1, MRM4r, (ops R32:$dst, R32:$src1, i8imm:$src2), "shl $dst, $src2">; // R32 <<= imm8
Chris Lattnera5cdab72004-03-30 20:18:02 +0000577def SHL8mi : Im8i8 <"shl", 0xC0, MRM4m >; // [mem8] <<= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000578def SHL16mi : Im16i8<"shl", 0xC1, MRM4m >, OpSize; // [mem16] <<= imm8
579def SHL32mi : Im32i8<"shl", 0xC1, MRM4m >; // [mem32] <<= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000580
Chris Lattner0e967d42004-08-01 08:13:11 +0000581let Uses = [CL], printImplicitUsesAfter = 1 in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000582 def SHR8rCL : I<0xD2, MRM5r> , // R8 >>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000583 II<(ops R8:$dst, R8:$src), "shr $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000584 def SHR16rCL : I<0xD3, MRM5r>, OpSize, // R16 >>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000585 II<(ops R16:$dst, R16:$src), "shr $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000586 def SHR32rCL : I<0xD3, MRM5r> , // R32 >>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000587 II<(ops R32:$dst, R32:$src), "shr $dst, %CL">;
588 def SHR8mCL : Im8 <"shr", 0xD2, MRM5m > ; // [mem8] >>= cl
589 def SHR16mCL : Im16 <"shr", 0xD3, MRM5m >, OpSize; // [mem16] >>= cl
590 def SHR32mCL : Im32 <"shr", 0xD3, MRM5m > ; // [mem32] >>= cl
591}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000592
Chris Lattnerab670672004-08-10 16:09:54 +0000593def SHR8ri : Ii8 <0xC0, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2), "shr $dst, $src2">; // R8 >>= imm8
594def SHR16ri : Ii8 <0xC1, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2), "shr $dst, $src2">, OpSize; // R16 >>= imm8
595def SHR32ri : Ii8 <0xC1, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2), "shr $dst, $src2">; // R32 >>= imm8
Chris Lattnera5cdab72004-03-30 20:18:02 +0000596def SHR8mi : Im8i8 <"shr", 0xC0, MRM5m >; // [mem8] >>= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000597def SHR16mi : Im16i8<"shr", 0xC1, MRM5m >, OpSize; // [mem16] >>= imm8
598def SHR32mi : Im32i8<"shr", 0xC1, MRM5m >; // [mem32] >>= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000599
Chris Lattner0e967d42004-08-01 08:13:11 +0000600let Uses = [CL], printImplicitUsesAfter = 1 in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000601 def SAR8rCL : I<0xD2, MRM7r>, // R8 >>>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000602 II<(ops R8:$dst, R8:$src), "sar $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000603 def SAR16rCL : I<0xD3, MRM7r>, OpSize, // R16 >>>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000604 II<(ops R16:$dst, R16:$src), "sar $dst, %CL">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000605 def SAR32rCL : I<0xD3, MRM7r>, // R32 >>>= cl
Chris Lattner0e967d42004-08-01 08:13:11 +0000606 II<(ops R32:$dst, R32:$src), "sar $dst, %CL">;
607 def SAR8mCL : Im8 <"sar", 0xD2, MRM7m > ; // [mem8] >>>= cl
608 def SAR16mCL : Im16 <"sar", 0xD3, MRM7m >, OpSize; // [mem16] >>>= cl
609 def SAR32mCL : Im32 <"sar", 0xD3, MRM7m > ; // [mem32] >>>= cl
610}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000611
Chris Lattnerab670672004-08-10 16:09:54 +0000612def SAR8ri : Ii8 <0xC0, MRM7r, (ops R8:$dst, R8:$src1, i8imm:$src2), "sar $dst, $src2">; // R8 >>>= imm8
613def SAR16ri : Ii8 <0xC1, MRM7r, (ops R16:$dst, R16:$src1, i8imm:$src2), "sar $dst, $src2">, OpSize; // R16 >>>= imm8
614def SAR32ri : Ii8 <0xC1, MRM7r, (ops R32:$dst, R32:$src1, i8imm:$src2), "sar $dst, $src2">; // R32 >>>= imm8
Chris Lattnera5cdab72004-03-30 20:18:02 +0000615def SAR8mi : Im8i8 <"sar", 0xC0, MRM7m >; // [mem8] >>>= imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000616def SAR16mi : Im16i8<"sar", 0xC1, MRM7m >, OpSize; // [mem16] >>>= imm8
617def SAR32mi : Im32i8<"sar", 0xC1, MRM7m >; // [mem32] >>>= imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000618
Chris Lattner0e967d42004-08-01 08:13:11 +0000619let Uses = [CL], printImplicitUsesAfter = 1 in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000620 def SHLD32rrCL : I<0xA5, MRMDestReg>, TB, // R32 <<= R32,R32 cl
621 II<(ops R32:$dst, R32:$src1, R32:$src2), "shld $dst, $src2, %CL">;
Chris Lattner0e967d42004-08-01 08:13:11 +0000622 def SHLD32mrCL : Im32 <"shld", 0xA5, MRMDestMem>, TB; // [mem32] <<= [mem32],R32 cl
Chris Lattnerfc752712004-08-01 09:52:59 +0000623 def SHRD32rrCL : I<0xAD, MRMDestReg>, TB, // R32 >>= R32,R32 cl
624 II<(ops R32:$dst, R32:$src1, R32:$src2), "shrd $dst, $src2, %CL">;
Chris Lattner0e967d42004-08-01 08:13:11 +0000625 def SHRD32mrCL : Im32 <"shrd", 0xAD, MRMDestMem>, TB; // [mem32] >>= [mem32],R32 cl
626}
627
Chris Lattnerab670672004-08-10 16:09:54 +0000628def SHLD32rri8 : Ii8 <0xA4, MRMDestReg, (ops R8:$dst, R8:$src1, i8imm:$src2), "shld $dst, $src2">, TB; // R32 <<= R32,R32 imm8
Alkis Evlogimenos7f6124c2004-02-29 09:19:40 +0000629def SHLD32mri8 : Im32i8<"shld", 0xA4, MRMDestMem>, TB; // [mem32] <<= [mem32],R32 imm8
Chris Lattnerab670672004-08-10 16:09:54 +0000630def SHRD32rri8 : Ii8 <0xAC, MRMDestReg, (ops R16:$dst, R16:$src1, i8imm:$src2), "shrd $dst, $src2">, TB; // R32 >>= R32,R32 imm8
Alkis Evlogimenos7f6124c2004-02-29 09:19:40 +0000631def SHRD32mri8 : Im32i8<"shrd", 0xAC, MRMDestMem>, TB; // [mem32] >>= [mem32],R32 imm8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000632
633
634// Arithmetic...
Chris Lattnerfc752712004-08-01 09:52:59 +0000635def ADD8rr : I<0x00, MRMDestReg>, II<(ops R8:$dst, R8:$src1, R8:$src2), "add $dst, $src2">;
636def ADD16rr : I<0x01, MRMDestReg>, OpSize, II<(ops R16:$dst, R16:$src1, R16:$src2), "add $dst, $src2">;
637def ADD32rr : I<0x01, MRMDestReg>, II<(ops R32:$dst, R32:$src1, R32:$src2), "add $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000638def ADD8mr : Im8 <"add", 0x00, MRMDestMem>; // [mem8] += R8
639def ADD16mr : Im16 <"add", 0x01, MRMDestMem>, OpSize; // [mem16] += R16
640def ADD32mr : Im32 <"add", 0x01, MRMDestMem>; // [mem32] += R32
641def ADD8rm : Im8 <"add", 0x02, MRMSrcMem >; // R8 += [mem8]
642def ADD16rm : Im16 <"add", 0x03, MRMSrcMem >, OpSize; // R16 += [mem16]
643def ADD32rm : Im32 <"add", 0x03, MRMSrcMem >; // R32 += [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000644
Chris Lattnerab670672004-08-10 16:09:54 +0000645def ADD8ri : Ii8 <0x80, MRM0r, (ops R8:$dst, R8:$src1, i8imm:$src2), "add $dst, $src2">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000646def ADD16ri : Ii16 <0x81, MRM0r, (ops R16:$dst, R16:$src1, i16imm:$src2), "add $dst, $src2">, OpSize;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000647def ADD32ri : Ii32 <"add", 0x81, MRM0r >;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000648def ADD8mi : Im8i8 <"add", 0x80, MRM0m >; // [mem8] += I8
649def ADD16mi : Im16i16<"add", 0x81, MRM0m >, OpSize; // [mem16] += I16
650def ADD32mi : Im32i32<"add", 0x81, MRM0m >; // [mem32] += I32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000651
Chris Lattnerab670672004-08-10 16:09:54 +0000652def ADD16ri8 : Ii8 <0x83, MRM0r, (ops R16:$dst, R16:$src1, i8imm:$src2), "add $dst, $src2">, OpSize;
653def ADD32ri8 : Ii8 <0x83, MRM0r, (ops R32:$dst, R32:$src1, i8imm:$src2), "add $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000654def ADD16mi8 : Im16i8<"add", 0x83, MRM0m >, OpSize; // [mem16] += I8
655def ADD32mi8 : Im32i8<"add", 0x83, MRM0m >; // [mem32] += I8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000656
Chris Lattnerfc752712004-08-01 09:52:59 +0000657def ADC32rr : I<0x11, MRMDestReg>, // R32 += R32+Carry
658 II<(ops R32:$dst, R32:$src1, R32:$src2), "adc $dst, $src2">;
Chris Lattner43ab3a82004-04-06 19:20:32 +0000659def ADC32mr : Im32 <"adc", 0x11, MRMDestMem>; // [mem32] += R32+Carry
660def ADC32rm : Im32 <"adc", 0x13, MRMSrcMem >; // R32 += [mem32]+Carry
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000661def ADC32ri : Ii32 <"adc", 0x81, MRM2r >; // R32 += I32+Carry
Chris Lattnerab670672004-08-10 16:09:54 +0000662def ADC32ri8 : Ii8 <0x83, MRM2r, (ops R32:$dst, R32:$src1, i8imm:$src2), "adc $dst, $src2">; // R32 += I8+Carry
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000663def ADC32mi : Im32i32<"adc", 0x81, MRM2m >; // [mem32] += I32+Carry
Alkis Evlogimenos1a667312004-04-02 16:02:50 +0000664def ADC32mi8 : Im32i8 <"adc", 0x83, MRM2m >; // [mem32] += I8+Carry
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000665
Chris Lattnerfc752712004-08-01 09:52:59 +0000666def SUB8rr : I<0x28, MRMDestReg>, II<(ops R8:$dst, R8:$src1, R8:$src2), "sub $dst, $src2">;
667def SUB16rr : I<0x29, MRMDestReg>, OpSize, II<(ops R16:$dst, R16:$src1, R16:$src2), "sub $dst, $src2">;
668def SUB32rr : I<0x29, MRMDestReg>, II<(ops R32:$dst, R32:$src1, R32:$src2), "sub $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000669def SUB8mr : Im8 <"sub", 0x28, MRMDestMem>; // [mem8] -= R8
670def SUB16mr : Im16 <"sub", 0x29, MRMDestMem>, OpSize; // [mem16] -= R16
671def SUB32mr : Im32 <"sub", 0x29, MRMDestMem>; // [mem32] -= R32
672def SUB8rm : Im8 <"sub", 0x2A, MRMSrcMem >; // R8 -= [mem8]
673def SUB16rm : Im16 <"sub", 0x2B, MRMSrcMem >, OpSize; // R16 -= [mem16]
674def SUB32rm : Im32 <"sub", 0x2B, MRMSrcMem >; // R32 -= [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000675
Chris Lattnerab670672004-08-10 16:09:54 +0000676def SUB8ri : Ii8 <0x80, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2), "sub $dst, $src2">;
Chris Lattner7d620d52004-08-10 16:22:02 +0000677def SUB16ri : Ii16 <0x81, MRM5r, (ops R16:$dst, R16:$src1, i16imm:$src2), "sub $dst, $src2">, OpSize;
Chris Lattner4ad25e42004-08-01 03:25:01 +0000678def SUB32ri : Ii32 <"sub", 0x81, MRM5r >;
Chris Lattnera5cdab72004-03-30 20:18:02 +0000679def SUB8mi : Im8i8 <"sub", 0x80, MRM5m >; // [mem8] -= I8
680def SUB16mi : Im16i16<"sub", 0x81, MRM5m >, OpSize; // [mem16] -= I16
681def SUB32mi : Im32i32<"sub", 0x81, MRM5m >; // [mem32] -= I32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000682
Chris Lattnerab670672004-08-10 16:09:54 +0000683def SUB16ri8 : Ii8 <0x83, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2), "sub $dst, $src2">, OpSize;
684def SUB32ri8 : Ii8 <0x83, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2), "sub $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000685def SUB16mi8 : Im16i8<"sub", 0x83, MRM5m >, OpSize; // [mem16] -= I8
686def SUB32mi8 : Im32i8<"sub", 0x83, MRM5m >; // [mem32] -= I8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000687
Chris Lattnerfc752712004-08-01 09:52:59 +0000688def SBB32rr : I<0x19, MRMDestReg>, // R32 -= R32+Carry
689 II<(ops R32:$dst, R32:$src1, R32:$src2), "adc $dst, $src2">;
Chris Lattner43ab3a82004-04-06 19:20:32 +0000690def SBB32mr : Im32 <"sbb", 0x19, MRMDestMem>; // [mem32] -= R32+Carry
691def SBB32rm : Im32 <"sbb", 0x1B, MRMSrcMem >; // R32 -= [mem32]+Carry
692def SBB32ri : Ii32 <"sbb", 0x81, MRM3r >; // R32 -= I32+Carry
Chris Lattnerab670672004-08-10 16:09:54 +0000693def SBB32ri8 : Ii8 <0x83, MRM3r, (ops R32:$dst, R32:$src1, i8imm:$src2), "sbb $dst, $src2">; // R32 -= I8+Carry
Chris Lattner43ab3a82004-04-06 19:20:32 +0000694def SBB32mi : Im32i32<"sbb", 0x81, MRM3m >; // [mem32] -= I32+Carry
695def SBB32mi8 : Im32i8 <"sbb", 0x83, MRM3m >; // [mem32] -= I8+Carry
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000696
Chris Lattnerfc752712004-08-01 09:52:59 +0000697def IMUL16rr : I<0xAF, MRMSrcReg>, TB, OpSize,
698 II<(ops R16:$dst, R16:$src1, R16:$src2), "imul $dst, $src2">;
699def IMUL32rr : I<0xAF, MRMSrcReg>, TB,
700 II<(ops R32:$dst, R32:$src1, R32:$src2), "imul $dst, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000701def IMUL16rm : Im16 <"imul", 0xAF, MRMSrcMem>, TB, OpSize;
702def IMUL32rm : Im32 <"imul", 0xAF, MRMSrcMem>, TB ;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000703
704} // end Two Address instructions
705
706// These are suprisingly enough not two address instructions!
Chris Lattner7d620d52004-08-10 16:22:02 +0000707def IMUL16rri : Ii16 <0x69, MRMSrcReg, (ops R16:$dst, R16:$src1, i16imm:$src2), "imul $dst, $src1, $src2">, OpSize; // R16 = R16*I16
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000708def IMUL32rri : Ii32 <"imul", 0x69, MRMSrcReg>; // R32 = R32*I32
Chris Lattnerab670672004-08-10 16:09:54 +0000709def IMUL16rri8 : Ii8 <0x6B, MRMSrcReg, (ops R16:$dst, R16:$src1, i8imm:$src2), "imul $dst, $src1, $src2">, OpSize; // R16 = R16*I8
710def IMUL32rri8 : Ii8 <0x6B, MRMSrcReg, (ops R32:$dst, R32:$src1, i8imm:$src2), "imul $dst, $src1, $src2">; // R32 = R32*I8
Chris Lattnera5cdab72004-03-30 20:18:02 +0000711def IMUL16rmi : Im16i16<"imul",0x69, MRMSrcMem>, OpSize; // R16 = [mem16]*I16
712def IMUL32rmi : Im32i32<"imul",0x69, MRMSrcMem>; // R32 = [mem32]*I32
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000713def IMUL16rmi8 : Im16i8<"imul", 0x6B, MRMSrcMem>, OpSize; // R16 = [mem16]*I8
714def IMUL32rmi8 : Im32i8<"imul", 0x6B, MRMSrcMem>; // R32 = [mem32]*I8
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000715
716//===----------------------------------------------------------------------===//
717// Test instructions are just like AND, except they don't generate a result.
Chris Lattnerfc752712004-08-01 09:52:59 +0000718def TEST8rr : I<0x84, MRMDestReg>, // flags = R8 & R8
719 II<(ops R8:$src1, R8:$src2), "test $src1, $src2">;
720def TEST16rr : I<0x85, MRMDestReg>, OpSize, // flags = R16 & R16
721 II<(ops R16:$src1, R16:$src2), "test $src1, $src2">;
722def TEST32rr : I<0x85, MRMDestReg>, // flags = R32 & R32
723 II<(ops R32:$src1, R32:$src2), "test $src1, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000724def TEST8mr : Im8 <"test", 0x84, MRMDestMem>; // flags = [mem8] & R8
725def TEST16mr : Im16 <"test", 0x85, MRMDestMem>, OpSize; // flags = [mem16] & R16
726def TEST32mr : Im32 <"test", 0x85, MRMDestMem>; // flags = [mem32] & R32
727def TEST8rm : Im8 <"test", 0x84, MRMSrcMem >; // flags = R8 & [mem8]
728def TEST16rm : Im16 <"test", 0x85, MRMSrcMem >, OpSize; // flags = R16 & [mem16]
729def TEST32rm : Im32 <"test", 0x85, MRMSrcMem >; // flags = R32 & [mem32]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000730
Chris Lattner7d620d52004-08-10 16:22:02 +0000731def TEST8ri : Ii8 <0xF6, MRM0r, (ops R8:$dst, i8imm:$src), "test $dst, $src">; // flags = R8 & imm8
732def TEST16ri : Ii16 <0xF7, MRM0r, (ops R16:$dst, i16imm:$src), "test $dst, $src">, OpSize; // flags = R16 & imm16
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000733def TEST32ri : Ii32 <"test", 0xF7, MRM0r >; // flags = R32 & imm32
Chris Lattnera5cdab72004-03-30 20:18:02 +0000734def TEST8mi : Im8i8 <"test", 0xF6, MRM0m >; // flags = [mem8] & imm8
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000735def TEST16mi : Im16i16<"test", 0xF7, MRM0m >, OpSize; // flags = [mem16] & imm16
736def TEST32mi : Im32i32<"test", 0xF7, MRM0m >; // flags = [mem32] & imm32
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000737
738
739
740// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerfc752712004-08-01 09:52:59 +0000741def SAHF : I<0x9E, RawFrm>, Imp<[AH],[]>, // flags = AH
742 II<(ops), "sahf">;
743def LAHF : I<0x9F, RawFrm>, Imp<[],[AH]>, // AH = flags
744 II<(ops), "lahf">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000745
Chris Lattnerfc752712004-08-01 09:52:59 +0000746def SETBr : I<0x92, MRM0r>, TB, // R8 = < unsign
747 II<(ops R8:$dst), "setb $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000748def SETBm : Im8<"setb" , 0x92, MRM0m>, TB; // [mem8] = < unsign
Chris Lattnerfc752712004-08-01 09:52:59 +0000749def SETAEr : I<0x93, MRM0r>, TB, // R8 = >= unsign
750 II<(ops R8:$dst), "setae $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000751def SETAEm : Im8<"setae", 0x93, MRM0m>, TB; // [mem8] = >= unsign
Chris Lattnerfc752712004-08-01 09:52:59 +0000752def SETEr : I<0x94, MRM0r>, TB, // R8 = ==
753 II<(ops R8:$dst), "sete $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000754def SETEm : Im8<"sete" , 0x94, MRM0m>, TB; // [mem8] = ==
Chris Lattnerfc752712004-08-01 09:52:59 +0000755def SETNEr : I<0x95, MRM0r>, TB, // R8 = !=
756 II<(ops R8:$dst), "setne $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000757def SETNEm : Im8<"setne", 0x95, MRM0m>, TB; // [mem8] = !=
Chris Lattnerfc752712004-08-01 09:52:59 +0000758def SETBEr : I<0x96, MRM0r>, TB, // R8 = <= unsign
759 II<(ops R8:$dst), "setbe $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000760def SETBEm : Im8<"setbe", 0x96, MRM0m>, TB; // [mem8] = <= unsign
Chris Lattnerfc752712004-08-01 09:52:59 +0000761def SETAr : I<0x97, MRM0r>, TB, // R8 = > signed
762 II<(ops R8:$dst), "seta $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000763def SETAm : Im8<"seta" , 0x97, MRM0m>, TB; // [mem8] = > signed
Chris Lattnerfc752712004-08-01 09:52:59 +0000764def SETSr : I<0x98, MRM0r>, TB, // R8 = <sign bit>
765 II<(ops R8:$dst), "sets $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000766def SETSm : Im8<"sets" , 0x98, MRM0m>, TB; // [mem8] = <sign bit>
Chris Lattnerfc752712004-08-01 09:52:59 +0000767def SETNSr : I<0x99, MRM0r>, TB, // R8 = !<sign bit>
768 II<(ops R8:$dst), "setns $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000769def SETNSm : Im8<"setns", 0x99, MRM0m>, TB; // [mem8] = !<sign bit>
Chris Lattnerfc752712004-08-01 09:52:59 +0000770def SETPr : I<0x9A, MRM0r>, TB, // R8 = parity
771 II<(ops R8:$dst), "setp $dst">;
Chris Lattner665e6612004-06-11 04:30:06 +0000772def SETPm : Im8<"setp" , 0x9A, MRM0m>, TB; // [mem8] = parity
Chris Lattnerfc752712004-08-01 09:52:59 +0000773def SETLr : I<0x9C, MRM0r>, TB, // R8 = < signed
774 II<(ops R8:$dst), "setl $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000775def SETLm : Im8<"setl" , 0x9C, MRM0m>, TB; // [mem8] = < signed
Chris Lattnerfc752712004-08-01 09:52:59 +0000776def SETGEr : I<0x9D, MRM0r>, TB, // R8 = >= signed
777 II<(ops R8:$dst), "setge $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000778def SETGEm : Im8<"setge", 0x9D, MRM0m>, TB; // [mem8] = >= signed
Chris Lattnerfc752712004-08-01 09:52:59 +0000779def SETLEr : I<0x9E, MRM0r>, TB, // R8 = <= signed
780 II<(ops R8:$dst), "setle $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000781def SETLEm : Im8<"setle", 0x9E, MRM0m>, TB; // [mem8] = <= signed
Chris Lattnerfc752712004-08-01 09:52:59 +0000782def SETGr : I<0x9F, MRM0r>, TB, // R8 = < signed
783 II<(ops R8:$dst), "setg $dst">;
Alkis Evlogimenos91c4b522004-02-28 23:09:03 +0000784def SETGm : Im8<"setg" , 0x9F, MRM0m>, TB; // [mem8] = < signed
Chris Lattner1cca5e32003-08-03 21:54:21 +0000785
786// Integer comparisons
Chris Lattnerfc752712004-08-01 09:52:59 +0000787def CMP8rr : I<0x38, MRMDestReg>, // compare R8, R8
788 II<(ops R8:$src1, R8:$src2), "cmp $src1, $src2">;
789def CMP16rr : I<0x39, MRMDestReg>, OpSize, // compare R16, R16
790 II<(ops R16:$src1, R16:$src2), "cmp $src1, $src2">;
791def CMP32rr : I<0x39, MRMDestReg>, // compare R32, R32
792 II<(ops R32:$src1, R32:$src2), "cmp $src1, $src2">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000793def CMP8mr : Im8 <"cmp", 0x38, MRMDestMem>; // compare [mem8], R8
794def CMP16mr : Im16 <"cmp", 0x39, MRMDestMem>, OpSize; // compare [mem16], R16
795def CMP32mr : Im32 <"cmp", 0x39, MRMDestMem>; // compare [mem32], R32
796def CMP8rm : Im8 <"cmp", 0x3A, MRMSrcMem >; // compare R8, [mem8]
797def CMP16rm : Im16 <"cmp", 0x3B, MRMSrcMem >, OpSize; // compare R16, [mem16]
798def CMP32rm : Im32 <"cmp", 0x3B, MRMSrcMem >; // compare R32, [mem32]
Chris Lattnerab670672004-08-10 16:09:54 +0000799def CMP8ri : Ii8 <0x80, MRM7r, (ops R16:$dst, i8imm:$src), "cmp $dst, $src">; // compare R8, imm8
Chris Lattner7d620d52004-08-10 16:22:02 +0000800def CMP16ri : Ii16 <0x81, MRM7r, (ops R16:$dst, i16imm:$src), "cmp $dst, $src">, OpSize; // compare R16, imm16
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000801def CMP32ri : Ii32 <"cmp", 0x81, MRM7r >; // compare R32, imm32
Chris Lattnera5cdab72004-03-30 20:18:02 +0000802def CMP8mi : Im8i8 <"cmp", 0x80, MRM7m >; // compare [mem8], imm8
803def CMP16mi : Im16i16<"cmp", 0x81, MRM7m >, OpSize; // compare [mem16], imm16
804def CMP32mi : Im32i32<"cmp", 0x81, MRM7m >; // compare [mem32], imm32
Chris Lattner1cca5e32003-08-03 21:54:21 +0000805
806// Sign/Zero extenders
Chris Lattnerfc752712004-08-01 09:52:59 +0000807def MOVSX16rr8 : I<0xBE, MRMSrcReg>, TB, OpSize, // R16 = signext(R8)
808 II<(ops R16:$dst, R8:$src), "movsx $dst, $src">;
809def MOVSX32rr8 : I<0xBE, MRMSrcReg>, TB, // R32 = signext(R8)
810 II<(ops R32:$dst, R8:$src), "movsx $dst, $src">;
811def MOVSX32rr16: I<0xBF, MRMSrcReg>, TB, // R32 = signext(R16)
812 II<(ops R32:$dst, R16:$src), "movsx $dst, $src">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000813def MOVSX16rm8 : Im8 <"movsx", 0xBE, MRMSrcMem>, TB, OpSize; // R16 = signext([mem8])
814def MOVSX32rm8 : Im8 <"movsx", 0xBE, MRMSrcMem>, TB; // R32 = signext([mem8])
815def MOVSX32rm16: Im16<"movsx", 0xBF, MRMSrcMem>, TB; // R32 = signext([mem16])
Alkis Evlogimenosa7be9822004-02-17 09:14:23 +0000816
Chris Lattnerfc752712004-08-01 09:52:59 +0000817def MOVZX16rr8 : I<0xB6, MRMSrcReg>, TB, OpSize, // R16 = zeroext(R8)
818 II<(ops R16:$dst, R8:$src), "movzx $dst, $src">;
819def MOVZX32rr8 : I<0xB6, MRMSrcReg>, TB, // R32 = zeroext(R8)
820 II<(ops R32:$dst, R8:$src), "movzx $dst, $src">;
821def MOVZX32rr16: I<0xB7, MRMSrcReg>, TB, // R32 = zeroext(R16)
822 II<(ops R32:$dst, R16:$src), "movzx $dst, $src">;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000823def MOVZX16rm8 : Im8 <"movzx", 0xB6, MRMSrcMem>, TB, OpSize; // R16 = zeroext([mem8])
824def MOVZX32rm8 : Im8 <"movzx", 0xB6, MRMSrcMem>, TB; // R32 = zeroext([mem8])
825def MOVZX32rm16: Im16<"movzx", 0xB7, MRMSrcMem>, TB; // R32 = zeroext([mem16])
Chris Lattner1cca5e32003-08-03 21:54:21 +0000826
827
828//===----------------------------------------------------------------------===//
829// Floating point support
830//===----------------------------------------------------------------------===//
831
832// FIXME: These need to indicate mod/ref sets for FP regs... & FP 'TOP'
833
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000834// Floating point instruction templates
835class FPInst<string n, bits<8> o, Format F, FPFormat fp, MemType m, ImmType i>
836 : X86Inst<n, o, F, m, i> { let FPForm = fp; let FPFormBits = FPForm.Value; }
837
838class FPI<string n, bits<8> o, Format F, FPFormat fp> : FPInst<n, o, F, fp, NoMem, NoImm>;
839
840class FPIM<string n, bits<8> o, Format F, FPFormat fp, MemType m> : FPInst<n, o, F, fp, m, NoImm>;
841
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000842class FPI16m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem16>;
843class FPI32m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem32>;
844class FPI64m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem64>;
845class FPI80m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem80>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000846
Chris Lattner9f8fd6d2004-02-02 19:31:38 +0000847// Pseudo instructions for floating point. We use these pseudo instructions
848// because they can be expanded by the fp spackifier into one of many different
849// forms of instructions for doing these operations. Until the stackifier runs,
850// we prefer to be abstract.
Chris Lattnerfc752712004-08-01 09:52:59 +0000851def FpMOV : FPI<"", 0, Pseudo, SpecialFP>; // f1 = fmov f2
852def FpADD : FPI<"", 0, Pseudo, TwoArgFP>; // f1 = fadd f2, f3
853def FpSUB : FPI<"", 0, Pseudo, TwoArgFP>; // f1 = fsub f2, f3
854def FpMUL : FPI<"", 0, Pseudo, TwoArgFP>; // f1 = fmul f2, f3
855def FpDIV : FPI<"", 0, Pseudo, TwoArgFP>; // f1 = fdiv f2, f3
Chris Lattner1cca5e32003-08-03 21:54:21 +0000856
Chris Lattnerfc752712004-08-01 09:52:59 +0000857def FpGETRESULT : FPI<"",0, Pseudo, SpecialFP>; // FPR = ST(0)
858def FpSETRESULT : FPI<"",0, Pseudo, SpecialFP>; // ST(0) = FPR
Chris Lattner1cca5e32003-08-03 21:54:21 +0000859
Chris Lattner490e86f2004-04-11 20:24:15 +0000860// FADD reg, mem: Before stackification, these are represented by: R1 = FADD* R2, [mem]
861def FADD32m : FPI32m<"fadd", 0xD8, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem32real]
862def FADD64m : FPI64m<"fadd", 0xDC, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem64real]
863def FIADD16m : FPI16m<"fiadd", 0xDE, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem16int]
864def FIADD32m : FPI32m<"fiadd", 0xDA, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem32int]
865
866// FMUL reg, mem: Before stackification, these are represented by: R1 = FMUL* R2, [mem]
867def FMUL32m : FPI32m<"fmul", 0xD8, MRM1m, OneArgFPRW>; // ST(0) = ST(0) * [mem32real]
868def FMUL64m : FPI64m<"fmul", 0xDC, MRM1m, OneArgFPRW>; // ST(0) = ST(0) * [mem64real]
869def FIMUL16m : FPI16m<"fimul", 0xDE, MRM1m, OneArgFPRW>; // ST(0) = ST(0) * [mem16int]
870def FIMUL32m : FPI32m<"fimul", 0xDA, MRM1m, OneArgFPRW>; // ST(0) = ST(0) * [mem32int]
871
872// FSUB reg, mem: Before stackification, these are represented by: R1 = FSUB* R2, [mem]
873def FSUB32m : FPI32m<"fsub", 0xD8, MRM4m, OneArgFPRW>; // ST(0) = ST(0) - [mem32real]
874def FSUB64m : FPI64m<"fsub", 0xDC, MRM4m, OneArgFPRW>; // ST(0) = ST(0) - [mem64real]
875def FISUB16m : FPI16m<"fisub", 0xDE, MRM4m, OneArgFPRW>; // ST(0) = ST(0) - [mem16int]
876def FISUB32m : FPI32m<"fisub", 0xDA, MRM4m, OneArgFPRW>; // ST(0) = ST(0) - [mem32int]
877
878// FSUBR reg, mem: Before stackification, these are represented by: R1 = FSUBR* R2, [mem]
879// Note that the order of operands does not reflect the operation being performed.
880def FSUBR32m : FPI32m<"fsubr", 0xD8, MRM5m, OneArgFPRW>; // ST(0) = [mem32real] - ST(0)
881def FSUBR64m : FPI64m<"fsubr", 0xDC, MRM5m, OneArgFPRW>; // ST(0) = [mem64real] - ST(0)
882def FISUBR16m : FPI16m<"fisubr", 0xDE, MRM5m, OneArgFPRW>; // ST(0) = [mem16int] - ST(0)
883def FISUBR32m : FPI32m<"fisubr", 0xDA, MRM5m, OneArgFPRW>; // ST(0) = [mem32int] - ST(0)
884
885// FDIV reg, mem: Before stackification, these are represented by: R1 = FDIV* R2, [mem]
886def FDIV32m : FPI32m<"fdiv", 0xD8, MRM6m, OneArgFPRW>; // ST(0) = ST(0) / [mem32real]
887def FDIV64m : FPI64m<"fdiv", 0xDC, MRM6m, OneArgFPRW>; // ST(0) = ST(0) / [mem64real]
888def FIDIV16m : FPI16m<"fidiv", 0xDE, MRM6m, OneArgFPRW>; // ST(0) = ST(0) / [mem16int]
889def FIDIV32m : FPI32m<"fidiv", 0xDA, MRM6m, OneArgFPRW>; // ST(0) = ST(0) / [mem32int]
890
891// FDIVR reg, mem: Before stackification, these are represented by: R1 = FDIVR* R2, [mem]
892// Note that the order of operands does not reflect the operation being performed.
893def FDIVR32m : FPI32m<"fdivr", 0xD8, MRM7m, OneArgFPRW>; // ST(0) = [mem32real] / ST(0)
894def FDIVR64m : FPI64m<"fdivr", 0xDC, MRM7m, OneArgFPRW>; // ST(0) = [mem64real] / ST(0)
895def FIDIVR16m : FPI16m<"fidivr", 0xDE, MRM7m, OneArgFPRW>; // ST(0) = [mem16int] / ST(0)
896def FIDIVR32m : FPI32m<"fidivr", 0xDA, MRM7m, OneArgFPRW>; // ST(0) = [mem32int] / ST(0)
897
Chris Lattner1c54a852004-03-31 22:02:13 +0000898
899// Floating point cmovs...
Chris Lattner0e967d42004-08-01 08:13:11 +0000900let isTwoAddress = 1, Uses = [ST0], Defs = [ST0] in {
Chris Lattnerfc752712004-08-01 09:52:59 +0000901 def FCMOVB : FPI<"" , 0xC0, AddRegFrm, CondMovFP>, DA, // fcmovb ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000902 II<(ops RST:$op), "fcmovb %ST(0), $op">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000903 def FCMOVBE : FPI<"", 0xD0, AddRegFrm, CondMovFP>, DA, // fcmovbe ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000904 II<(ops RST:$op), "fcmovbe %ST(0), $op">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000905 def FCMOVE : FPI<"" , 0xC8, AddRegFrm, CondMovFP>, DA, // fcmove ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000906 II<(ops RST:$op), "fcmove %ST(0), $op">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000907 def FCMOVAE : FPI<"", 0xC0, AddRegFrm, CondMovFP>, DB, // fcmovae ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000908 II<(ops RST:$op), "fcmovae %ST(0), $op">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000909 def FCMOVA : FPI<"" , 0xD0, AddRegFrm, CondMovFP>, DB, // fcmova ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000910 II<(ops RST:$op), "fcmova %ST(0), $op">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000911 def FCMOVNE : FPI<"", 0xC8, AddRegFrm, CondMovFP>, DB, // fcmovne ST(i) -> ST(0)
Chris Lattner0e967d42004-08-01 08:13:11 +0000912 II<(ops RST:$op), "fcmovne %ST(0), $op">;
Chris Lattner1c54a852004-03-31 22:02:13 +0000913}
914
Chris Lattner1cca5e32003-08-03 21:54:21 +0000915// Floating point loads & stores...
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000916def FLDrr : FPI <"fld" , 0xC0, AddRegFrm, NotFP>, D9; // push(ST(i))
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000917def FLD32m : FPI32m <"fld" , 0xD9, MRM0m , ZeroArgFP>; // load float
918def FLD64m : FPI64m <"fld" , 0xDD, MRM0m , ZeroArgFP>; // load double
919def FLD80m : FPI80m <"fld" , 0xDB, MRM5m , ZeroArgFP>; // load extended
920def FILD16m : FPI16m <"fild" , 0xDF, MRM0m , ZeroArgFP>; // load signed short
921def FILD32m : FPI32m <"fild" , 0xDB, MRM0m , ZeroArgFP>; // load signed int
922def FILD64m : FPI64m <"fild" , 0xDF, MRM5m , ZeroArgFP>; // load signed long
Chris Lattner1cca5e32003-08-03 21:54:21 +0000923
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000924def FSTrr : FPI <"fst" , 0xD0, AddRegFrm, NotFP >, DD; // ST(i) = ST(0)
925def FSTPrr : FPI <"fstp", 0xD8, AddRegFrm, NotFP >, DD; // ST(i) = ST(0), pop
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000926def FST32m : FPI32m <"fst" , 0xD9, MRM2m , OneArgFP>; // store float
927def FST64m : FPI64m <"fst" , 0xDD, MRM2m , OneArgFP>; // store double
928def FSTP32m : FPI32m <"fstp", 0xD9, MRM3m , OneArgFP>; // store float, pop
929def FSTP64m : FPI64m <"fstp", 0xDD, MRM3m , OneArgFP>; // store double, pop
930def FSTP80m : FPI80m <"fstp", 0xDB, MRM7m , OneArgFP>; // store extended, pop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000931
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000932def FIST16m : FPI16m <"fist", 0xDF, MRM2m , OneArgFP>; // store signed short
933def FIST32m : FPI32m <"fist", 0xDB, MRM2m , OneArgFP>; // store signed int
934def FISTP16m : FPI16m <"fistp", 0xDF, MRM3m , NotFP >; // store signed short, pop
935def FISTP32m : FPI32m <"fistp", 0xDB, MRM3m , NotFP >; // store signed int, pop
936def FISTP64m : FPI64m <"fistpll", 0xDF, MRM7m , OneArgFP>; // store signed long, pop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000937
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000938def FXCH : FPI <"fxch", 0xC8, AddRegFrm, NotFP>, D9; // fxch ST(i), ST(0)
Chris Lattner1cca5e32003-08-03 21:54:21 +0000939
940// Floating point constant loads...
Chris Lattnerfc752712004-08-01 09:52:59 +0000941def FLD0 : FPI<"", 0xEE, RawFrm, ZeroArgFP>, D9,
Chris Lattner96563df2004-08-01 06:01:00 +0000942 II<(ops), "fldz">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000943def FLD1 : FPI<"", 0xE8, RawFrm, ZeroArgFP>, D9,
Chris Lattner96563df2004-08-01 06:01:00 +0000944 II<(ops), "fld1">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000945
Chris Lattner9f8fd6d2004-02-02 19:31:38 +0000946
Chris Lattner3b904eb2004-02-03 07:27:50 +0000947// Unary operations...
Chris Lattnerfc752712004-08-01 09:52:59 +0000948def FCHS : FPI<"", 0xE0, RawFrm, OneArgFPRW>, D9, // f1 = fchs f2
Chris Lattner96563df2004-08-01 06:01:00 +0000949 II<(ops), "fchs">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000950def FTST : FPI<"", 0xE4, RawFrm, OneArgFP>, D9, // ftst ST(0)
Chris Lattner96563df2004-08-01 06:01:00 +0000951 II<(ops), "ftst">;
Chris Lattner3b904eb2004-02-03 07:27:50 +0000952
Chris Lattner1cca5e32003-08-03 21:54:21 +0000953// Binary arithmetic operations...
Chris Lattnerfc752712004-08-01 09:52:59 +0000954class FPST0rInst<bits<8> o> : I<o, AddRegFrm>, D8 {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000955 list<Register> Uses = [ST0];
956 list<Register> Defs = [ST0];
957}
Chris Lattnerfc752712004-08-01 09:52:59 +0000958class FPrST0Inst<bits<8> o> : I<o, AddRegFrm>, DC {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000959 list<Register> Uses = [ST0];
960}
Chris Lattnerfc752712004-08-01 09:52:59 +0000961class FPrST0PInst<bits<8> o> : I<o, AddRegFrm>, DE {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000962 list<Register> Uses = [ST0];
963}
964
Chris Lattnerfc752712004-08-01 09:52:59 +0000965def FADDST0r : FPST0rInst <0xC0>, II<(ops RST:$op), "fadd $op">;
966def FADDrST0 : FPrST0Inst <0xC0>, II<(ops RST:$op), "fadd $op, %ST(0)">;
967def FADDPrST0 : FPrST0PInst<0xC0>, II<(ops RST:$op), "faddp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000968
Chris Lattnerfc752712004-08-01 09:52:59 +0000969def FSUBRST0r : FPST0rInst <0xE8>, II<(ops RST:$op), "fsubr $op">;
970def FSUBrST0 : FPrST0Inst <0xE8>, II<(ops RST:$op), "fsub $op, %ST(0)">;
971def FSUBPrST0 : FPrST0PInst<0xE8>, II<(ops RST:$op), "fsubp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000972
Chris Lattnerfc752712004-08-01 09:52:59 +0000973def FSUBST0r : FPST0rInst <0xE0>, II<(ops RST:$op), "fsub $op">;
974def FSUBRrST0 : FPrST0Inst <0xE0>, II<(ops RST:$op), "fsubr $op, %ST(0)">;
975def FSUBRPrST0 : FPrST0PInst<0xE0>, II<(ops RST:$op), "fsubrp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000976
Chris Lattnerfc752712004-08-01 09:52:59 +0000977def FMULST0r : FPST0rInst <0xC8>, II<(ops RST:$op), "fmul $op">;
978def FMULrST0 : FPrST0Inst <0xC8>, II<(ops RST:$op), "fmul $op, %ST(0)">;
979def FMULPrST0 : FPrST0PInst<0xC8>, II<(ops RST:$op), "fmulp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000980
Chris Lattnerfc752712004-08-01 09:52:59 +0000981def FDIVRST0r : FPST0rInst <0xF8>, II<(ops RST:$op), "fdivr $op">;
982def FDIVrST0 : FPrST0Inst <0xF8>, II<(ops RST:$op), "fdiv $op, %ST(0)">;
983def FDIVPrST0 : FPrST0PInst<0xF8>, II<(ops RST:$op), "fdivp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000984
Chris Lattnerfc752712004-08-01 09:52:59 +0000985def FDIVST0r : FPST0rInst <0xF0>, II<(ops RST:$op), "fdiv $op">; // ST(0) = ST(0) / ST(i)
986def FDIVRrST0 : FPrST0Inst <0xF0>, II<(ops RST:$op), "fdivr $op, %ST(0)">; // ST(i) = ST(0) / ST(i)
987def FDIVRPrST0 : FPrST0PInst<0xF0>, II<(ops RST:$op), "fdivrp $op">; // ST(i) = ST(0) / ST(i), pop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000988
989// Floating point compares
Chris Lattnerfc752712004-08-01 09:52:59 +0000990def FUCOMr : FPI<"", 0xE0, AddRegFrm, CompareFP>, DD, Imp<[ST0],[]>, // FPSW = compare ST(0) with ST(i)
991 II<(ops RST:$reg), "fucom $reg">;
992def FUCOMPr : I<0xE8, AddRegFrm>, DD, Imp<[ST0],[]>, // FPSW = compare ST(0) with ST(i), pop
993 II<(ops RST:$reg), "fucomp $reg">;
994def FUCOMPPr : I<0xE9, RawFrm >, DA, Imp<[ST0],[]>, // compare ST(0) with ST(1), pop, pop
Chris Lattner96563df2004-08-01 06:01:00 +0000995 II<(ops), "fucompp">;
996
Chris Lattner1cca5e32003-08-03 21:54:21 +0000997
Chris Lattnerfc752712004-08-01 09:52:59 +0000998def FUCOMIr : FPI<"", 0xE8, AddRegFrm, CompareFP>, DB, Imp<[ST0],[]>, // CC = compare ST(0) with ST(i)
Chris Lattner0e967d42004-08-01 08:13:11 +0000999 II<(ops RST:$reg), "fucomi %ST(0), $reg">;
Chris Lattnerfc752712004-08-01 09:52:59 +00001000def FUCOMIPr : I<0xE8, AddRegFrm>, DF, Imp<[ST0],[]>, // CC = compare ST(0) with ST(i), pop
Chris Lattner0e967d42004-08-01 08:13:11 +00001001 II<(ops RST:$reg), "fucomip %ST(0), $reg">;
1002
Chris Lattnera1b5e162004-04-12 01:38:55 +00001003
Chris Lattnerc8f45872003-08-04 04:59:56 +00001004// Floating point flag ops
Chris Lattnerfc752712004-08-01 09:52:59 +00001005def FNSTSW8r : I<0xE0, RawFrm>, DF, Imp<[],[AX]>, // AX = fp flags
Chris Lattner96563df2004-08-01 06:01:00 +00001006 II<(ops), "fnstsw">;
1007
Chris Lattnerfc752712004-08-01 09:52:59 +00001008def FNSTCW16m : Im16<"fnstcw", 0xD9, MRM7m>; // [mem16] = X87 control world
1009def FLDCW16m : Im16<"fldcw" , 0xD9, MRM5m>; // X87 control world = [mem16]