blob: 348c455472c72b83ccf4404a99a82227800c4073 [file] [log] [blame]
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "asm-printer"
16#include "ARM.h"
Anton Korobeynikova229f0b2009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattnerfd73ff42009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/Constants.h"
25#include "llvm/Module.h"
Benjamin Kramer572d6dc2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohman2aa282f2009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/AsmPrinter.h"
29#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattner52121382009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner52121382009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattner7f1ac7f2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner73266f92009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattnerc6f802d2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetOptions.h"
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengb437c252009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbach1e587802009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046#include "llvm/ADT/Statistic.h"
Bob Wilson6a14a002009-11-06 23:33:28 +000047#include "llvm/ADT/StringExtras.h"
Evan Chenga65854f2008-12-05 01:06:39 +000048#include "llvm/ADT/StringSet.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Edwin Török26cb0252009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000051#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052#include "llvm/Support/MathExtras.h"
53#include <cctype>
54using namespace llvm;
55
56STATISTIC(EmittedInsts, "Number of machine instrs printed");
57
Chris Lattnerda6d01a2009-10-19 20:20:46 +000058static cl::opt<bool>
59EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
60 cl::desc("enable experimental asmprinter gunk in the arm backend"));
61
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062namespace {
Chris Lattnerb8db7822009-10-19 17:59:19 +000063 class ARMAsmPrinter : public AsmPrinter {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
65 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when printing asm code for different targets.
67 const ARMSubtarget *Subtarget;
68
69 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Chenge6c61622008-09-18 07:27:23 +000070 /// MachineFunction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 ARMFunctionInfo *AFI;
72
Evan Chenge6c61622008-09-18 07:27:23 +000073 /// MCP - Keep a pointer to constantpool entries of the current
74 /// MachineFunction.
75 const MachineConstantPool *MCP;
76
Bill Wendling4f405312009-02-24 08:30:20 +000077 public:
David Greene302008d2009-07-14 20:18:05 +000078 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattner621c44d2009-08-22 20:48:53 +000079 const MCAsmInfo *T, bool V)
Chris Lattner882baf52009-10-19 18:08:02 +000080 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling4f405312009-02-24 08:30:20 +000081 Subtarget = &TM.getSubtarget<ARMSubtarget>();
82 }
83
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 virtual const char *getPassName() const {
85 return "ARM Assembly Printer";
86 }
Chris Lattnerfd73ff42009-10-19 19:59:05 +000087
88 void printMCInst(const MCInst *MI) {
Chris Lattnercc309682009-10-19 21:21:39 +000089 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattnerda6d01a2009-10-19 20:20:46 +000090 }
91
92 void printInstructionThroughMCStreamer(const MachineInstr *MI);
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Evan Cheng532cdc52009-06-29 07:51:04 +000095 void printOperand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 const char *Modifier = 0);
Evan Cheng532cdc52009-06-29 07:51:04 +000097 void printSOImmOperand(const MachineInstr *MI, int OpNum);
98 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
99 void printSORegOperand(const MachineInstr *MI, int OpNum);
100 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
101 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
102 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
104 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 const char *Modifier = 0);
Evan Cheng532cdc52009-06-29 07:51:04 +0000106 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 const char *Modifier = 0);
Bob Wilson970a10d2009-07-01 23:16:05 +0000108 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng532cdc52009-06-29 07:51:04 +0000109 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 const char *Modifier = 0);
Evan Cheng532cdc52009-06-29 07:51:04 +0000111 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000112
Evan Cheng91fd9e42009-11-19 06:57:41 +0000113 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chengb8d07432009-07-09 23:43:36 +0000114 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng532cdc52009-06-29 07:51:04 +0000115 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 unsigned Scale);
Evan Cheng532cdc52009-06-29 07:51:04 +0000118 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
119 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
120 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
121 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000122
Evan Cheng19bb7c72009-06-27 02:26:13 +0000123 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng532cdc52009-06-29 07:51:04 +0000124 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
125 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng6bc67202009-07-09 22:21:59 +0000126 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenga90942e2009-07-02 07:28:31 +0000127 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng532cdc52009-06-29 07:51:04 +0000128 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000129
Evan Cheng532cdc52009-06-29 07:51:04 +0000130 void printPredicateOperand(const MachineInstr *MI, int OpNum);
131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 const char *Modifier);
Evan Cheng532cdc52009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson30ff4492009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142
Bob Wilson6a14a002009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng532cdc52009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng532cdc52009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson6c982bb2009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
Chris Lattnerddb259a2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattner213703c2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner92221692009-09-13 20:08:00 +0000164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 void printMachineInstruction(const MachineInstr *MI);
166 bool runOnMachineFunction(MachineFunction &F);
Chris Lattner8559cf72010-01-28 00:19:24 +0000167
168 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner0ee0d722010-01-27 23:58:11 +0000169 virtual void EmitFunctionEntryLabel();
Bob Wilsonb5f835e2009-09-30 22:06:26 +0000170 void EmitStartOfAsmFile(Module &M);
Chris Lattnerb8db7822009-10-19 17:59:19 +0000171 void EmitEndOfAsmFile(Module &M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
Chris Lattnerc180db22010-01-25 19:51:38 +0000173 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
174 const MachineBasicBlock *MBB) const;
175 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerccda1402010-01-25 19:39:52 +0000176
Evan Chengf1012ce2008-08-08 06:56:16 +0000177 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
178 /// the .s file.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner939a3142010-01-20 07:33:29 +0000180 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
181 case 1: O << MAI->getData8bitsDirective(0); break;
182 case 2: O << MAI->getData16bitsDirective(0); break;
183 case 4: O << MAI->getData32bitsDirective(0); break;
184 default: assert(0 && "Unknown CPV size");
185 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186
Evan Chengf1012ce2008-08-08 06:56:16 +0000187 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattnera38b2872010-01-13 06:38:18 +0000188 SmallString<128> TmpNameStr;
Jim Grosbach5e0257f2009-09-01 01:57:56 +0000189
190 if (ACPV->isLSDA()) {
Chris Lattnera38b2872010-01-13 06:38:18 +0000191 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbach1e587802009-09-01 18:49:12 +0000192 "_LSDA_" << getFunctionNumber();
Chris Lattnera38b2872010-01-13 06:38:18 +0000193 O << TmpNameStr.str();
Bob Wilson62acbf12009-11-02 16:59:06 +0000194 } else if (ACPV->isBlockAddress()) {
Chris Lattnera38b2872010-01-13 06:38:18 +0000195 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson62acbf12009-11-02 16:59:06 +0000196 } else if (ACPV->isGlobalValue()) {
197 GlobalValue *GV = ACPV->getGV();
Evan Chengc2999142009-08-28 23:18:09 +0000198 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Chengba2cf3d2009-09-03 07:04:02 +0000199 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengc2999142009-08-28 23:18:09 +0000200 if (!isIndirect)
Chris Lattnerce409842010-01-17 21:43:43 +0000201 O << *GetGlobalValueSymbol(GV);
Evan Chengc2999142009-08-28 23:18:09 +0000202 else {
203 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattnera6f2a102010-01-16 18:37:32 +0000204 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattnerce409842010-01-17 21:43:43 +0000205 O << *Sym;
Chris Lattner1c7f8d32009-10-19 18:49:14 +0000206
207 MachineModuleInfoMachO &MMIMachO =
208 MMI->getObjFileInfo<MachineModuleInfoMachO>();
209 const MCSymbol *&StubSym =
210 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
211 MMIMachO.getGVStubEntry(Sym);
Chris Lattner3ec04732010-01-15 23:26:49 +0000212 if (StubSym == 0)
Chris Lattner2eb781d2010-01-15 23:18:17 +0000213 StubSym = GetGlobalValueSymbol(GV);
Evan Chengc2999142009-08-28 23:18:09 +0000214 }
Bob Wilson62acbf12009-11-02 16:59:06 +0000215 } else {
216 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattnerce409842010-01-17 21:43:43 +0000217 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson62acbf12009-11-02 16:59:06 +0000218 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000219
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
221 if (ACPV->getPCAdjustment() != 0) {
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000222 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge4582d92009-11-06 22:24:13 +0000223 << getFunctionNumber() << "_" << ACPV->getLabelId()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 << "+" << (unsigned)ACPV->getPCAdjustment();
225 if (ACPV->mustAddCurrentAddress())
226 O << "-.";
Chris Lattner3ec04732010-01-15 23:26:49 +0000227 O << ')';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 }
Chris Lattner3ec04732010-01-15 23:26:49 +0000229 O << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000231
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksen76e4b612007-09-30 13:39:29 +0000233 AsmPrinter::getAnalysisUsage(AU);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 AU.setPreservesAll();
235 AU.addRequired<MachineModuleInfo>();
Devang Patelaa1e8432009-01-08 23:40:34 +0000236 AU.addRequired<DwarfWriter>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 }
238 };
239} // end of anonymous namespace
240
241#include "ARMGenAsmWriter.inc"
242
Chris Lattner0ee0d722010-01-27 23:58:11 +0000243void ARMAsmPrinter::EmitFunctionEntryLabel() {
244 if (AFI->isThumbFunction()) {
245 O << "\t.code\t16\n";
246 O << "\t.thumb_func";
247 if (Subtarget->isTargetDarwin())
248 O << '\t' << *CurrentFnSym;
249 O << '\n';
250 }
251
252 OutStreamer.EmitLabel(CurrentFnSym);
253}
254
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255/// runOnMachineFunction - This uses the printInstruction()
256/// method to print assembly for each instruction.
257///
258bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
259 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenge6c61622008-09-18 07:27:23 +0000260 MCP = MF.getConstantPool();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 SetupMachineFunction(MF);
263 O << "\n";
264
265 // NOTE: we don't print out constant pools here, they are handled as
266 // instructions.
Chris Lattner0ee0d722010-01-27 23:58:11 +0000267 EmitFunctionHeader();
268
Bill Wendling43a78162008-01-28 09:15:03 +0000269 if (Subtarget->isTargetDarwin()) {
270 // If the function is empty, then we need to emit *something*. Otherwise,
271 // the function's label might be associated with something that it wasn't
272 // meant to be associated with. We emit a noop in this situation.
273 MachineFunction::iterator I = MF.begin();
274
275 if (++I == MF.end() && MF.front().empty())
276 O << "\tnop\n";
277 }
278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 // Print out code for the function.
280 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
281 I != E; ++I) {
282 // Print a label for the basic block.
Chris Lattnerda6d01a2009-10-19 20:20:46 +0000283 if (I != MF.begin())
Chris Lattner2faa4ef2009-09-13 18:25:37 +0000284 EmitBasicBlockStart(I);
Chris Lattnerda6d01a2009-10-19 20:20:46 +0000285
286 // Print the assembly for the instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
Chris Lattnerda6d01a2009-10-19 20:20:46 +0000288 II != E; ++II)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 printMachineInstruction(II);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 }
291
Chris Lattnerce409842010-01-17 21:43:43 +0000292 if (MAI->hasDotTypeDotSizeDirective())
293 O << "\t.size " << *CurrentFnSym << ", .-" << *CurrentFnSym << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
295 // Emit post-function debug information.
Devang Patelaa1e8432009-01-08 23:40:34 +0000296 DW->EndFunction(&MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
298 return false;
299}
300
Evan Cheng532cdc52009-06-29 07:51:04 +0000301void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 const char *Modifier) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000303 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikova414f362009-11-24 00:44:37 +0000304 unsigned TF = MO.getTargetFlags();
305
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 switch (MO.getType()) {
Chris Lattner799e7c12009-10-19 20:59:55 +0000307 default:
308 assert(0 && "<unknown operand type>");
Bob Wilsone60fee02009-06-22 23:27:02 +0000309 case MachineOperand::MO_Register: {
310 unsigned Reg = MO.getReg();
Chris Lattner799e7c12009-10-19 20:59:55 +0000311 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
312 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
313 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
314 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
315 O << '{'
316 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
317 << '}';
318 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
319 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
320 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
321 &ARM::DPR_VFP2RegClass);
322 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
323 } else {
Anton Korobeynikov59ab8af2009-11-07 15:20:32 +0000324 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner799e7c12009-10-19 20:59:55 +0000325 O << getRegisterName(Reg);
326 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 break;
Bob Wilsone60fee02009-06-22 23:27:02 +0000328 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 case MachineOperand::MO_Immediate: {
Evan Cheng16c012d2009-09-28 09:14:39 +0000330 int64_t Imm = MO.getImm();
Anton Korobeynikov9c196ef2009-10-08 20:43:22 +0000331 O << '#';
Anton Korobeynikova414f362009-11-24 00:44:37 +0000332 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
333 (TF & ARMII::MO_LO16))
334 O << ":lower16:";
335 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
336 (TF & ARMII::MO_HI16))
337 O << ":upper16:";
Anton Korobeynikov9c196ef2009-10-08 20:43:22 +0000338 O << Imm;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 break;
340 }
341 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner84d5ca92010-01-26 04:55:51 +0000342 O << *MO.getMBB()->getSymbol(OutContext);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 return;
344 case MachineOperand::MO_GlobalAddress: {
345 bool isCallOp = Modifier && !strcmp(Modifier, "call");
346 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikova414f362009-11-24 00:44:37 +0000347
348 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
349 (TF & ARMII::MO_LO16))
350 O << ":lower16:";
351 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
352 (TF & ARMII::MO_HI16))
353 O << ":upper16:";
Chris Lattnerce409842010-01-17 21:43:43 +0000354 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov440f23d2008-11-22 16:15:34 +0000355
356 printOffset(MO.getOffset());
357
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 if (isCallOp && Subtarget->isTargetELF() &&
359 TM.getRelocationModel() == Reloc::PIC_)
360 O << "(PLT)";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 break;
362 }
363 case MachineOperand::MO_ExternalSymbol: {
364 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattnerce409842010-01-17 21:43:43 +0000365 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner52f39f02010-01-13 08:08:33 +0000366
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 if (isCallOp && Subtarget->isTargetELF() &&
368 TM.getRelocationModel() == Reloc::PIC_)
369 O << "(PLT)";
370 break;
371 }
372 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner3e990112010-01-23 07:00:21 +0000373 O << *GetCPISymbol(MO.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 break;
375 case MachineOperand::MO_JumpTableIndex:
Chris Lattner3e990112010-01-23 07:00:21 +0000376 O << *GetJTISymbol(MO.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 }
379}
380
David Greene302008d2009-07-14 20:18:05 +0000381static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000382 const MCAsmInfo *MAI) {
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000383 // Break it up into two parts that make up a shifter immediate.
384 V = ARM_AM::getSOImmVal(V);
385 assert(V != -1 && "Not a valid so_imm value!");
386
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 unsigned Imm = ARM_AM::getSOImmValImm(V);
388 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov440f23d2008-11-22 16:15:34 +0000389
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 // Print low-level immediate formation info, per
391 // A5.1.3: "Data-processing operands - Immediate".
392 if (Rot) {
393 O << "#" << Imm << ", " << Rot;
394 // Pretty printed version.
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000395 if (VerboseAsm) {
396 O.PadToColumn(MAI->getCommentColumn());
397 O << MAI->getCommentString() << ' ';
398 O << (int)ARM_AM::rotr32(Imm, Rot);
399 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 } else {
401 O << "#" << Imm;
402 }
403}
404
405/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
406/// immediate in bits 0-7.
407void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
408 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000409 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000410 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411}
412
Evan Cheng7cd4acb2008-11-06 02:25:39 +0000413/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
414/// followed by an 'orr' to materialize.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
416 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000417 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattnera96056a2007-12-30 20:49:49 +0000418 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
419 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000420 printSOImm(O, V1, VerboseAsm, MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 O << "\n\torr";
422 printPredicateOperand(MI, 2);
Evan Chengd3f9bc42009-10-26 23:45:59 +0000423 O << "\t";
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000424 printOperand(MI, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 O << ", ";
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000426 printOperand(MI, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 O << ", ";
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000428 printSOImm(O, V2, VerboseAsm, MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429}
430
431// so_reg is a 4-operand unit corresponding to register forms of the A5.1
432// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng19bb7c72009-06-27 02:26:13 +0000433// REG 0 0 - e.g. R5
434// REG REG 0,SH_OPC - e.g. R5, ROR R3
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
436void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
437 const MachineOperand &MO1 = MI->getOperand(Op);
438 const MachineOperand &MO2 = MI->getOperand(Op+1);
439 const MachineOperand &MO3 = MI->getOperand(Op+2);
440
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000441 O << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
443 // Print the shift opc.
444 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000445 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 << " ";
447
448 if (MO2.getReg()) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000449 O << getRegisterName(MO2.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
451 } else {
452 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
453 }
454}
455
456void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
457 const MachineOperand &MO1 = MI->getOperand(Op);
458 const MachineOperand &MO2 = MI->getOperand(Op+1);
459 const MachineOperand &MO3 = MI->getOperand(Op+2);
460
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000461 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 printOperand(MI, Op);
463 return;
464 }
465
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000466 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468 if (!MO2.getReg()) {
469 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
470 O << ", #"
471 << (char)ARM_AM::getAM2Op(MO3.getImm())
472 << ARM_AM::getAM2Offset(MO3.getImm());
473 O << "]";
474 return;
475 }
476
477 O << ", "
478 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000479 << getRegisterName(MO2.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000480
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
482 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000483 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 << " #" << ShImm;
485 O << "]";
486}
487
488void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
489 const MachineOperand &MO1 = MI->getOperand(Op);
490 const MachineOperand &MO2 = MI->getOperand(Op+1);
491
492 if (!MO1.getReg()) {
493 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
494 assert(ImmOffs && "Malformed indexed load / store!");
495 O << "#"
496 << (char)ARM_AM::getAM2Op(MO2.getImm())
497 << ImmOffs;
498 return;
499 }
500
501 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000502 << getRegisterName(MO1.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000503
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
505 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000506 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 << " #" << ShImm;
508}
509
510void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
511 const MachineOperand &MO1 = MI->getOperand(Op);
512 const MachineOperand &MO2 = MI->getOperand(Op+1);
513 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000514
Dan Gohman1e57df32008-02-10 18:45:23 +0000515 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000516 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517
518 if (MO2.getReg()) {
519 O << ", "
520 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000521 << getRegisterName(MO2.getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 << "]";
523 return;
524 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000525
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
527 O << ", #"
528 << (char)ARM_AM::getAM3Op(MO3.getImm())
529 << ImmOffs;
530 O << "]";
531}
532
533void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
534 const MachineOperand &MO1 = MI->getOperand(Op);
535 const MachineOperand &MO2 = MI->getOperand(Op+1);
536
537 if (MO1.getReg()) {
538 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000539 << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 return;
541 }
542
543 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
544 assert(ImmOffs && "Malformed indexed load / store!");
545 O << "#"
546 << (char)ARM_AM::getAM3Op(MO2.getImm())
547 << ImmOffs;
548}
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000549
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
551 const char *Modifier) {
552 const MachineOperand &MO1 = MI->getOperand(Op);
553 const MachineOperand &MO2 = MI->getOperand(Op+1);
554 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
555 if (Modifier && strcmp(Modifier, "submode") == 0) {
556 if (MO1.getReg() == ARM::SP) {
Evan Cheng4bb74e72009-08-04 01:43:45 +0000557 // FIXME
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng4bb74e72009-08-04 01:43:45 +0000559 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng06c0e622009-08-04 21:12:13 +0000560 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng4bb74e72009-08-04 01:43:45 +0000561 MI->getOpcode() == ARM::t2LDM_RET);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
563 } else
564 O << ARM_AM::getAMSubModeStr(Mode);
Evan Cheng9b531042009-08-07 21:19:10 +0000565 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
566 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
567 if (Mode == ARM_AM::ia)
568 O << ".w";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 } else {
570 printOperand(MI, Op);
571 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
572 O << "!";
573 }
574}
575
576void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
577 const char *Modifier) {
578 const MachineOperand &MO1 = MI->getOperand(Op);
579 const MachineOperand &MO2 = MI->getOperand(Op+1);
580
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000581 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 printOperand(MI, Op);
583 return;
584 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000585
Dan Gohman1e57df32008-02-10 18:45:23 +0000586 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587
588 if (Modifier && strcmp(Modifier, "submode") == 0) {
589 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache2fda532009-11-09 00:11:35 +0000590 O << ARM_AM::getAMSubModeStr(Mode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 return;
592 } else if (Modifier && strcmp(Modifier, "base") == 0) {
593 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000594 O << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
596 O << "!";
597 return;
598 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000599
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000600 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000601
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
603 O << ", #"
604 << (char)ARM_AM::getAM5Op(MO2.getImm())
605 << ImmOffs*4;
606 }
607 O << "]";
608}
609
Bob Wilson970a10d2009-07-01 23:16:05 +0000610void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
611 const MachineOperand &MO1 = MI->getOperand(Op);
612 const MachineOperand &MO2 = MI->getOperand(Op+1);
613 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach04d92822009-11-07 21:25:39 +0000614 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson970a10d2009-07-01 23:16:05 +0000615
Jim Grosbach04d92822009-11-07 21:25:39 +0000616 O << "[" << getRegisterName(MO1.getReg());
617 if (MO4.getImm()) {
Anton Korobeynikovaa4af892009-11-17 20:04:59 +0000618 // FIXME: Both darwin as and GNU as violate ARM docs here.
619 O << ", :" << MO4.getImm();
Jim Grosbach04d92822009-11-07 21:25:39 +0000620 }
621 O << "]";
Bob Wilson970a10d2009-07-01 23:16:05 +0000622
623 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
624 if (MO2.getReg() == 0)
625 O << "!";
626 else
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000627 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson970a10d2009-07-01 23:16:05 +0000628 }
629}
630
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
632 const char *Modifier) {
633 if (Modifier && strcmp(Modifier, "label") == 0) {
634 printPCLabel(MI, Op+1);
635 return;
636 }
637
638 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman1e57df32008-02-10 18:45:23 +0000639 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000640 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641}
642
643void
Evan Cheng36173712009-06-23 17:48:47 +0000644ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
645 const MachineOperand &MO = MI->getOperand(Op);
646 uint32_t v = ~MO.getImm();
Evan Cheng23057682009-06-25 22:04:44 +0000647 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyd2e271b2009-06-24 01:08:42 +0000648 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Cheng36173712009-06-23 17:48:47 +0000649 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
650 O << "#" << lsb << ", #" << width;
651}
652
Evan Cheng532cdc52009-06-29 07:51:04 +0000653//===--------------------------------------------------------------------===//
654
Evan Cheng91fd9e42009-11-19 06:57:41 +0000655void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
656 O << "#" << MI->getOperand(Op).getImm() * 4;
657}
658
Evan Cheng36173712009-06-23 17:48:47 +0000659void
Evan Chengb8d07432009-07-09 23:43:36 +0000660ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
661 // (3 - the number of trailing zeros) is the number of then / else.
662 unsigned Mask = MI->getOperand(Op).getImm();
663 unsigned NumTZ = CountTrailingZeros_32(Mask);
664 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Chengd5b67fa2009-07-10 01:54:42 +0000665 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengff5c7c42009-08-15 07:59:10 +0000666 bool T = (Mask & (1 << Pos)) == 0;
Evan Chengb8d07432009-07-09 23:43:36 +0000667 if (T)
668 O << 't';
669 else
670 O << 'e';
671 }
672}
673
674void
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
676 const MachineOperand &MO1 = MI->getOperand(Op);
677 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000678 O << "[" << getRegisterName(MO1.getReg());
679 O << ", " << getRegisterName(MO2.getReg()) << "]";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680}
681
682void
683ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
684 unsigned Scale) {
685 const MachineOperand &MO1 = MI->getOperand(Op);
686 const MachineOperand &MO2 = MI->getOperand(Op+1);
687 const MachineOperand &MO3 = MI->getOperand(Op+2);
688
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000689 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 printOperand(MI, Op);
691 return;
692 }
693
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000694 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 if (MO3.getReg())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000696 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4137d7c2009-11-10 19:48:13 +0000697 else if (unsigned ImmOffs = MO2.getImm())
Evan Cheng46251782009-11-19 06:31:26 +0000698 O << ", #+" << ImmOffs * Scale;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 O << "]";
700}
701
702void
703ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
704 printThumbAddrModeRI5Operand(MI, Op, 1);
705}
706void
707ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
708 printThumbAddrModeRI5Operand(MI, Op, 2);
709}
710void
711ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
712 printThumbAddrModeRI5Operand(MI, Op, 4);
713}
714
715void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
716 const MachineOperand &MO1 = MI->getOperand(Op);
717 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000718 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 if (unsigned ImmOffs = MO2.getImm())
Evan Cheng46251782009-11-19 06:31:26 +0000720 O << ", #+" << ImmOffs*4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 O << "]";
722}
723
Evan Cheng532cdc52009-06-29 07:51:04 +0000724//===--------------------------------------------------------------------===//
725
Evan Cheng19bb7c72009-06-27 02:26:13 +0000726// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
727// register with shift forms.
728// REG 0 0 - e.g. R5
729// REG IMM, SH_OPC - e.g. R5, LSL #3
730void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
731 const MachineOperand &MO1 = MI->getOperand(OpNum);
732 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
733
734 unsigned Reg = MO1.getReg();
735 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000736 O << getRegisterName(Reg);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000737
738 // Print the shift opc.
739 O << ", "
740 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
741 << " ";
742
743 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
744 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
745}
746
Evan Cheng532cdc52009-06-29 07:51:04 +0000747void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
748 int OpNum) {
749 const MachineOperand &MO1 = MI->getOperand(OpNum);
750 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000751
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000752 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000753
754 unsigned OffImm = MO2.getImm();
755 if (OffImm) // Don't print +0.
756 O << ", #+" << OffImm;
757 O << "]";
758}
759
760void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
761 int OpNum) {
762 const MachineOperand &MO1 = MI->getOperand(OpNum);
763 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
764
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000765 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000766
767 int32_t OffImm = (int32_t)MO2.getImm();
768 // Don't print +0.
769 if (OffImm < 0)
770 O << ", #-" << -OffImm;
771 else if (OffImm > 0)
772 O << ", #+" << OffImm;
773 O << "]";
774}
775
Evan Cheng6bc67202009-07-09 22:21:59 +0000776void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
777 int OpNum) {
778 const MachineOperand &MO1 = MI->getOperand(OpNum);
779 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
780
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000781 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng6bc67202009-07-09 22:21:59 +0000782
783 int32_t OffImm = (int32_t)MO2.getImm() / 4;
784 // Don't print +0.
785 if (OffImm < 0)
Evan Cheng46251782009-11-19 06:31:26 +0000786 O << ", #-" << -OffImm * 4;
Evan Cheng6bc67202009-07-09 22:21:59 +0000787 else if (OffImm > 0)
Evan Cheng46251782009-11-19 06:31:26 +0000788 O << ", #+" << OffImm * 4;
Evan Cheng6bc67202009-07-09 22:21:59 +0000789 O << "]";
790}
791
Evan Chenga90942e2009-07-02 07:28:31 +0000792void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
793 int OpNum) {
794 const MachineOperand &MO1 = MI->getOperand(OpNum);
795 int32_t OffImm = (int32_t)MO1.getImm();
796 // Don't print +0.
797 if (OffImm < 0)
798 O << "#-" << -OffImm;
799 else if (OffImm > 0)
800 O << "#+" << OffImm;
801}
802
Evan Cheng532cdc52009-06-29 07:51:04 +0000803void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
804 int OpNum) {
805 const MachineOperand &MO1 = MI->getOperand(OpNum);
806 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
807 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
808
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000809 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000810
Evan Chenge8f37122009-08-11 08:52:18 +0000811 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000812 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000813
Evan Chenge8f37122009-08-11 08:52:18 +0000814 unsigned ShAmt = MO3.getImm();
815 if (ShAmt) {
816 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
817 O << ", lsl #" << ShAmt;
Evan Cheng532cdc52009-06-29 07:51:04 +0000818 }
819 O << "]";
820}
821
822
823//===--------------------------------------------------------------------===//
824
825void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
826 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 if (CC != ARMCC::AL)
828 O << ARMCondCodeToString(CC);
829}
830
Evan Cheng532cdc52009-06-29 07:51:04 +0000831void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
832 unsigned Reg = MI->getOperand(OpNum).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 if (Reg) {
834 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
835 O << 's';
836 }
837}
838
Evan Cheng532cdc52009-06-29 07:51:04 +0000839void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
840 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge4582d92009-11-06 22:24:13 +0000841 O << MAI->getPrivateGlobalPrefix()
842 << "PC" << getFunctionNumber() << "_" << Id;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843}
844
Evan Cheng532cdc52009-06-29 07:51:04 +0000845void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 O << "{";
Evan Chengb43a20e2009-10-01 01:33:39 +0000847 // Always skip the first operand, it's the optional (and implicit writeback).
848 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng94958142009-08-11 21:11:32 +0000849 if (MI->getOperand(i).isImplicit())
850 continue;
Evan Chengb43a20e2009-10-01 01:33:39 +0000851 if ((int)i != OpNum+1) O << ", ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 printOperand(MI, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 }
854 O << "}";
855}
856
Evan Cheng532cdc52009-06-29 07:51:04 +0000857void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 const char *Modifier) {
859 assert(Modifier && "This operand only works with a modifier!");
860 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
861 // data itself.
862 if (!strcmp(Modifier, "label")) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000863 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner3e990112010-01-23 07:00:21 +0000864 O << *GetCPISymbol(ID) << ":\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 } else {
866 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng532cdc52009-06-29 07:51:04 +0000867 unsigned CPI = MI->getOperand(OpNum).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Evan Chenge6c61622008-09-18 07:27:23 +0000869 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000870
Evan Chengf1012ce2008-08-08 06:56:16 +0000871 if (MCPE.isMachineConstantPoolEntry()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Chengf1012ce2008-08-08 06:56:16 +0000873 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 EmitGlobalConstant(MCPE.Val.ConstVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 }
876 }
877}
878
Chris Lattnerc180db22010-01-25 19:51:38 +0000879MCSymbol *ARMAsmPrinter::
880GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
881 const MachineBasicBlock *MBB) const {
882 SmallString<60> Name;
883 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerccda1402010-01-25 19:39:52 +0000884 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattnerc180db22010-01-25 19:51:38 +0000885 << "_set_" << MBB->getNumber();
886 return OutContext.GetOrCreateSymbol(Name.str());
887}
888
889MCSymbol *ARMAsmPrinter::
890GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
891 SmallString<60> Name;
892 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattnerc42059f2010-01-25 23:28:03 +0000893 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattnerc180db22010-01-25 19:51:38 +0000894 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerccda1402010-01-25 19:39:52 +0000895}
896
Evan Cheng532cdc52009-06-29 07:51:04 +0000897void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000898 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
899
Evan Cheng532cdc52009-06-29 07:51:04 +0000900 const MachineOperand &MO1 = MI->getOperand(OpNum);
901 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner3e990112010-01-23 07:00:21 +0000902
Chris Lattner6017d482007-12-30 23:10:15 +0000903 unsigned JTI = MO1.getIndex();
Chris Lattnerc180db22010-01-25 19:51:38 +0000904 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
905 OutStreamer.EmitLabel(JTISymbol);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000907 const char *JTEntryDirective = MAI->getData32bitsDirective();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908
Dan Gohmane4da6412008-07-07 20:06:06 +0000909 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
911 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattner5e969572010-01-26 20:40:54 +0000912 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengb437c252009-07-24 18:19:46 +0000913 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
915 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000916 bool isNew = JTSets.insert(MBB);
917
Chris Lattnerc180db22010-01-25 19:51:38 +0000918 if (UseSet && isNew) {
Chris Lattner5e969572010-01-26 20:40:54 +0000919 O << "\t.set\t"
Jim Grosbach9e096312010-01-25 23:50:13 +0000920 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner84d5ca92010-01-26 04:55:51 +0000921 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattnerc180db22010-01-25 19:51:38 +0000922 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923
924 O << JTEntryDirective << ' ';
925 if (UseSet)
Chris Lattnerc180db22010-01-25 19:51:38 +0000926 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
927 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner84d5ca92010-01-26 04:55:51 +0000928 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattnerc180db22010-01-25 19:51:38 +0000929 else
Chris Lattner84d5ca92010-01-26 04:55:51 +0000930 O << *MBB->getSymbol(OutContext);
Chris Lattnerc180db22010-01-25 19:51:38 +0000931
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 if (i != e-1)
933 O << '\n';
934 }
935}
936
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000937void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
938 const MachineOperand &MO1 = MI->getOperand(OpNum);
939 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
940 unsigned JTI = MO1.getIndex();
Chris Lattnerc180db22010-01-25 19:51:38 +0000941
942 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
943 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000944
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000945 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
946 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
947 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000948 bool ByteOffset = false, HalfWordOffset = false;
949 if (MI->getOpcode() == ARM::t2TBB)
950 ByteOffset = true;
951 else if (MI->getOpcode() == ARM::t2TBH)
952 HalfWordOffset = true;
953
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000954 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
955 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000956 if (ByteOffset)
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000957 O << MAI->getData8bitsDirective();
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000958 else if (HalfWordOffset)
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000959 O << MAI->getData16bitsDirective();
Chris Lattnerc180db22010-01-25 19:51:38 +0000960
961 if (ByteOffset || HalfWordOffset)
Chris Lattner84d5ca92010-01-26 04:55:51 +0000962 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattnerc180db22010-01-25 19:51:38 +0000963 else
Chris Lattner84d5ca92010-01-26 04:55:51 +0000964 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattnerc180db22010-01-25 19:51:38 +0000965
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000966 if (i != e-1)
967 O << '\n';
968 }
Evan Cheng2ee6e2d2009-07-31 18:35:56 +0000969
970 // Make sure the instruction that follows TBB is 2-byte aligned.
971 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
972 if (ByteOffset && (JTBBs.size() & 1)) {
973 O << '\n';
974 EmitAlignment(1);
975 }
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000976}
977
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000978void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000979 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000980 if (MI->getOpcode() == ARM::t2TBH)
981 O << ", lsl #1";
982 O << ']';
983}
984
Bob Wilson30ff4492009-08-21 21:58:55 +0000985void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000986 O << MI->getOperand(OpNum).getImm();
987}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000989void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
990 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach8d450b22009-11-23 21:08:25 +0000991 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000992 if (VerboseAsm) {
993 O.PadToColumn(MAI->getCommentColumn());
994 O << MAI->getCommentString() << ' ';
995 WriteAsOperand(O, FP, /*PrintType=*/false);
996 }
997}
998
999void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
1000 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach8d450b22009-11-23 21:08:25 +00001001 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng7c7a3ff2009-10-28 01:44:26 +00001002 if (VerboseAsm) {
1003 O.PadToColumn(MAI->getCommentColumn());
1004 O << MAI->getCommentString() << ' ';
1005 WriteAsOperand(O, FP, /*PrintType=*/false);
1006 }
1007}
1008
Evan Cheng532cdc52009-06-29 07:51:04 +00001009bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 unsigned AsmVariant, const char *ExtraCode){
1011 // Does this asm operand have a single letter operand modifier?
1012 if (ExtraCode && ExtraCode[0]) {
1013 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 switch (ExtraCode[0]) {
1016 default: return true; // Unknown modifier.
Bob Wilsonc6751352009-07-09 23:54:51 +00001017 case 'a': // Print as a memory address.
1018 if (MI->getOperand(OpNum).isReg()) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +00001019 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilsonc6751352009-07-09 23:54:51 +00001020 return false;
1021 }
1022 // Fallthrough
1023 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson30ff4492009-08-21 21:58:55 +00001024 if (!MI->getOperand(OpNum).isImm())
1025 return true;
1026 printNoHashImmediate(MI, OpNum);
Bob Wilson5260c4c2009-04-06 21:46:51 +00001027 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 case 'P': // Print a VFP double precision register.
Evan Cheng9e5c8a82009-12-08 23:06:22 +00001029 case 'q': // Print a NEON quad precision register.
Evan Cheng532cdc52009-06-29 07:51:04 +00001030 printOperand(MI, OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 return false;
1032 case 'Q':
1033 if (TM.getTargetData()->isLittleEndian())
1034 break;
1035 // Fallthrough
1036 case 'R':
1037 if (TM.getTargetData()->isBigEndian())
1038 break;
1039 // Fallthrough
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001040 case 'H': // Write second word of DI / DF reference.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 // Verify that this operand has two consecutive registers.
Evan Cheng532cdc52009-06-29 07:51:04 +00001042 if (!MI->getOperand(OpNum).isReg() ||
1043 OpNum+1 == MI->getNumOperands() ||
1044 !MI->getOperand(OpNum+1).isReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 return true;
Evan Cheng532cdc52009-06-29 07:51:04 +00001046 ++OpNum; // Return the high-part.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 }
1048 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001049
Evan Cheng532cdc52009-06-29 07:51:04 +00001050 printOperand(MI, OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 return false;
1052}
1053
Bob Wilson6c982bb2009-05-19 05:53:42 +00001054bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng532cdc52009-06-29 07:51:04 +00001055 unsigned OpNum, unsigned AsmVariant,
Bob Wilson6c982bb2009-05-19 05:53:42 +00001056 const char *ExtraCode) {
1057 if (ExtraCode && ExtraCode[0])
1058 return true; // Unknown modifier.
Bob Wilson6855b222009-10-13 20:50:28 +00001059
1060 const MachineOperand &MO = MI->getOperand(OpNum);
1061 assert(MO.isReg() && "unexpected inline asm memory operand");
1062 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson6c982bb2009-05-19 05:53:42 +00001063 return false;
1064}
1065
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066void ARMAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
1067 ++EmittedInsts;
1068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 // Call the autogenerated instruction printer routines.
Devang Patel5450fc12009-10-06 02:19:11 +00001070 processDebugLoc(MI, true);
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001071
1072 if (EnableMCInst) {
1073 printInstructionThroughMCStreamer(MI);
1074 } else {
Chris Lattner4c565d82009-10-19 22:33:05 +00001075 int Opc = MI->getOpcode();
1076 if (Opc == ARM::CONSTPOOL_ENTRY)
1077 EmitAlignment(2);
1078
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001079 printInstruction(MI);
1080 }
1081
David Greeneca9b04b2009-11-13 21:34:57 +00001082 if (VerboseAsm)
Chris Lattner32d4cc72009-09-09 23:14:36 +00001083 EmitComments(*MI);
1084 O << '\n';
Devang Patel5450fc12009-10-06 02:19:11 +00001085 processDebugLoc(MI, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086}
1087
Bob Wilsonb5f835e2009-09-30 22:06:26 +00001088void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson5147f112009-09-30 00:23:42 +00001089 if (Subtarget->isTargetDarwin()) {
1090 Reloc::Model RelocM = TM.getRelocationModel();
1091 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1092 // Declare all the text sections up front (before the DWARF sections
1093 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1094 // them together at the beginning of the object file. This helps
1095 // avoid out-of-range branches that are due a fundamental limitation of
1096 // the way symbol offsets are encoded with the current Darwin ARM
1097 // relocations.
Bob Wilson1f9b67a2009-09-30 22:25:37 +00001098 TargetLoweringObjectFileMachO &TLOFMacho =
1099 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1100 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1101 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1102 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1103 if (RelocM == Reloc::DynamicNoPIC) {
1104 const MCSection *sect =
1105 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1106 MCSectionMachO::S_SYMBOL_STUBS,
1107 12, SectionKind::getText());
1108 OutStreamer.SwitchSection(sect);
1109 } else {
1110 const MCSection *sect =
1111 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1112 MCSectionMachO::S_SYMBOL_STUBS,
1113 16, SectionKind::getText());
1114 OutStreamer.SwitchSection(sect);
1115 }
Bob Wilson5147f112009-09-30 00:23:42 +00001116 }
1117 }
1118
Jim Grosbache2fda532009-11-09 00:11:35 +00001119 // Use unified assembler syntax.
1120 O << "\t.syntax unified\n";
Anton Korobeynikov9a2d2302009-06-17 23:43:18 +00001121
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001122 // Emit ARM Build Attributes
1123 if (Subtarget->isTargetELF()) {
1124 // CPU Type
Anton Korobeynikov84529082009-06-01 19:03:17 +00001125 std::string CPUString = Subtarget->getCPUString();
1126 if (CPUString != "generic")
1127 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001128
1129 // FIXME: Emit FPU type
1130 if (Subtarget->hasVFP2())
1131 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1132
1133 // Signal various FP modes.
1134 if (!UnsafeFPMath)
1135 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1136 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1137
1138 if (FiniteOnlyFPMath())
1139 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1140 else
1141 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1142
1143 // 8-bytes alignment stuff.
1144 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1145 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1146
Anton Korobeynikov02e15b82009-08-05 19:04:42 +00001147 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1148 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1149 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1150 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1151
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001152 // FIXME: Should we signal R9 usage?
1153 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154}
1155
Anton Korobeynikov3cc6efa2008-08-07 09:54:23 +00001156
Chris Lattnerb8db7822009-10-19 17:59:19 +00001157void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 if (Subtarget->isTargetDarwin()) {
Chris Lattner21f0cc22009-08-03 22:18:15 +00001159 // All darwin targets use mach-o.
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001160 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattner21f0cc22009-08-03 22:18:15 +00001161 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner52121382009-10-19 18:38:33 +00001162 MachineModuleInfoMachO &MMIMacho =
1163 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001164
Chris Lattner494cb892009-07-15 04:12:33 +00001165 O << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 // Output non-lazy-pointers for external and common global variables.
Chris Lattner52121382009-10-19 18:38:33 +00001168 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1169
1170 if (!Stubs.empty()) {
Chris Lattner72a676a2009-08-10 01:39:42 +00001171 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner73266f92009-08-19 05:49:37 +00001172 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner13089a42009-08-10 18:01:34 +00001173 EmitAlignment(2);
Chris Lattner52121382009-10-19 18:38:33 +00001174 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattnerce409842010-01-17 21:43:43 +00001175 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1176 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chenga65854f2008-12-05 01:06:39 +00001177 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 }
1179
Chris Lattnerd9a6f162009-10-19 18:44:38 +00001180 Stubs = MMIMacho.GetHiddenGVStubList();
1181 if (!Stubs.empty()) {
Chris Lattner73266f92009-08-19 05:49:37 +00001182 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattner05fbaf62009-08-10 18:02:16 +00001183 EmitAlignment(2);
Chris Lattnerce409842010-01-17 21:43:43 +00001184 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1185 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chenga65854f2008-12-05 01:06:39 +00001186 }
1187
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 // Funny Darwin hack: This flag tells the linker that no global symbols
1189 // contain code that falls through to other global symbols (e.g. the obvious
1190 // implementation of multiple entry points). If this doesn't occur, the
1191 // linker can safely perform dead code stripping. Since LLVM never
1192 // generates code that does this, it is always safe to set.
Chris Lattner2d7c8142010-01-23 06:39:22 +00001193 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195}
Anton Korobeynikov74b114b2008-08-17 13:55:10 +00001196
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001197//===----------------------------------------------------------------------===//
1198
1199void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattnera2483d52009-10-20 00:52:47 +00001200 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001201 switch (MI->getOpcode()) {
Chris Lattner6cc1d342009-10-20 05:58:02 +00001202 case ARM::t2MOVi32imm:
1203 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner817d5512009-10-19 22:23:04 +00001204 default: break;
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001205 case TargetInstrInfo::DBG_LABEL:
1206 case TargetInstrInfo::EH_LABEL:
1207 case TargetInstrInfo::GC_LABEL:
1208 printLabel(MI);
1209 return;
1210 case TargetInstrInfo::KILL:
Jakob Stoklund Olesen7f251672009-11-04 19:24:37 +00001211 printKill(MI);
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001212 return;
1213 case TargetInstrInfo::INLINEASM:
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001214 printInlineAsm(MI);
1215 return;
1216 case TargetInstrInfo::IMPLICIT_DEF:
1217 printImplicitDef(MI);
1218 return;
Chris Lattner817d5512009-10-19 22:23:04 +00001219 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1220 // This is a pseudo op for a label + instruction sequence, which looks like:
1221 // LPC0:
1222 // add r0, pc, r0
1223 // This adds the address of LPC0 to r0.
1224
1225 // Emit the label.
1226 // FIXME: MOVE TO SHARED PLACE.
Chris Lattner4c565d82009-10-19 22:33:05 +00001227 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner2743f362009-10-19 22:49:00 +00001228 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge4582d92009-11-06 22:24:13 +00001229 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1230 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner2743f362009-10-19 22:49:00 +00001231 OutStreamer.EmitLabel(Label);
Chris Lattner817d5512009-10-19 22:23:04 +00001232
1233
1234 // Form and emit tha dd.
1235 MCInst AddInst;
1236 AddInst.setOpcode(ARM::ADDrr);
1237 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1238 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1239 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1240 printMCInst(&AddInst);
1241 return;
1242 }
Chris Lattner4c565d82009-10-19 22:33:05 +00001243 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1244 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1245 /// in the function. The first operand is the ID# for this instruction, the
1246 /// second is the index into the MachineConstantPool that this is, the third
1247 /// is the size in bytes of this constant pool entry.
1248 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1249 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1250
1251 EmitAlignment(2);
Chris Lattner3e990112010-01-23 07:00:21 +00001252 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner4c565d82009-10-19 22:33:05 +00001253
1254 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1255 if (MCPE.isMachineConstantPoolEntry())
1256 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1257 else
1258 EmitGlobalConstant(MCPE.Val.ConstVal);
1259
1260 return;
1261 }
Chris Lattnere4eb7342009-10-20 00:40:56 +00001262 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1263 // This is a hack that lowers as a two instruction sequence.
1264 unsigned DstReg = MI->getOperand(0).getReg();
1265 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1266
1267 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1268 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1269
1270 {
1271 MCInst TmpInst;
1272 TmpInst.setOpcode(ARM::MOVi);
1273 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1274 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1275
1276 // Predicate.
1277 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1278 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner37cd7db2009-10-20 00:46:11 +00001279
1280 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattnere4eb7342009-10-20 00:40:56 +00001281 printMCInst(&TmpInst);
1282 O << '\n';
1283 }
1284
1285 {
1286 MCInst TmpInst;
1287 TmpInst.setOpcode(ARM::ORRri);
1288 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1289 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1290 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1291 // Predicate.
1292 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1293 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1294
1295 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1296 printMCInst(&TmpInst);
1297 }
1298 return;
1299 }
Chris Lattner7960fbe2009-10-20 01:11:37 +00001300 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1301 // This is a hack that lowers as a two instruction sequence.
1302 unsigned DstReg = MI->getOperand(0).getReg();
1303 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1304
1305 {
1306 MCInst TmpInst;
1307 TmpInst.setOpcode(ARM::MOVi16);
1308 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1309 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattnere4eb7342009-10-20 00:40:56 +00001310
Chris Lattner7960fbe2009-10-20 01:11:37 +00001311 // Predicate.
1312 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1313 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1314
1315 printMCInst(&TmpInst);
1316 O << '\n';
1317 }
1318
1319 {
1320 MCInst TmpInst;
1321 TmpInst.setOpcode(ARM::MOVTi16);
1322 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1323 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1324 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1325
1326 // Predicate.
1327 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1328 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1329
1330 printMCInst(&TmpInst);
1331 }
1332
1333 return;
1334 }
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001335 }
1336
1337 MCInst TmpInst;
1338 MCInstLowering.Lower(MI, TmpInst);
1339
1340 printMCInst(&TmpInst);
1341}
Daniel Dunbar75b43152009-10-20 05:15:36 +00001342
1343//===----------------------------------------------------------------------===//
1344// Target Registry Stuff
1345//===----------------------------------------------------------------------===//
1346
1347static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1348 unsigned SyntaxVariant,
1349 const MCAsmInfo &MAI,
1350 raw_ostream &O) {
1351 if (SyntaxVariant == 0)
1352 return new ARMInstPrinter(O, MAI, false);
1353 return 0;
1354}
1355
1356// Force static initialization.
1357extern "C" void LLVMInitializeARMAsmPrinter() {
1358 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1359 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1360
1361 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1362 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1363}
1364