blob: 0b7ed096ef72e6e6386ba53b0af6c19b0f42a596 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
18#include "X86Subtarget.h"
19#include "X86RegisterInfo.h"
Gordon Henriksen18ace102008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenek164967f2008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindoladdb88da2007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
26namespace llvm {
27 namespace X86ISD {
28 // X86 Specific DAG Nodes
29 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
Evan Cheng48679f42007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
43 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
47 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
51 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
55 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
57 FSRL,
58
59 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
64 FILD,
65 FILD_FLAG,
66
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
70 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
72 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
76 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
78 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
80 FLD,
81
82 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Dan Gohman9178de12009-08-05 01:29:28 +000088 /// CALL - These operations represent an abstract X86 call
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 CALL,
Dan Gohman9178de12009-08-05 01:29:28 +0000106
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 /// RDTSC_DAG - This operation implements the lowering for
108 /// readcyclecounter
109 RDTSC_DAG,
110
111 /// X86 compare and logical compare instructions.
Evan Cheng904febe2007-09-17 17:42:53 +0000112 CMP, COMI, UCOMI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113
Dan Gohman7fe9b7f2008-12-23 22:45:23 +0000114 /// X86 bit-test instructions.
115 BT,
116
Dan Gohmane7dc7522009-03-23 15:40:10 +0000117 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 /// operand produced by a CMP instruction.
119 SETCC,
120
Chris Lattner039e0372009-03-12 06:46:02 +0000121 /// X86 conditional moves. Operand 0 and operand 1 are the two values
122 /// to select from. Operand 2 is the condition code, and operand 3 is the
123 /// flag operand produced by a CMP or TEST instruction. It also writes a
124 /// flag result.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 CMOV,
126
Dan Gohmane7dc7522009-03-23 15:40:10 +0000127 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
128 /// is the block to branch if condition is true, operand 2 is the
129 /// condition code, and operand 3 is the flag operand produced by a CMP
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 /// or TEST instruction.
131 BRCOND,
132
Dan Gohmane7dc7522009-03-23 15:40:10 +0000133 /// Return with a flag operand. Operand 0 is the chain operand, operand
134 /// 1 is the number of bytes of stack to pop.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 RET_FLAG,
136
137 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
138 REP_STOS,
139
140 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
141 REP_MOVS,
142
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
144 /// at function entry, used for PIC code.
145 GlobalBaseReg,
146
Bill Wendlingfef06052008-09-16 21:48:12 +0000147 /// Wrapper - A wrapper node for TargetConstantPool,
148 /// TargetExternalSymbol, and TargetGlobalAddress.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 Wrapper,
150
151 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
152 /// relative displacements.
153 WrapperRIP,
154
Nate Begemand77e59e2008-02-11 04:19:36 +0000155 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
156 /// i32, corresponds to X86::PEXTRB.
157 PEXTRB,
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
160 /// i32, corresponds to X86::PEXTRW.
161 PEXTRW,
162
Nate Begemand77e59e2008-02-11 04:19:36 +0000163 /// INSERTPS - Insert any element of a 4 x float vector into any element
164 /// of a destination 4 x floatvector.
165 INSERTPS,
166
167 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
168 /// corresponds to X86::PINSRB.
169 PINSRB,
170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRW.
173 PINSRW,
174
Nate Begeman2c87c422009-02-23 08:49:38 +0000175 /// PSHUFB - Shuffle 16 8-bit values within a vector.
176 PSHUFB,
177
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 /// FMAX, FMIN - Floating point max and min.
179 ///
180 FMAX, FMIN,
181
182 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
183 /// approximation. Note that these typically require refinement
184 /// in order to obtain suitable precision.
185 FRSQRT, FRCP,
186
Rafael Espindolabca99f72009-04-08 21:14:34 +0000187 // TLSADDR - Thread Local Storage.
188 TLSADDR,
189
190 // SegmentBaseAddress - The address segment:0
191 SegmentBaseAddress,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192
Evan Cheng40ee6e52008-05-08 00:57:18 +0000193 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000194 EH_RETURN,
195
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000196 /// TC_RETURN - Tail call return.
197 /// operand #0 chain
198 /// operand #1 callee (register or absolute)
199 /// operand #2 stack adjustment
200 /// operand #3 optional in flag
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000201 TC_RETURN,
202
Evan Cheng40ee6e52008-05-08 00:57:18 +0000203 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000204 LCMPXCHG_DAG,
Andrew Lenharth81580822008-03-05 01:15:49 +0000205 LCMPXCHG8_DAG,
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000206
Dale Johannesenf160d802008-10-02 18:53:47 +0000207 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000208 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
209 // Atomic 64-bit binary operations.
Dale Johannesenf160d802008-10-02 18:53:47 +0000210 ATOMADD64_DAG,
211 ATOMSUB64_DAG,
212 ATOMOR64_DAG,
213 ATOMXOR64_DAG,
214 ATOMAND64_DAG,
215 ATOMNAND64_DAG,
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000216 ATOMSWAP64_DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +0000217
Evan Cheng40ee6e52008-05-08 00:57:18 +0000218 // FNSTCW16m - Store FP control world into i16 memory.
219 FNSTCW16m,
220
Evan Chenge9b9c672008-05-09 21:53:03 +0000221 // VZEXT_MOVL - Vector move low and zero extend.
222 VZEXT_MOVL,
223
224 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengdea99362008-05-29 08:22:04 +0000225 VZEXT_LOAD,
226
227 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman03605a02008-07-17 16:51:19 +0000228 VSHL, VSRL,
Nate Begeman543d2142009-04-27 18:41:29 +0000229
230 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman03605a02008-07-17 16:51:19 +0000231 // CMPPD, CMPPS - Vector double/float comparison.
232 CMPPD, CMPPS,
233
234 // PCMP* - Vector integer comparisons.
235 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingae034ed2008-12-12 00:56:36 +0000236 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
237
Dan Gohman99a12192009-03-04 19:44:21 +0000238 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
239 ADD, SUB, SMUL, UMUL,
Evan Chengc3495762009-03-30 21:36:47 +0000240 INC, DEC,
241
242 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher95d79262009-07-29 00:28:05 +0000243 MUL_IMM,
244
245 // PTEST - Vector bitwise comparisons
246 PTEST
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 };
248 }
249
Evan Cheng931a8f42008-01-29 19:34:22 +0000250 /// Define some predicates that are used for node matching.
251 namespace X86 {
252 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
253 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000254 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255
Evan Cheng931a8f42008-01-29 19:34:22 +0000256 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
257 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000258 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng931a8f42008-01-29 19:34:22 +0000260 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
261 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000262 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
Evan Cheng931a8f42008-01-29 19:34:22 +0000264 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
265 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman543d2142009-04-27 18:41:29 +0000266 bool isSHUFPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267
Evan Cheng931a8f42008-01-29 19:34:22 +0000268 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
269 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +0000270 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Evan Cheng931a8f42008-01-29 19:34:22 +0000272 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
273 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
274 /// <2, 3, 2, 3>
Nate Begeman543d2142009-04-27 18:41:29 +0000275 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276
Evan Cheng931a8f42008-01-29 19:34:22 +0000277 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman543d2142009-04-27 18:41:29 +0000278 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
279 bool isMOVLPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280
Evan Cheng931a8f42008-01-29 19:34:22 +0000281 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman543d2142009-04-27 18:41:29 +0000282 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng931a8f42008-01-29 19:34:22 +0000283 /// as well as MOVLHPS.
Nate Begeman543d2142009-04-27 18:41:29 +0000284 bool isMOVHPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
Evan Cheng931a8f42008-01-29 19:34:22 +0000286 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman543d2142009-04-27 18:41:29 +0000288 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289
Evan Cheng931a8f42008-01-29 19:34:22 +0000290 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
291 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman543d2142009-04-27 18:41:29 +0000292 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293
Evan Cheng931a8f42008-01-29 19:34:22 +0000294 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
295 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
296 /// <0, 0, 1, 1>
Nate Begeman543d2142009-04-27 18:41:29 +0000297 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298
Evan Cheng931a8f42008-01-29 19:34:22 +0000299 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
300 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
301 /// <2, 2, 3, 3>
Nate Begeman543d2142009-04-27 18:41:29 +0000302 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
Evan Cheng931a8f42008-01-29 19:34:22 +0000304 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
305 /// specifies a shuffle of elements that is suitable for input to MOVSS,
306 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman543d2142009-04-27 18:41:29 +0000307 bool isMOVLMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308
Evan Cheng931a8f42008-01-29 19:34:22 +0000309 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
310 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000311 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312
Evan Cheng931a8f42008-01-29 19:34:22 +0000313 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
314 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000315 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316
Evan Chenga2497eb2008-09-25 20:50:48 +0000317 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
318 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000319 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Chenga2497eb2008-09-25 20:50:48 +0000320
Evan Cheng931a8f42008-01-29 19:34:22 +0000321 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
322 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
323 /// instructions.
324 unsigned getShuffleSHUFImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325
Evan Cheng931a8f42008-01-29 19:34:22 +0000326 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
327 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
328 /// instructions.
329 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330
Evan Cheng931a8f42008-01-29 19:34:22 +0000331 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
332 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
333 /// instructions.
334 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengb723fb52009-07-30 08:33:02 +0000335
336 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
337 /// constant +0.0.
338 bool isZeroNode(SDValue Elt);
Evan Cheng931a8f42008-01-29 19:34:22 +0000339 }
340
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 //===--------------------------------------------------------------------===//
342 // X86TargetLowering - X86 Implementation of the TargetLowering interface
343 class X86TargetLowering : public TargetLowering {
344 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
345 int RegSaveFrameIndex; // X86-64 vararg func register save area.
346 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
347 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
349 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000350
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000352 explicit X86TargetLowering(X86TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353
Evan Cheng6fb06762007-11-09 01:32:10 +0000354 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
355 /// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000356 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000357 SelectionDAG &DAG) const;
358
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 // Return the number of bytes that a function should pop when it returns (in
360 // addition to the space used by the return address).
361 //
362 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
363
364 // Return the number of bytes that the caller reserves for arguments passed
365 // to this function.
366 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
367
368 /// getStackPtrReg - Return the stack pointer register we are using: either
369 /// ESP or RSP.
370 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng5a67b812008-01-23 23:17:41 +0000371
372 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
373 /// function arguments in the caller parameter area. For X86, aggregates
374 /// that contains are placed at 16-byte boundaries while the rest are at
375 /// 4-byte boundaries.
376 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Cheng8c590372008-05-15 08:39:06 +0000377
378 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000379 /// and store operations as a result of memset, memcpy, and memmove
380 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000381 /// determining it.
382 virtual
Duncan Sands92c43912008-06-06 12:08:01 +0000383 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patelc386c842009-06-05 21:57:13 +0000384 bool isSrcConst, bool isSrcStr,
385 SelectionDAG &DAG) const;
Bill Wendling25a8ae32009-06-30 22:38:32 +0000386
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 /// LowerOperation - Provide custom lowering hooks for some operations.
388 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000389 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390
Duncan Sands7d9834b2008-12-01 11:39:25 +0000391 /// ReplaceNodeResults - Replace the results of node with an illegal result
392 /// type with new values built out of custom code.
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000393 ///
Duncan Sands7d9834b2008-12-01 11:39:25 +0000394 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
395 SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000396
397
Dan Gohman8181bd12008-07-27 21:46:04 +0000398 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
Evan Chenge637db12008-01-30 18:18:23 +0000400 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000401 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402
Mon P Wang078a62d2008-05-05 19:05:59 +0000403
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 /// getTargetNodeName - This method returns the name of a target specific
405 /// DAG node.
406 virtual const char *getTargetNodeName(unsigned Opcode) const;
407
Scott Michel502151f2008-03-10 15:42:14 +0000408 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands4a361272009-01-01 15:52:00 +0000409 virtual MVT getSetCCResultType(MVT VT) const;
Scott Michel502151f2008-03-10 15:42:14 +0000410
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
412 /// in Mask are known to be either zero or one and return them in the
413 /// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +0000414 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000415 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000416 APInt &KnownZero,
417 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 const SelectionDAG &DAG,
419 unsigned Depth = 0) const;
Evan Chengef7be082008-05-12 19:56:52 +0000420
421 virtual bool
422 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
Dan Gohman8181bd12008-07-27 21:46:04 +0000424 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425
Chris Lattner7fce21c2009-07-20 17:51:36 +0000426 virtual bool ExpandInlineAsm(CallInst *CI) const;
427
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 ConstraintType getConstraintType(const std::string &Constraint) const;
429
430 std::vector<unsigned>
431 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000432 MVT VT) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000433
Duncan Sands92c43912008-06-06 12:08:01 +0000434 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesene99fc902008-01-29 02:21:21 +0000435
Chris Lattnera531abc2007-08-25 00:47:38 +0000436 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +0000437 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
438 /// true it means one of the asm constraint of the inline asm instruction
439 /// being processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +0000440 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +0000441 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +0000442 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +0000443 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +0000444 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445
446 /// getRegForInlineAsmConstraint - Given a physical register constraint
447 /// (e.g. {edx}), return the register number and the register class for the
448 /// register. This should only be used for C_Register constraints. On
449 /// error, this returns a register number of 0.
450 std::pair<unsigned, const TargetRegisterClass*>
451 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000452 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453
454 /// isLegalAddressingMode - Return true if the addressing mode represented
455 /// by AM is legal for this target, for a load/store of the specified type.
456 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
457
Evan Cheng27a820a2007-10-26 01:56:11 +0000458 /// isTruncateFree - Return true if it's free to truncate a value of
459 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
460 /// register EAX to i16 by referencing its sub-register AX.
461 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands92c43912008-06-06 12:08:01 +0000462 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000463
464 /// isZExtFree - Return true if any actual instruction that defines a
465 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
466 /// register. This does not necessarily include registers defined in
467 /// unknown ways, such as incoming arguments, or copies from unknown
468 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
469 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
470 /// all instructions that define 32-bit values implicit zero-extend the
471 /// result out to 64 bits.
472 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
473 virtual bool isZExtFree(MVT VT1, MVT VT2) const;
474
Evan Cheng2f5d3a52009-05-28 00:35:15 +0000475 /// isNarrowingProfitable - Return true if it's profitable to narrow
476 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
477 /// from i32 to i8 but not from i32 to i16.
478 virtual bool isNarrowingProfitable(MVT VT1, MVT VT2) const;
479
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 /// isShuffleMaskLegal - Targets can use this to indicate that they only
481 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
482 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
483 /// values are assumed to be legal.
Nate Begemane8f61cb2009-04-29 05:20:52 +0000484 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
485 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486
487 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
488 /// used by Targets can use this to indicate if there is a suitable
489 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
490 /// pool entry.
Nate Begemane8f61cb2009-04-29 05:20:52 +0000491 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
492 MVT VT) const;
Evan Cheng35190fd2008-03-05 01:30:59 +0000493
494 /// ShouldShrinkFPConstant - If true, then instruction selection should
495 /// seek to shrink the FP constant of the specified type to a smaller type
496 /// in order to save space and / or reduce runtime.
Duncan Sands92c43912008-06-06 12:08:01 +0000497 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng35190fd2008-03-05 01:30:59 +0000498 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
499 // expensive than a straight movsd. On the other hand, it's important to
500 // shrink long double fp constant since fldt is very slow.
501 return !X86ScalarSSEf64 || VT == MVT::f80;
502 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000503
504 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
Dan Gohmanf6ff82e2009-08-01 21:25:00 +0000505 /// for tail call optimization. Targets which want to do tail call
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000506 /// optimization should implement this function.
Dan Gohman9178de12009-08-05 01:29:28 +0000507 virtual bool
508 IsEligibleForTailCallOptimization(SDValue Callee,
509 unsigned CalleeCC,
510 bool isVarArg,
511 const SmallVectorImpl<ISD::InputArg> &Ins,
512 SelectionDAG& DAG) const;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000513
Dan Gohmane8b391e2008-04-12 04:36:06 +0000514 virtual const X86Subtarget* getSubtarget() {
515 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000516 }
517
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000518 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
519 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands92c43912008-06-06 12:08:01 +0000520 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000521 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
522 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
523 }
Dan Gohman97805ee2008-08-19 21:32:53 +0000524
Mon P Wang1448aad2008-10-30 08:01:45 +0000525 /// getWidenVectorType: given a vector type, returns the type to widen
526 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
527 /// If there is no vector type that we want to widen to, returns MVT::Other
528 /// When and were to widen is target dependent based on the cost of
529 /// scalarizing vs using the wider vector type.
Dan Gohman0fe66c92009-01-15 17:34:08 +0000530 virtual MVT getWidenVectorType(MVT VT) const;
Mon P Wang1448aad2008-10-30 08:01:45 +0000531
Dan Gohman97805ee2008-08-19 21:32:53 +0000532 /// createFastISel - This method returns a target specific FastISel object,
533 /// or null if the target does not support "fast" ISel.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000534 virtual FastISel *
535 createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000536 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000537 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000538 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000539 DenseMap<const AllocaInst *, int> &
540#ifndef NDEBUG
541 , SmallSet<Instruction*, 8> &
542#endif
543 );
Bill Wendling25a8ae32009-06-30 22:38:32 +0000544
Bill Wendling045f2632009-07-01 18:50:55 +0000545 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000546 virtual unsigned getFunctionAlignment(const Function *F) const;
547
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 private:
549 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
550 /// make the right decision when generating code for different targets.
551 const X86Subtarget *Subtarget;
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000552 const X86RegisterInfo *RegInfo;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000553 const TargetData *TD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554
555 /// X86StackPtr - X86 physical register used as stack ptr.
556 unsigned X86StackPtr;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000557
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000558 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
559 /// floating point ops.
560 /// When SSE is available, use it for f32 operations.
561 /// When SSE2 is available, use it for f64 operations.
562 bool X86ScalarSSEf32;
563 bool X86ScalarSSEf64;
Evan Cheng931a8f42008-01-29 19:34:22 +0000564
Dan Gohman9178de12009-08-05 01:29:28 +0000565 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
566 unsigned CallConv, bool isVarArg,
567 const SmallVectorImpl<ISD::InputArg> &Ins,
568 DebugLoc dl, SelectionDAG &DAG,
569 SmallVectorImpl<SDValue> &InVals);
570 SDValue LowerMemArgument(SDValue Chain,
571 unsigned CallConv,
572 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
573 DebugLoc dl, SelectionDAG &DAG,
574 const CCValAssign &VA, MachineFrameInfo *MFI,
575 unsigned i);
576 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
577 DebugLoc dl, SelectionDAG &DAG,
578 const CCValAssign &VA,
579 ISD::ArgFlagsTy Flags);
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000580
Gordon Henriksen18ace102008-01-05 16:56:59 +0000581 // Call lowering helpers.
Dan Gohman9178de12009-08-05 01:29:28 +0000582 bool IsCalleePop(bool isVarArg, unsigned CallConv);
Dan Gohman8181bd12008-07-27 21:46:04 +0000583 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
584 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +0000585 int FPDiff, DebugLoc dl);
Arnold Schwaighofera38df102008-04-12 18:11:06 +0000586
Dan Gohman9178de12009-08-05 01:29:28 +0000587 CCAssignFn *CCAssignFnForNode(unsigned CallConv) const;
588 NameDecorationStyle NameDecorationForCallConv(unsigned CallConv);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000589 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590
Eli Friedman8c3cb582009-05-23 09:59:16 +0000591 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
592 bool isSigned);
Dale Johannesen747fe522009-06-02 03:12:52 +0000593
Dan Gohman8181bd12008-07-27 21:46:04 +0000594 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
595 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
596 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
597 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
598 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
599 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
600 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
601 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000602 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
603 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000604 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
605 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
606 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
607 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000608 SDValue BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain, SDValue StackSlot,
609 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000610 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000611 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000612 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
613 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000614 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000615 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000616 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
617 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
618 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
619 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
620 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
621 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
622 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
623 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
624 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000625 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000626 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
627 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
628 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
629 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
630 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
631 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
632 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
633 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
634 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
635 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
636 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
637 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wang14edb092008-12-18 21:42:19 +0000638 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +0000639 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling4c134df2008-11-24 19:21:46 +0000640
Dan Gohman8181bd12008-07-27 21:46:04 +0000641 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen9011d872008-09-29 22:25:26 +0000642 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000643 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
644
Dan Gohman9178de12009-08-05 01:29:28 +0000645 virtual SDValue
646 LowerFormalArguments(SDValue Chain,
647 unsigned CallConv, bool isVarArg,
648 const SmallVectorImpl<ISD::InputArg> &Ins,
649 DebugLoc dl, SelectionDAG &DAG,
650 SmallVectorImpl<SDValue> &InVals);
651 virtual SDValue
652 LowerCall(SDValue Chain, SDValue Callee,
653 unsigned CallConv, bool isVarArg, bool isTailCall,
654 const SmallVectorImpl<ISD::OutputArg> &Outs,
655 const SmallVectorImpl<ISD::InputArg> &Ins,
656 DebugLoc dl, SelectionDAG &DAG,
657 SmallVectorImpl<SDValue> &InVals);
658
659 virtual SDValue
660 LowerReturn(SDValue Chain,
661 unsigned CallConv, bool isVarArg,
662 const SmallVectorImpl<ISD::OutputArg> &Outs,
663 DebugLoc dl, SelectionDAG &DAG);
664
Duncan Sands7d9834b2008-12-01 11:39:25 +0000665 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
666 SelectionDAG &DAG, unsigned NewOp);
667
Dale Johannesen9e746372009-02-03 22:26:34 +0000668 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000669 SDValue Chain,
670 SDValue Dst, SDValue Src,
671 SDValue Size, unsigned Align,
Bill Wendling4b2e3782008-10-01 00:59:58 +0000672 const Value *DstSV, uint64_t DstSVOff);
Dale Johannesen9e746372009-02-03 22:26:34 +0000673 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000674 SDValue Chain,
675 SDValue Dst, SDValue Src,
676 SDValue Size, unsigned Align,
677 bool AlwaysInline,
678 const Value *DstSV, uint64_t DstSVOff,
679 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang078a62d2008-05-05 19:05:59 +0000680
681 /// Utility function to emit atomic bitwise operations (and, or, xor).
682 // It takes the bitwise instruction to expand, the associated machine basic
683 // block, and the associated X86 opcodes for reg/reg and reg/imm.
684 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
685 MachineInstr *BInstr,
686 MachineBasicBlock *BB,
687 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +0000688 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +0000689 unsigned loadOpc,
690 unsigned cxchgOpc,
691 unsigned copyOpc,
692 unsigned notOpc,
693 unsigned EAXreg,
694 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +0000695 bool invSrc = false) const;
Dale Johannesenf160d802008-10-02 18:53:47 +0000696
697 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
698 MachineInstr *BInstr,
699 MachineBasicBlock *BB,
700 unsigned regOpcL,
701 unsigned regOpcH,
702 unsigned immOpcL,
703 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +0000704 bool invSrc = false) const;
Mon P Wang078a62d2008-05-05 19:05:59 +0000705
706 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingb23a6e22009-03-26 01:46:56 +0000707 /// instruction to expand, the associated basic block, and the associated
708 /// cmov opcode for moving the min or max value.
Mon P Wang078a62d2008-05-05 19:05:59 +0000709 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
710 MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +0000711 unsigned cmovOpc) const;
Dan Gohman99a12192009-03-04 19:44:21 +0000712
713 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000714 /// equivalent, for use with the given x86 condition code.
715 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman99a12192009-03-04 19:44:21 +0000716
717 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000718 /// equivalent, for use with the given x86 condition code.
719 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
720 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 };
Evan Cheng5a0f5912008-09-03 00:03:49 +0000722
723 namespace X86 {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000724 FastISel *createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000725 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000726 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000727 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000728 DenseMap<const AllocaInst *, int> &
729#ifndef NDEBUG
730 , SmallSet<Instruction*, 8> &
731#endif
732 );
Evan Cheng5a0f5912008-09-03 00:03:49 +0000733 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734}
735
736#endif // X86ISELLOWERING_H