blob: 57046b826ee9d7b7ea7a0e2ae651cb2e9353d0f0 [file] [log] [blame]
Chris Lattnerbbe664c2004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattneree6b5f62003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukman01c16382003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnerda10f192006-03-24 18:52:35 +000015// Include all information about LLVM intrinsics.
16include "llvm/Intrinsics.td"
Chris Lattner7c289522003-07-30 05:50:12 +000017
18//===----------------------------------------------------------------------===//
19// Register file description - These classes are used to fill in the target
Chris Lattnerccc8ed72005-10-04 05:09:20 +000020// description classes.
Chris Lattner7c289522003-07-30 05:50:12 +000021
Chris Lattnerccc8ed72005-10-04 05:09:20 +000022class RegisterClass; // Forward def
Chris Lattner7c289522003-07-30 05:50:12 +000023
Chris Lattnerb2286572004-09-14 04:17:02 +000024// Register - You should define one instance of this class for each register
25// in the target machine. String n will become the "name" of the register.
Chris Lattneref242b12005-09-30 04:13:23 +000026class Register<string n> {
Misha Brukman01c16382003-05-29 18:48:17 +000027 string Namespace = "";
Chris Lattnerb2286572004-09-14 04:17:02 +000028 string Name = n;
Chris Lattnerb4d83c12004-08-21 02:17:39 +000029
30 // SpillSize - If this value is set to a non-zero value, it is the size in
31 // bits of the spill slot required to hold this register. If this value is
32 // set to zero, the information is inferred from any register classes the
33 // register belongs to.
34 int SpillSize = 0;
35
36 // SpillAlignment - This value is used to specify the alignment required for
37 // spilling the register. Like SpillSize, this should only be explicitly
38 // specified if the register is not in a register class.
39 int SpillAlignment = 0;
Chris Lattner76bf8682003-08-03 22:12:37 +000040
Chris Lattneref242b12005-09-30 04:13:23 +000041 // Aliases - A list of registers that this register overlaps with. A read or
42 // modification of this register can potentially read or modifie the aliased
43 // registers.
44 //
45 list<Register> Aliases = [];
Jim Laskey8da17b22006-03-24 21:13:21 +000046
47 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
48 // These values can be determined by locating the <target>.h file in the
49 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
50 // order of these names correspond to the enumeration used by gcc. A value of
51 // -1 indicates that the gcc number is undefined.
52 int DwarfNumber = -1;
Misha Brukman01c16382003-05-29 18:48:17 +000053}
54
Chris Lattnerb2286572004-09-14 04:17:02 +000055// RegisterGroup - This can be used to define instances of Register which
56// need to specify aliases.
57// List "aliases" specifies which registers are aliased to this one. This
58// allows the code generator to be careful not to put two values with
59// overlapping live ranges into registers which alias.
60class RegisterGroup<string n, list<Register> aliases> : Register<n> {
61 let Aliases = aliases;
Chris Lattner7c289522003-07-30 05:50:12 +000062}
63
64// RegisterClass - Now that all of the registers are defined, and aliases
65// between registers are defined, specify which registers belong to which
66// register classes. This also defines the default allocation order of
67// registers by register allocators.
68//
Nate Begeman6510b222005-12-01 04:51:06 +000069class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner1ff95402005-08-19 18:48:48 +000070 list<Register> regList> {
71 string Namespace = namespace;
72
Chris Lattner506efda2006-05-14 02:05:19 +000073 // RegType - Specify the list ValueType of the registers in this register
74 // class. Note that all registers in a register class must have the same
Chris Lattner94ae9d32006-05-15 18:35:02 +000075 // ValueTypes. This is a list because some targets permit storing different
76 // types in same register, for example vector values with 128-bit total size,
77 // but different count/size of items, like SSE on x86.
Chris Lattner0ad13612003-07-30 22:16:41 +000078 //
Nate Begeman6510b222005-12-01 04:51:06 +000079 list<ValueType> RegTypes = regTypes;
80
81 // Size - Specify the spill size in bits of the registers. A default value of
82 // zero lets tablgen pick an appropriate size.
83 int Size = 0;
Chris Lattner0ad13612003-07-30 22:16:41 +000084
85 // Alignment - Specify the alignment required of the registers when they are
86 // stored or loaded to memory.
87 //
Chris Lattner7c289522003-07-30 05:50:12 +000088 int Alignment = alignment;
Chris Lattner0ad13612003-07-30 22:16:41 +000089
90 // MemberList - Specify which registers are in this class. If the
91 // allocation_order_* method are not specified, this also defines the order of
92 // allocation used by the register allocator.
93 //
Chris Lattner7c289522003-07-30 05:50:12 +000094 list<Register> MemberList = regList;
Chris Lattner0ad13612003-07-30 22:16:41 +000095
Chris Lattnerecbce612005-08-19 19:13:20 +000096 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
97 // code into a generated register class. The normal usage of this is to
98 // overload virtual methods.
99 code MethodProtos = [{}];
100 code MethodBodies = [{}];
Chris Lattner7c289522003-07-30 05:50:12 +0000101}
102
103
104//===----------------------------------------------------------------------===//
Jim Laskey8da17b22006-03-24 21:13:21 +0000105// DwarfRegNum - This class provides a mapping of the llvm register enumeration
106// to the register numbering used by gcc and gdb. These values are used by a
107// debug information writer (ex. DwarfWriter) to describe where values may be
108// located during execution.
109class DwarfRegNum<int N> {
110 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
111 // These values can be determined by locating the <target>.h file in the
112 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
113 // order of these names correspond to the enumeration used by gcc. A value of
114 // -1 indicates that the gcc number is undefined.
115 int DwarfNumber = N;
116}
117
118//===----------------------------------------------------------------------===//
Jim Laskey53842142005-10-19 19:51:16 +0000119// Pull in the common support for scheduling
120//
121include "../TargetSchedule.td"
122
Evan Cheng58e84a62005-12-14 22:02:59 +0000123class Predicate; // Forward def
Jim Laskey53842142005-10-19 19:51:16 +0000124
125//===----------------------------------------------------------------------===//
Chris Lattnera5100d92003-08-03 18:18:31 +0000126// Instruction set description - These classes correspond to the C++ classes in
127// the Target/TargetInstrInfo.h file.
Chris Lattner7c289522003-07-30 05:50:12 +0000128//
Misha Brukman01c16382003-05-29 18:48:17 +0000129class Instruction {
Chris Lattner33c23dd2004-08-01 09:36:44 +0000130 string Name = ""; // The opcode string for this instruction
Misha Brukman01c16382003-05-29 18:48:17 +0000131 string Namespace = "";
132
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000133 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerc1392032004-08-01 04:40:43 +0000134 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000135
136 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
137 // otherwise, uninitialized.
138 list<dag> Pattern;
139
140 // The follow state will eventually be inferred automatically from the
141 // instruction pattern.
142
143 list<Register> Uses = []; // Default to using no non-operand registers
144 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukman01c16382003-05-29 18:48:17 +0000145
Evan Cheng58e84a62005-12-14 22:02:59 +0000146 // Predicates - List of predicates which will be turned into isel matching
147 // code.
148 list<Predicate> Predicates = [];
149
Evan Chengf5e1dc22006-04-19 20:38:28 +0000150 // Added complexity passed onto matching pattern.
151 int AddedComplexity = 0;
Evan Cheng59413202006-04-19 18:07:24 +0000152
Misha Brukman01c16382003-05-29 18:48:17 +0000153 // These bits capture information about the high-level semantics of the
154 // instruction.
Chris Lattner84c40c12003-07-29 23:02:49 +0000155 bit isReturn = 0; // Is this instruction a return instruction?
156 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2a809f62004-07-31 02:07:07 +0000157 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000158 bit isCall = 0; // Is this instruction a call instruction?
Nate Begeman8d5c5032004-09-28 21:29:00 +0000159 bit isLoad = 0; // Is this instruction a load instruction?
160 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000161 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner273f2282005-01-02 02:27:48 +0000162 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
163 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner84c40c12003-07-29 23:02:49 +0000164 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner7baaf092004-09-28 18:34:14 +0000165 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnere3cbf822005-08-26 20:55:40 +0000166 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chengf8ac8142005-12-04 08:13:17 +0000167 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng2b4ea792005-12-26 09:11:45 +0000168 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey53842142005-10-19 19:51:16 +0000169
Chris Lattnercedc6f42006-01-27 01:46:15 +0000170 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000171}
172
Evan Cheng58e84a62005-12-14 22:02:59 +0000173/// Predicates - These are extra conditionals which are turned into instruction
174/// selector matching code. Currently each predicate is just a string.
175class Predicate<string cond> {
176 string CondString = cond;
177}
178
179class Requires<list<Predicate> preds> {
180 list<Predicate> Predicates = preds;
181}
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000182
Chris Lattnerc1392032004-08-01 04:40:43 +0000183/// ops definition - This is just a simple marker used to identify the operands
184/// list for an instruction. This should be used like this:
185/// (ops R32:$dst, R32:$src) or something similar.
186def ops;
Chris Lattner52d2f142004-08-11 01:53:34 +0000187
Chris Lattner329cdc32005-08-18 23:17:07 +0000188/// variable_ops definition - Mark this instruction as taking a variable number
189/// of operands.
190def variable_ops;
191
Chris Lattner52d2f142004-08-11 01:53:34 +0000192/// Operand Types - These provide the built-in operand types that may be used
193/// by a target. Targets can optionally provide their own operand types as
194/// needed, though this should not be needed for RISC targets.
195class Operand<ValueType ty> {
Chris Lattner52d2f142004-08-11 01:53:34 +0000196 ValueType Type = ty;
197 string PrintMethod = "printOperand";
Chris Lattnerbe7a2ff2005-11-19 07:00:10 +0000198 int NumMIOperands = 1;
199 dag MIOperandInfo = (ops);
Chris Lattner52d2f142004-08-11 01:53:34 +0000200}
201
Chris Lattnerfa146832004-08-15 05:37:00 +0000202def i1imm : Operand<i1>;
Chris Lattner52d2f142004-08-11 01:53:34 +0000203def i8imm : Operand<i8>;
204def i16imm : Operand<i16>;
205def i32imm : Operand<i32>;
206def i64imm : Operand<i64>;
Chris Lattnera5100d92003-08-03 18:18:31 +0000207
Chris Lattner175580c2004-08-14 22:50:53 +0000208// InstrInfo - This class should only be instantiated once to provide parameters
209// which are global to the the target machine.
210//
211class InstrInfo {
Chris Lattner175580c2004-08-14 22:50:53 +0000212 // If the target wants to associate some target-specific information with each
213 // instruction, it should provide these two lists to indicate how to assemble
214 // the target specific information into the 32 bits available.
215 //
216 list<string> TSFlagsFields = [];
217 list<int> TSFlagsShifts = [];
Misha Brukman99ee67a2004-10-14 05:53:40 +0000218
219 // Target can specify its instructions in either big or little-endian formats.
220 // For instance, while both Sparc and PowerPC are big-endian platforms, the
221 // Sparc manual specifies its instructions in the format [31..0] (big), while
222 // PowerPC specifies them using the format [0..31] (little).
223 bit isLittleEndianEncoding = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000224}
225
Chris Lattnercedc6f42006-01-27 01:46:15 +0000226// Standard Instructions.
227def PHI : Instruction {
228 let OperandList = (ops variable_ops);
229 let AsmString = "PHINODE";
Chris Lattnerde321a82006-05-01 17:00:49 +0000230 let Namespace = "TargetInstrInfo";
Chris Lattnercedc6f42006-01-27 01:46:15 +0000231}
232def INLINEASM : Instruction {
233 let OperandList = (ops variable_ops);
234 let AsmString = "";
Chris Lattnerde321a82006-05-01 17:00:49 +0000235 let Namespace = "TargetInstrInfo";
Chris Lattnercedc6f42006-01-27 01:46:15 +0000236}
237
Chris Lattner175580c2004-08-14 22:50:53 +0000238//===----------------------------------------------------------------------===//
239// AsmWriter - This class can be implemented by targets that need to customize
240// the format of the .s file writer.
241//
242// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
243// on X86 for example).
244//
245class AsmWriter {
246 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
247 // class. Generated AsmWriter classes are always prefixed with the target
248 // name.
249 string AsmWriterClassName = "AsmPrinter";
250
251 // InstFormatName - AsmWriters can specify the name of the format string to
252 // print instructions with.
253 string InstFormatName = "AsmString";
Chris Lattner0fa20662004-10-03 19:34:18 +0000254
255 // Variant - AsmWriters can be of multiple different variants. Variants are
256 // used to support targets that need to emit assembly code in ways that are
257 // mostly the same for different targets, but have minor differences in
258 // syntax. If the asmstring contains {|} characters in them, this integer
259 // will specify which alternative to use. For example "{x|y|z}" with Variant
260 // == 1, will expand to "y".
261 int Variant = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000262}
263def DefaultAsmWriter : AsmWriter;
264
265
Chris Lattnera5100d92003-08-03 18:18:31 +0000266//===----------------------------------------------------------------------===//
267// Target - This class contains the "global" target information
268//
269class Target {
270 // CalleeSavedRegisters - As you might guess, this is a list of the callee
271 // saved registers for a target.
272 list<Register> CalleeSavedRegisters = [];
273
274 // PointerType - Specify the value type to be used to represent pointers in
275 // this target. Typically this is an i32 or i64 type.
276 ValueType PointerType;
277
Chris Lattner175580c2004-08-14 22:50:53 +0000278 // InstructionSet - Instruction set description for this target.
Chris Lattnera5100d92003-08-03 18:18:31 +0000279 InstrInfo InstructionSet;
Chris Lattner175580c2004-08-14 22:50:53 +0000280
Chris Lattner0fa20662004-10-03 19:34:18 +0000281 // AssemblyWriters - The AsmWriter instances available for this target.
282 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukman01c16382003-05-29 18:48:17 +0000283}
Chris Lattner244883e2003-08-04 21:07:37 +0000284
Chris Lattner244883e2003-08-04 21:07:37 +0000285//===----------------------------------------------------------------------===//
Jim Laskey0de87962005-10-19 13:34:52 +0000286// SubtargetFeature - A characteristic of the chip set.
287//
Evan Cheng19c95502006-01-27 08:09:42 +0000288class SubtargetFeature<string n, string a, string v, string d> {
Jim Laskey0de87962005-10-19 13:34:52 +0000289 // Name - Feature name. Used by command line (-mattr=) to determine the
290 // appropriate target chip.
291 //
292 string Name = n;
293
Jim Laskeyf0c2be42005-10-26 17:28:23 +0000294 // Attribute - Attribute to be set by feature.
295 //
296 string Attribute = a;
297
Evan Cheng19c95502006-01-27 08:09:42 +0000298 // Value - Value the attribute to be set to by feature.
299 //
300 string Value = v;
301
Jim Laskey0de87962005-10-19 13:34:52 +0000302 // Desc - Feature description. Used by command line (-mattr=) to display help
303 // information.
304 //
305 string Desc = d;
306}
307
308//===----------------------------------------------------------------------===//
309// Processor chip sets - These values represent each of the chip sets supported
310// by the scheduler. Each Processor definition requires corresponding
311// instruction itineraries.
312//
313class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
314 // Name - Chip set name. Used by command line (-mcpu=) to determine the
315 // appropriate target chip.
316 //
317 string Name = n;
318
319 // ProcItin - The scheduling information for the target processor.
320 //
321 ProcessorItineraries ProcItin = pi;
322
323 // Features - list of
Jim Laskeyf5fc2cb2005-10-21 19:05:19 +0000324 list<SubtargetFeature> Features = f;
Jim Laskey0de87962005-10-19 13:34:52 +0000325}
326
327//===----------------------------------------------------------------------===//
Chris Lattner17f2cf02005-10-10 06:00:30 +0000328// Pull in the common support for DAG isel generation
Chris Lattner244883e2003-08-04 21:07:37 +0000329//
Chris Lattner17f2cf02005-10-10 06:00:30 +0000330include "../TargetSelectionDAG.td"