blob: e52012f3985d8af30f54230afb7fda864d997a30 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000239 // FIXME: This really should derive from InstTemplate instead, as pseudos
240 // don't need encoding information. TableGen doesn't like that
241 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000242 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000243 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let OutOperandList = oops;
245 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000246 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000247 let Pattern = pattern;
248}
249
Jim Grosbach53694262010-11-18 01:15:56 +0000250// PseudoInst that's ARM-mode only.
251class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
252 string asm, list<dag> pattern>
253 : PseudoInst<oops, iops, itin, asm, pattern> {
254 list<Predicate> Predicates = [IsARM];
255}
256
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000259class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000260 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000261 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000262 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000263 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000264 bits<4> p;
265 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000266 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000267 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000268 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000269 let Pattern = pattern;
270 list<Predicate> Predicates = [IsARM];
271}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000272
Jim Grosbachf6b28622009-12-14 18:31:20 +0000273// A few are not predicable
274class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000275 IndexMode im, Format f, InstrItinClass itin,
276 string opc, string asm, string cstr,
277 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000278 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
279 let OutOperandList = oops;
280 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000281 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000282 let Pattern = pattern;
283 let isPredicable = 0;
284 list<Predicate> Predicates = [IsARM];
285}
Evan Cheng37f25d92008-08-28 23:39:26 +0000286
Bill Wendling4822bce2010-08-30 01:47:35 +0000287// Same as I except it can optionally modify CPSR. Note it's modeled as an input
288// operand since by default it's a zero register. It will become an implicit def
289// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000290class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000291 IndexMode im, Format f, InstrItinClass itin,
292 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000293 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000294 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000295 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000296 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000297 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000298 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000299
Evan Cheng37f25d92008-08-28 23:39:26 +0000300 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000301 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000302 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000303 let Pattern = pattern;
304 list<Predicate> Predicates = [IsARM];
305}
306
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000307// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000308class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000309 IndexMode im, Format f, InstrItinClass itin,
310 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000311 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000312 let OutOperandList = oops;
313 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000314 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000315 let Pattern = pattern;
316 list<Predicate> Predicates = [IsARM];
317}
318
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000319class AI<dag oops, dag iops, Format f, InstrItinClass itin,
320 string opc, string asm, list<dag> pattern>
321 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
322 opc, asm, "", pattern>;
323class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
325 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
326 opc, asm, "", pattern>;
327class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000328 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000329 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000330 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000331class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000332 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000333 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000334 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000335
336// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000337class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
338 string opc, string asm, list<dag> pattern>
339 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
340 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000341 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000343class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
344 string asm, list<dag> pattern>
345 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
346 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000347 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000348}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000349class ABXIx2<dag oops, dag iops, InstrItinClass itin,
350 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000351 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000352 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000353
354// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000355class JTI<dag oops, dag iops, InstrItinClass itin,
356 string asm, list<dag> pattern>
357 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000358 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000359
Jim Grosbach5278eb82009-12-11 01:42:04 +0000360// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
364 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000365 bits<4> Rt;
366 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000367 let Inst{27-23} = 0b00011;
368 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000369 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000370 let Inst{19-16} = Rn;
371 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000372 let Inst{11-0} = 0b111110011111;
373}
374class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
376 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
377 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000378 bits<4> Rd;
379 bits<4> Rt;
380 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000381 let Inst{27-23} = 0b00011;
382 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000383 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000384 let Inst{19-16} = Rn;
385 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000386 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000387 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000388}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000389class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
390 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
391 bits<4> Rt;
392 bits<4> Rt2;
393 bits<4> Rn;
394 let Inst{27-23} = 0b00010;
395 let Inst{22} = b;
396 let Inst{21-20} = 0b00;
397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Rt;
399 let Inst{11-4} = 0b00001001;
400 let Inst{3-0} = Rt2;
401}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000402
Evan Cheng0d14fc82008-09-01 01:51:14 +0000403// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000404class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
406 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
407 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000408 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000409 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000410}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000411class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
412 string opc, string asm, list<dag> pattern>
413 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
414 opc, asm, "", pattern> {
415 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000416 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000417}
418class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000419 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000420 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000421 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000422 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000423 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000424}
Bob Wilson01135592010-03-23 17:23:59 +0000425class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000426 string opc, string asm, list<dag> pattern>
427 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
428 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000429
Evan Cheng0d14fc82008-09-01 01:51:14 +0000430
Evan Cheng93912732008-09-01 01:27:33 +0000431// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000432
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000434class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000435 Format f, InstrItinClass itin, string opc, string asm,
436 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000437 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
438 "", pattern> {
439 let Inst{27-25} = op;
440 let Inst{24} = 1; // 24 == P
441 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000442 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000443 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000444 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000445}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000446// Indexed load/stores
447class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
448 IndexMode im, Format f, InstrItinClass itin, string opc,
449 string asm, string cstr, list<dag> pattern>
450 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
451 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000452 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000453 let Inst{27-26} = 0b01;
454 let Inst{24} = isPre; // P bit
455 let Inst{22} = isByte; // B bit
456 let Inst{21} = isPre; // W bit
457 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000458 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000459}
460
Bob Wilson01135592010-03-23 17:23:59 +0000461class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462 string asm, list<dag> pattern>
463 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000464 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000465 let Inst{20} = 1; // L bit
466 let Inst{21} = 0; // W bit
467 let Inst{22} = 0; // B bit
468 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000469 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000470}
Bob Wilson01135592010-03-23 17:23:59 +0000471class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472 string asm, list<dag> pattern>
473 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000474 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000475 let Inst{20} = 1; // L bit
476 let Inst{21} = 0; // W bit
477 let Inst{22} = 1; // B bit
478 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000479 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000480}
Evan Cheng17222df2008-08-31 19:02:21 +0000481
Evan Cheng93912732008-09-01 01:27:33 +0000482// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000483class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
484 string asm, list<dag> pattern>
485 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000486 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000487 let Inst{20} = 0; // L bit
488 let Inst{21} = 0; // W bit
489 let Inst{22} = 0; // B bit
490 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000491 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000492}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
494 string asm, list<dag> pattern>
495 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000496 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000497 let Inst{20} = 0; // L bit
498 let Inst{21} = 0; // W bit
499 let Inst{22} = 1; // B bit
500 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000501 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000502}
Evan Cheng93912732008-09-01 01:27:33 +0000503
Evan Cheng0d14fc82008-09-01 01:51:14 +0000504// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000505class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000506 string opc, string asm, list<dag> pattern>
507 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
508 opc, asm, "", pattern>;
509class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
510 string asm, list<dag> pattern>
511 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
512 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000513
Jim Grosbach160f8f02010-11-18 00:46:58 +0000514
515class AI3ld<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
516 string opc, string asm, list<dag> pattern>
517 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
518 opc, asm, "", pattern> {
519 bits<14> addr;
520 bits<4> Rt;
521 let Inst{27-25} = 0b000;
522 let Inst{24} = 1; // P bit
523 let Inst{23} = addr{8}; // U bit
524 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
525 let Inst{21} = 0; // W bit
526 let Inst{20} = 1; // L bit
527 let Inst{19-16} = addr{12-9}; // Rn
528 let Inst{15-12} = Rt; // Rt
529 let Inst{11-8} = addr{7-4}; // imm7_4/zero
530 let Inst{7-4} = op;
531 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
532}
Evan Cheng840917b2008-09-01 07:00:14 +0000533// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000534class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
535 string opc, string asm, list<dag> pattern>
536 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
537 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000538 let Inst{4} = 1;
539 let Inst{5} = 0; // H bit
540 let Inst{6} = 1; // S bit
541 let Inst{7} = 1;
542 let Inst{20} = 0; // L bit
543 let Inst{21} = 0; // W bit
544 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000545 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000546}
547
548// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000549class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
550 string opc, string asm, list<dag> pattern>
551 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
552 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000553 bits<14> addr;
554 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000555 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000556 let Inst{24} = 1; // P bit
557 let Inst{23} = addr{8}; // U bit
558 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
559 let Inst{21} = 0; // W bit
560 let Inst{20} = 0; // L bit
561 let Inst{19-16} = addr{12-9}; // Rn
562 let Inst{15-12} = Rt; // Rt
563 let Inst{11-8} = addr{7-4}; // imm7_4/zero
564 let Inst{7-4} = 0b1011;
565 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000566}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000567class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
568 string asm, list<dag> pattern>
569 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000570 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000571 let Inst{4} = 1;
572 let Inst{5} = 1; // H bit
573 let Inst{6} = 0; // S bit
574 let Inst{7} = 1;
575 let Inst{20} = 0; // L bit
576 let Inst{21} = 0; // W bit
577 let Inst{24} = 1; // P bit
578}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000579class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
580 string opc, string asm, list<dag> pattern>
581 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
582 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000583 let Inst{4} = 1;
584 let Inst{5} = 1; // H bit
585 let Inst{6} = 1; // S bit
586 let Inst{7} = 1;
587 let Inst{20} = 0; // L bit
588 let Inst{21} = 0; // W bit
589 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000590 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000591}
592
593// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000594class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
595 string opc, string asm, string cstr, list<dag> pattern>
596 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
597 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000598 let Inst{4} = 1;
599 let Inst{5} = 1; // H bit
600 let Inst{6} = 0; // S bit
601 let Inst{7} = 1;
602 let Inst{20} = 1; // L bit
603 let Inst{21} = 1; // W bit
604 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000605 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000606}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000607class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
608 string opc, string asm, string cstr, list<dag> pattern>
609 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
610 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000611 bits<14> addr;
612 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000613 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000614 let Inst{24} = 1; // P bit
615 let Inst{23} = addr{8}; // U bit
616 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
617 let Inst{21} = 1; // W bit
618 let Inst{20} = 1; // L bit
619 let Inst{19-16} = addr{12-9}; // Rn
620 let Inst{15-12} = Rt; // Rt
621 let Inst{11-8} = addr{7-4}; // imm7_4/zero
622 let Inst{7-4} = 0b1111;
623 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000624}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000625class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
626 string opc, string asm, string cstr, list<dag> pattern>
627 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
628 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000629 let Inst{4} = 1;
630 let Inst{5} = 0; // H bit
631 let Inst{6} = 1; // S bit
632 let Inst{7} = 1;
633 let Inst{20} = 1; // L bit
634 let Inst{21} = 1; // W bit
635 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000636 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000637}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000638class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
639 string opc, string asm, string cstr, list<dag> pattern>
640 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
641 opc, asm, cstr, pattern> {
642 let Inst{4} = 1;
643 let Inst{5} = 0; // H bit
644 let Inst{6} = 1; // S bit
645 let Inst{7} = 1;
646 let Inst{20} = 0; // L bit
647 let Inst{21} = 1; // W bit
648 let Inst{24} = 1; // P bit
649 let Inst{27-25} = 0b000;
650}
651
Evan Cheng840917b2008-09-01 07:00:14 +0000652
653// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000654class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
655 string opc, string asm, string cstr, list<dag> pattern>
656 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
657 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000658 let Inst{4} = 1;
659 let Inst{5} = 1; // H bit
660 let Inst{6} = 0; // S bit
661 let Inst{7} = 1;
662 let Inst{20} = 0; // L bit
663 let Inst{21} = 1; // W bit
664 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000665 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000666}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000667class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
668 string opc, string asm, string cstr, list<dag> pattern>
669 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
670 opc, asm, cstr, pattern> {
671 let Inst{4} = 1;
672 let Inst{5} = 1; // H bit
673 let Inst{6} = 1; // S bit
674 let Inst{7} = 1;
675 let Inst{20} = 0; // L bit
676 let Inst{21} = 1; // W bit
677 let Inst{24} = 1; // P bit
678 let Inst{27-25} = 0b000;
679}
Evan Cheng840917b2008-09-01 07:00:14 +0000680
681// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000682class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
683 string opc, string asm, string cstr, list<dag> pattern>
684 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
685 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000686 let Inst{4} = 1;
687 let Inst{5} = 1; // H bit
688 let Inst{6} = 0; // S bit
689 let Inst{7} = 1;
690 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000691 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000692 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000693 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000694}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000695class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
696 string opc, string asm, string cstr, list<dag> pattern>
697 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
698 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000699 bits<10> offset;
700 bits<4> Rt;
701 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000702 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000703 let Inst{24} = 0; // P bit
704 let Inst{23} = offset{8}; // U bit
705 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
706 let Inst{21} = 0; // W bit
707 let Inst{20} = 1; // L bit
708 let Inst{19-16} = Rn; // Rn
709 let Inst{15-12} = Rt; // Rt
710 let Inst{11-8} = offset{7-4}; // imm7_4/zero
711 let Inst{7-4} = 0b1111;
712 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000713}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000714class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
715 string opc, string asm, string cstr, list<dag> pattern>
716 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
717 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000718 let Inst{4} = 1;
719 let Inst{5} = 0; // H bit
720 let Inst{6} = 1; // S bit
721 let Inst{7} = 1;
722 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000723 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000724 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000725 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000726}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000727class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
728 string opc, string asm, string cstr, list<dag> pattern>
729 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
730 opc, asm, cstr, pattern> {
731 let Inst{4} = 1;
732 let Inst{5} = 0; // H bit
733 let Inst{6} = 1; // S bit
734 let Inst{7} = 1;
735 let Inst{20} = 0; // L bit
736 let Inst{21} = 0; // W bit
737 let Inst{24} = 0; // P bit
738 let Inst{27-25} = 0b000;
739}
Evan Cheng840917b2008-09-01 07:00:14 +0000740
741// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000742class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
743 string opc, string asm, string cstr, list<dag> pattern>
744 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
745 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000746 let Inst{4} = 1;
747 let Inst{5} = 1; // H bit
748 let Inst{6} = 0; // S bit
749 let Inst{7} = 1;
750 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000751 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000752 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000753 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000754}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000755class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
756 string opc, string asm, string cstr, list<dag> pattern>
757 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
758 opc, asm, cstr, pattern> {
759 let Inst{4} = 1;
760 let Inst{5} = 1; // H bit
761 let Inst{6} = 1; // S bit
762 let Inst{7} = 1;
763 let Inst{20} = 0; // L bit
764 let Inst{21} = 0; // W bit
765 let Inst{24} = 0; // P bit
766 let Inst{27-25} = 0b000;
767}
Evan Cheng840917b2008-09-01 07:00:14 +0000768
Evan Cheng0d14fc82008-09-01 01:51:14 +0000769// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000770class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
771 string asm, string cstr, list<dag> pattern>
772 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
773 bits<4> p;
774 bits<16> regs;
775 bits<4> Rn;
776 let Inst{31-28} = p;
777 let Inst{27-25} = 0b100;
778 let Inst{22} = 0; // S bit
779 let Inst{19-16} = Rn;
780 let Inst{15-0} = regs;
781}
Evan Cheng37f25d92008-08-28 23:39:26 +0000782
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000783// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000784class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
785 string opc, string asm, list<dag> pattern>
786 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
787 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000788 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000789 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000790 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000791}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000792class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
793 string opc, string asm, list<dag> pattern>
794 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
795 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000796 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000797 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000798}
799
800// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000801class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
802 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000803 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
804 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000805 bits<4> Rd;
806 bits<4> Rn;
807 bits<4> Rm;
808 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000809 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000810 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000811 let Inst{19-16} = Rd;
812 let Inst{11-8} = Rm;
813 let Inst{3-0} = Rn;
814}
815// MSW multiple w/ Ra operand
816class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
817 InstrItinClass itin, string opc, string asm, list<dag> pattern>
818 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
819 bits<4> Ra;
820 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000821}
Evan Cheng37f25d92008-08-28 23:39:26 +0000822
Evan Chengeb4f52e2008-11-06 03:35:07 +0000823// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000824class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000825 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000826 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
827 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000828 bits<4> Rn;
829 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000830 let Inst{4} = 0;
831 let Inst{7} = 1;
832 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000833 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000834 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000835 let Inst{11-8} = Rm;
836 let Inst{3-0} = Rn;
837}
838class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
839 InstrItinClass itin, string opc, string asm, list<dag> pattern>
840 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
841 bits<4> Rd;
842 let Inst{19-16} = Rd;
843}
844
845// AMulxyI with Ra operand
846class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
847 InstrItinClass itin, string opc, string asm, list<dag> pattern>
848 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
849 bits<4> Ra;
850 let Inst{15-12} = Ra;
851}
852// SMLAL*
853class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
854 InstrItinClass itin, string opc, string asm, list<dag> pattern>
855 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
856 bits<4> RdLo;
857 bits<4> RdHi;
858 let Inst{19-16} = RdHi;
859 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000860}
861
Evan Cheng97f48c32008-11-06 22:15:19 +0000862// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
864 string opc, string asm, list<dag> pattern>
865 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
866 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000867 // All AExtI instructions have Rd and Rm register operands.
868 bits<4> Rd;
869 bits<4> Rm;
870 let Inst{15-12} = Rd;
871 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000872 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000874 let Inst{27-20} = opcod;
875}
876
Evan Cheng8b59db32008-11-07 01:41:35 +0000877// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000878class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
879 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000880 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
881 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000882 bits<4> Rd;
883 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000884 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000885 let Inst{19-16} = 0b1111;
886 let Inst{15-12} = Rd;
887 let Inst{11-8} = 0b1111;
888 let Inst{7-4} = opc7_4;
889 let Inst{3-0} = Rm;
890}
891
892// PKH instructions
893class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
894 string opc, string asm, list<dag> pattern>
895 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
896 opc, asm, "", pattern> {
897 bits<4> Rd;
898 bits<4> Rn;
899 bits<4> Rm;
900 bits<8> sh;
901 let Inst{27-20} = opcod;
902 let Inst{19-16} = Rn;
903 let Inst{15-12} = Rd;
904 let Inst{11-7} = sh{7-3};
905 let Inst{6} = tb;
906 let Inst{5-4} = 0b01;
907 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000908}
909
Evan Cheng37f25d92008-08-28 23:39:26 +0000910//===----------------------------------------------------------------------===//
911
912// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
913class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
914 list<Predicate> Predicates = [IsARM];
915}
916class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
917 list<Predicate> Predicates = [IsARM, HasV5TE];
918}
919class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
920 list<Predicate> Predicates = [IsARM, HasV6];
921}
Evan Cheng13096642008-08-29 06:41:12 +0000922
923//===----------------------------------------------------------------------===//
924//
925// Thumb Instruction Format Definitions.
926//
927
Evan Cheng13096642008-08-29 06:41:12 +0000928// TI - Thumb instruction.
929
Evan Cheng446c4282009-07-11 06:43:01 +0000930class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000931 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000932 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000933 let OutOperandList = oops;
934 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000935 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000936 let Pattern = pattern;
937 list<Predicate> Predicates = [IsThumb];
938}
939
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000940class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
941 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000942
Evan Cheng35d6c412009-08-04 23:47:55 +0000943// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000944class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
945 list<dag> pattern>
946 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
947 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000948
Johnny Chend68e1192009-12-15 17:24:14 +0000949// tBL, tBX 32-bit instructions
950class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000951 dag oops, dag iops, InstrItinClass itin, string asm,
952 list<dag> pattern>
953 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
954 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000955 let Inst{31-27} = opcod1;
956 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000957 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000958}
Evan Cheng13096642008-08-29 06:41:12 +0000959
960// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000961class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
962 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000963 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000964
Evan Cheng09c39fc2009-06-23 19:38:13 +0000965// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000966class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000967 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000968 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000969 let OutOperandList = oops;
970 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000971 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000972 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000973 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000974}
975
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000976class T1I<dag oops, dag iops, InstrItinClass itin,
977 string asm, list<dag> pattern>
978 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
979class T1Ix2<dag oops, dag iops, InstrItinClass itin,
980 string asm, list<dag> pattern>
981 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
982class T1JTI<dag oops, dag iops, InstrItinClass itin,
983 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000984 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000985
986// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000987class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000988 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000989 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000990 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000991
992// Thumb1 instruction that can either be predicated or set CPSR.
993class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000994 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000995 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000996 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000997 let OutOperandList = !con(oops, (outs s_cc_out:$s));
998 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000999 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001000 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001001 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001002}
1003
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001004class T1sI<dag oops, dag iops, InstrItinClass itin,
1005 string opc, string asm, list<dag> pattern>
1006 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001007
1008// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001009class T1sIt<dag oops, dag iops, InstrItinClass itin,
1010 string opc, string asm, list<dag> pattern>
1011 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001012 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001013
1014// Thumb1 instruction that can be predicated.
1015class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001016 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001017 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001018 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001019 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001020 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001021 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001022 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001023 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001024}
1025
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001026class T1pI<dag oops, dag iops, InstrItinClass itin,
1027 string opc, string asm, list<dag> pattern>
1028 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001029
1030// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001031class T1pIt<dag oops, dag iops, InstrItinClass itin,
1032 string opc, string asm, list<dag> pattern>
1033 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001034 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001035
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001036class T1pI1<dag oops, dag iops, InstrItinClass itin,
1037 string opc, string asm, list<dag> pattern>
1038 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1039class T1pI2<dag oops, dag iops, InstrItinClass itin,
1040 string opc, string asm, list<dag> pattern>
1041 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1042class T1pI4<dag oops, dag iops, InstrItinClass itin,
1043 string opc, string asm, list<dag> pattern>
1044 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001045class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001046 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1047 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001048
Johnny Chenbbc71b22009-12-16 02:32:54 +00001049class Encoding16 : Encoding {
1050 let Inst{31-16} = 0x0000;
1051}
1052
Johnny Chend68e1192009-12-15 17:24:14 +00001053// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001054class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001055 let Inst{15-10} = opcode;
1056}
1057
1058// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001059class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001060 let Inst{15-14} = 0b00;
1061 let Inst{13-9} = opcode;
1062}
1063
1064// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001065class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001066 let Inst{15-10} = 0b010000;
1067 let Inst{9-6} = opcode;
1068}
1069
1070// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001071class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001072 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001073 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001074}
1075
1076// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001077class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001078 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001079 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001080}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001081class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001082class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1083class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1084class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001085class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001086
1087// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001088class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001089 let Inst{15-12} = 0b1011;
1090 let Inst{11-5} = opcode;
1091}
1092
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001093// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1094class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001095 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001096 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001097 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001098 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001099 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001100 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001101 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001102 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001103}
1104
Bill Wendlingda2ae632010-08-31 07:50:46 +00001105// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1106// input operand since by default it's a zero register. It will become an
1107// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001108//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001109// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1110// more consistent.
1111class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001112 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001113 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001114 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001115 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001116 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001117 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001118 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001119 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001120}
1121
1122// Special cases
1123class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001124 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001125 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001126 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001127 let OutOperandList = oops;
1128 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001129 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001130 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001131 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001132}
1133
Jim Grosbachd1228742009-12-01 18:10:36 +00001134class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001135 InstrItinClass itin,
1136 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001137 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1138 let OutOperandList = oops;
1139 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001140 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001141 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001142 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001143}
1144
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001145class T2I<dag oops, dag iops, InstrItinClass itin,
1146 string opc, string asm, list<dag> pattern>
1147 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1148class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1149 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001150 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1152 string opc, string asm, list<dag> pattern>
1153 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1154class T2Iso<dag oops, dag iops, InstrItinClass itin,
1155 string opc, string asm, list<dag> pattern>
1156 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1157class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1158 string opc, string asm, list<dag> pattern>
1159 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001160class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001162 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1163 pattern> {
1164 let Inst{31-27} = 0b11101;
1165 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001166 let Inst{24} = P;
1167 let Inst{23} = ?; // The U bit.
1168 let Inst{22} = 1;
1169 let Inst{21} = W;
1170 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001171}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001172
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001173class T2sI<dag oops, dag iops, InstrItinClass itin,
1174 string opc, string asm, list<dag> pattern>
1175 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001176
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001177class T2XI<dag oops, dag iops, InstrItinClass itin,
1178 string asm, list<dag> pattern>
1179 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1180class T2JTI<dag oops, dag iops, InstrItinClass itin,
1181 string asm, list<dag> pattern>
1182 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001183
Evan Cheng5adb66a2009-09-28 09:14:39 +00001184class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001185 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001186 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1187
Bob Wilson815baeb2010-03-13 01:08:20 +00001188// Two-address instructions
1189class T2XIt<dag oops, dag iops, InstrItinClass itin,
1190 string asm, string cstr, list<dag> pattern>
1191 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001192
Evan Chenge88d5ce2009-07-02 07:28:31 +00001193// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001194class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1195 dag oops, dag iops,
1196 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001198 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001199 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001200 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001201 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001202 let Pattern = pattern;
1203 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001204 let Inst{31-27} = 0b11111;
1205 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001206 let Inst{24} = signed;
1207 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001209 let Inst{20} = load;
1210 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001211 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001212 let Inst{10} = pre; // The P bit.
1213 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001214}
1215
Johnny Chenadc77332010-02-26 22:04:29 +00001216// Helper class for disassembly only
1217// A6.3.16 & A6.3.17
1218// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1219class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1220 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1221 : T2I<oops, iops, itin, opc, asm, pattern> {
1222 let Inst{31-27} = 0b11111;
1223 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001224 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001225 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001226 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001227}
1228
David Goodwinc9d138f2009-07-27 19:59:26 +00001229// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1230class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001231 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001232}
1233
1234// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1235class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001236 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001237}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238
Evan Cheng9cb9e672009-06-27 02:26:13 +00001239// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1240class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001241 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001242}
1243
Evan Cheng13096642008-08-29 06:41:12 +00001244//===----------------------------------------------------------------------===//
1245
Evan Cheng96581d32008-11-11 02:11:05 +00001246//===----------------------------------------------------------------------===//
1247// ARM VFP Instruction templates.
1248//
1249
David Goodwin3ca524e2009-07-10 17:03:29 +00001250// Almost all VFP instructions are predicable.
1251class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001252 IndexMode im, Format f, InstrItinClass itin,
1253 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001254 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001255 bits<4> p;
1256 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001257 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001258 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001259 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001260 let Pattern = pattern;
1261 list<Predicate> Predicates = [HasVFP2];
1262}
1263
1264// Special cases
1265class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001266 IndexMode im, Format f, InstrItinClass itin,
1267 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001268 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001269 bits<4> p;
1270 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001271 let OutOperandList = oops;
1272 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001273 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001274 let Pattern = pattern;
1275 list<Predicate> Predicates = [HasVFP2];
1276}
1277
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001278class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1279 string opc, string asm, list<dag> pattern>
1280 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1281 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001282
Evan Chengcd8e66a2008-11-11 21:48:44 +00001283// ARM VFP addrmode5 loads and stores
1284class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001285 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001286 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001287 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001288 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001289 // Instruction operands.
1290 bits<5> Dd;
1291 bits<13> addr;
1292
1293 // Encode instruction operands.
1294 let Inst{23} = addr{8}; // U (add = (U == '1'))
1295 let Inst{22} = Dd{4};
1296 let Inst{19-16} = addr{12-9}; // Rn
1297 let Inst{15-12} = Dd{3-0};
1298 let Inst{7-0} = addr{7-0}; // imm8
1299
Evan Cheng96581d32008-11-11 02:11:05 +00001300 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001301 let Inst{27-24} = opcod1;
1302 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001303 let Inst{11-9} = 0b101;
1304 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001305
1306 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001307 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001308}
1309
Evan Chengcd8e66a2008-11-11 21:48:44 +00001310class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001311 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001312 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001313 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001314 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001315 // Instruction operands.
1316 bits<5> Sd;
1317 bits<13> addr;
1318
1319 // Encode instruction operands.
1320 let Inst{23} = addr{8}; // U (add = (U == '1'))
1321 let Inst{22} = Sd{0};
1322 let Inst{19-16} = addr{12-9}; // Rn
1323 let Inst{15-12} = Sd{4-1};
1324 let Inst{7-0} = addr{7-0}; // imm8
1325
Evan Cheng96581d32008-11-11 02:11:05 +00001326 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001327 let Inst{27-24} = opcod1;
1328 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001329 let Inst{11-9} = 0b101;
1330 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001331}
1332
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001333// VFP Load / store multiple pseudo instructions.
1334class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1335 list<dag> pattern>
1336 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1337 cstr, itin> {
1338 let OutOperandList = oops;
1339 let InOperandList = !con(iops, (ins pred:$p));
1340 let Pattern = pattern;
1341 list<Predicate> Predicates = [HasVFP2];
1342}
1343
Evan Chengcd8e66a2008-11-11 21:48:44 +00001344// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001345class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001346 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001347 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001348 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001349 // Instruction operands.
1350 bits<4> Rn;
1351 bits<13> regs;
1352
1353 // Encode instruction operands.
1354 let Inst{19-16} = Rn;
1355 let Inst{22} = regs{12};
1356 let Inst{15-12} = regs{11-8};
1357 let Inst{7-0} = regs{7-0};
1358
Evan Chengcd8e66a2008-11-11 21:48:44 +00001359 // TODO: Mark the instructions with the appropriate subtarget info.
1360 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001361 let Inst{11-9} = 0b101;
1362 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001363
1364 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001365 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001366}
1367
Jim Grosbach72db1822010-09-08 00:25:50 +00001368class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001369 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001370 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001371 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001372 // Instruction operands.
1373 bits<4> Rn;
1374 bits<13> regs;
1375
1376 // Encode instruction operands.
1377 let Inst{19-16} = Rn;
1378 let Inst{22} = regs{8};
1379 let Inst{15-12} = regs{12-9};
1380 let Inst{7-0} = regs{7-0};
1381
Evan Chengcd8e66a2008-11-11 21:48:44 +00001382 // TODO: Mark the instructions with the appropriate subtarget info.
1383 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001384 let Inst{11-9} = 0b101;
1385 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001386}
1387
Evan Cheng96581d32008-11-11 02:11:05 +00001388// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001389class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1390 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1391 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001392 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001393 // Instruction operands.
1394 bits<5> Dd;
1395 bits<5> Dm;
1396
1397 // Encode instruction operands.
1398 let Inst{3-0} = Dm{3-0};
1399 let Inst{5} = Dm{4};
1400 let Inst{15-12} = Dd{3-0};
1401 let Inst{22} = Dd{4};
1402
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001403 let Inst{27-23} = opcod1;
1404 let Inst{21-20} = opcod2;
1405 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001406 let Inst{11-9} = 0b101;
1407 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001408 let Inst{7-6} = opcod4;
1409 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001410}
1411
1412// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001413class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001414 dag iops, InstrItinClass itin, string opc, string asm,
1415 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001416 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001417 // Instruction operands.
1418 bits<5> Dd;
1419 bits<5> Dn;
1420 bits<5> Dm;
1421
1422 // Encode instruction operands.
1423 let Inst{3-0} = Dm{3-0};
1424 let Inst{5} = Dm{4};
1425 let Inst{19-16} = Dn{3-0};
1426 let Inst{7} = Dn{4};
1427 let Inst{15-12} = Dd{3-0};
1428 let Inst{22} = Dd{4};
1429
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001430 let Inst{27-23} = opcod1;
1431 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001432 let Inst{11-9} = 0b101;
1433 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001434 let Inst{6} = op6;
1435 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001436}
1437
1438// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001439class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1440 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1441 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001442 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001443 // Instruction operands.
1444 bits<5> Sd;
1445 bits<5> Sm;
1446
1447 // Encode instruction operands.
1448 let Inst{3-0} = Sm{4-1};
1449 let Inst{5} = Sm{0};
1450 let Inst{15-12} = Sd{4-1};
1451 let Inst{22} = Sd{0};
1452
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001453 let Inst{27-23} = opcod1;
1454 let Inst{21-20} = opcod2;
1455 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001456 let Inst{11-9} = 0b101;
1457 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001458 let Inst{7-6} = opcod4;
1459 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001460}
1461
David Goodwin338268c2009-08-10 22:17:39 +00001462// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001463// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001464class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1465 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1466 string asm, list<dag> pattern>
1467 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1468 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001469 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1470}
1471
Evan Cheng96581d32008-11-11 02:11:05 +00001472// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001473class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1474 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001475 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001476 // Instruction operands.
1477 bits<5> Sd;
1478 bits<5> Sn;
1479 bits<5> Sm;
1480
1481 // Encode instruction operands.
1482 let Inst{3-0} = Sm{4-1};
1483 let Inst{5} = Sm{0};
1484 let Inst{19-16} = Sn{4-1};
1485 let Inst{7} = Sn{0};
1486 let Inst{15-12} = Sd{4-1};
1487 let Inst{22} = Sd{0};
1488
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001489 let Inst{27-23} = opcod1;
1490 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001491 let Inst{11-9} = 0b101;
1492 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001493 let Inst{6} = op6;
1494 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001495}
1496
David Goodwin338268c2009-08-10 22:17:39 +00001497// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001498// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001499class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001500 dag iops, InstrItinClass itin, string opc, string asm,
1501 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001502 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001503 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001504
1505 // Instruction operands.
1506 bits<5> Sd;
1507 bits<5> Sn;
1508 bits<5> Sm;
1509
1510 // Encode instruction operands.
1511 let Inst{3-0} = Sm{4-1};
1512 let Inst{5} = Sm{0};
1513 let Inst{19-16} = Sn{4-1};
1514 let Inst{7} = Sn{0};
1515 let Inst{15-12} = Sd{4-1};
1516 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001517}
1518
Evan Cheng80a11982008-11-12 06:41:41 +00001519// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001520class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1521 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1522 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001523 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001524 let Inst{27-23} = opcod1;
1525 let Inst{21-20} = opcod2;
1526 let Inst{19-16} = opcod3;
1527 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001528 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001529 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001530}
1531
Johnny Chen811663f2010-02-11 18:47:03 +00001532// VFP conversion between floating-point and fixed-point
1533class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001534 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1535 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001536 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1537 // size (fixed-point number): sx == 0 ? 16 : 32
1538 let Inst{7} = op5; // sx
1539}
1540
David Goodwin338268c2009-08-10 22:17:39 +00001541// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001542class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001543 dag oops, dag iops, InstrItinClass itin,
1544 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001545 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1546 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001547 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1548}
1549
Evan Cheng80a11982008-11-12 06:41:41 +00001550class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001551 InstrItinClass itin,
1552 string opc, string asm, list<dag> pattern>
1553 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001554 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001555 let Inst{11-8} = opcod2;
1556 let Inst{4} = 1;
1557}
1558
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001559class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1560 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1561 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001562
Bob Wilson01135592010-03-23 17:23:59 +00001563class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001564 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1565 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001566
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001567class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1568 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1569 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001570
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001571class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1572 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1573 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001574
Evan Cheng96581d32008-11-11 02:11:05 +00001575//===----------------------------------------------------------------------===//
1576
Bob Wilson5bafff32009-06-22 23:27:02 +00001577//===----------------------------------------------------------------------===//
1578// ARM NEON Instruction templates.
1579//
Evan Cheng13096642008-08-29 06:41:12 +00001580
Johnny Chencaa608e2010-03-20 00:17:00 +00001581class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1582 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1583 list<dag> pattern>
1584 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001585 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001586 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001587 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001588 let Pattern = pattern;
1589 list<Predicate> Predicates = [HasNEON];
1590}
1591
1592// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001593class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1594 InstrItinClass itin, string opc, string asm, string cstr,
1595 list<dag> pattern>
1596 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001598 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001599 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001600 let Pattern = pattern;
1601 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001602}
1603
Bob Wilsonb07c1712009-10-07 21:53:04 +00001604class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1605 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001607 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1608 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001609 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001610 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001611 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001612 let Inst{11-8} = op11_8;
1613 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001614
Chris Lattner2ac19022010-11-15 05:19:05 +00001615 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001616
Owen Andersond9aa7d32010-11-02 00:05:05 +00001617 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 bits<6> Rn;
1619 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001620
1621 let Inst{22} = Vd{4};
1622 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001623 let Inst{19-16} = Rn{3-0};
1624 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001625}
1626
Owen Andersond138d702010-11-02 20:47:39 +00001627class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1628 dag oops, dag iops, InstrItinClass itin,
1629 string opc, string dt, string asm, string cstr, list<dag> pattern>
1630 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1631 dt, asm, cstr, pattern> {
1632 bits<3> lane;
1633}
1634
Bob Wilson709d5922010-08-25 23:27:42 +00001635class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1636 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1637 itin> {
1638 let OutOperandList = oops;
1639 let InOperandList = !con(iops, (ins pred:$p));
1640 list<Predicate> Predicates = [HasNEON];
1641}
1642
Jim Grosbach7cd27292010-10-06 20:36:55 +00001643class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1644 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001645 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1646 itin> {
1647 let OutOperandList = oops;
1648 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001649 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001650 list<Predicate> Predicates = [HasNEON];
1651}
1652
Johnny Chen785516a2010-03-23 16:43:47 +00001653class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001655 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1656 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001657 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001658 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001659}
1660
Johnny Chen927b88f2010-03-23 20:40:44 +00001661class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001662 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001663 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001664 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 let Inst{31-25} = 0b1111001;
1666}
1667
1668// NEON "one register and a modified immediate" format.
1669class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1670 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001671 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001672 string opc, string dt, string asm, string cstr,
1673 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001674 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001675 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001677 let Inst{11-8} = op11_8;
1678 let Inst{7} = op7;
1679 let Inst{6} = op6;
1680 let Inst{5} = op5;
1681 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001682
1683 // Instruction operands.
1684 bits<5> Vd;
1685 bits<13> SIMM;
1686
1687 let Inst{15-12} = Vd{3-0};
1688 let Inst{22} = Vd{4};
1689 let Inst{24} = SIMM{7};
1690 let Inst{18-16} = SIMM{6-4};
1691 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001692}
1693
1694// NEON 2 vector register format.
1695class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1696 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001697 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001699 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001700 let Inst{24-23} = op24_23;
1701 let Inst{21-20} = op21_20;
1702 let Inst{19-18} = op19_18;
1703 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001704 let Inst{11-7} = op11_7;
1705 let Inst{6} = op6;
1706 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001707
1708 // Instruction operands.
1709 bits<5> Vd;
1710 bits<5> Vm;
1711
1712 let Inst{15-12} = Vd{3-0};
1713 let Inst{22} = Vd{4};
1714 let Inst{3-0} = Vm{3-0};
1715 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001716}
1717
1718// Same as N2V except it doesn't have a datatype suffix.
1719class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001720 bits<5> op11_7, bit op6, bit op4,
1721 dag oops, dag iops, InstrItinClass itin,
1722 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001723 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 let Inst{24-23} = op24_23;
1725 let Inst{21-20} = op21_20;
1726 let Inst{19-18} = op19_18;
1727 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001728 let Inst{11-7} = op11_7;
1729 let Inst{6} = op6;
1730 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001731
1732 // Instruction operands.
1733 bits<5> Vd;
1734 bits<5> Vm;
1735
1736 let Inst{15-12} = Vd{3-0};
1737 let Inst{22} = Vd{4};
1738 let Inst{3-0} = Vm{3-0};
1739 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001740}
1741
1742// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001743class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001744 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001746 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001747 let Inst{24} = op24;
1748 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001749 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001750 let Inst{7} = op7;
1751 let Inst{6} = op6;
1752 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001753
1754 // Instruction operands.
1755 bits<5> Vd;
1756 bits<5> Vm;
1757 bits<6> SIMM;
1758
1759 let Inst{15-12} = Vd{3-0};
1760 let Inst{22} = Vd{4};
1761 let Inst{3-0} = Vm{3-0};
1762 let Inst{5} = Vm{4};
1763 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001764}
1765
Bob Wilson10bc69c2010-03-27 03:56:52 +00001766// NEON 3 vector register format.
1767class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1768 dag oops, dag iops, Format f, InstrItinClass itin,
1769 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001770 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001771 let Inst{24} = op24;
1772 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001773 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001774 let Inst{11-8} = op11_8;
1775 let Inst{6} = op6;
1776 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001777
1778 // Instruction operands.
1779 bits<5> Vd;
1780 bits<5> Vn;
1781 bits<5> Vm;
1782
1783 let Inst{15-12} = Vd{3-0};
1784 let Inst{22} = Vd{4};
1785 let Inst{19-16} = Vn{3-0};
1786 let Inst{7} = Vn{4};
1787 let Inst{3-0} = Vm{3-0};
1788 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001789}
1790
Johnny Chen841e8282010-03-23 21:35:03 +00001791// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001792class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1793 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001794 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001795 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001796 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001797 let Inst{24} = op24;
1798 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001799 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001800 let Inst{11-8} = op11_8;
1801 let Inst{6} = op6;
1802 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001803
1804 // Instruction operands.
1805 bits<5> Vd;
1806 bits<5> Vn;
1807 bits<5> Vm;
1808
1809 let Inst{15-12} = Vd{3-0};
1810 let Inst{22} = Vd{4};
1811 let Inst{19-16} = Vn{3-0};
1812 let Inst{7} = Vn{4};
1813 let Inst{3-0} = Vm{3-0};
1814 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001815}
1816
1817// NEON VMOVs between scalar and core registers.
1818class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001819 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001821 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001822 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001823 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001824 let Inst{11-8} = opcod2;
1825 let Inst{6-5} = opcod3;
1826 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001827
1828 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001829 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001830 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001831 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001832 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001833
Chris Lattner2ac19022010-11-15 05:19:05 +00001834 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001835
Owen Andersond2fbdb72010-10-27 21:28:09 +00001836 bits<5> V;
1837 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001838 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001839 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001840
1841 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001842 let Inst{7} = V{4};
1843 let Inst{19-16} = V{3-0};
1844 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001845}
1846class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001847 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001848 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001849 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001851class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001852 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001854 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001855 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001856class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001857 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001859 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001861
Johnny Chene4614f72010-03-25 17:01:27 +00001862// Vector Duplicate Lane (from scalar to all elements)
1863class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1864 InstrItinClass itin, string opc, string dt, string asm,
1865 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001866 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001867 let Inst{24-23} = 0b11;
1868 let Inst{21-20} = 0b11;
1869 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001870 let Inst{11-7} = 0b11000;
1871 let Inst{6} = op6;
1872 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001873
1874 bits<5> Vd;
1875 bits<5> Vm;
1876 bits<4> lane;
1877
1878 let Inst{22} = Vd{4};
1879 let Inst{15-12} = Vd{3-0};
1880 let Inst{5} = Vm{4};
1881 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001882}
1883
David Goodwin42a83f22009-08-04 17:53:06 +00001884// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1885// for single-precision FP.
1886class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1887 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1888}