blob: c61c825e55765c8f44d79a1a431ba2386d3cbcf1 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000423class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000431 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435// Indexed load/stores
436class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
437 IndexMode im, Format f, InstrItinClass itin, string opc,
438 string asm, string cstr, list<dag> pattern>
439 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
440 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000441 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000442 let Inst{27-26} = 0b01;
443 let Inst{24} = isPre; // P bit
444 let Inst{22} = isByte; // B bit
445 let Inst{21} = isPre; // W bit
446 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000447 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000448}
449
Bob Wilson01135592010-03-23 17:23:59 +0000450class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000451 string asm, list<dag> pattern>
452 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000453 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000454 let Inst{20} = 1; // L bit
455 let Inst{21} = 0; // W bit
456 let Inst{22} = 0; // B bit
457 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000458 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000459}
Bob Wilson01135592010-03-23 17:23:59 +0000460class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000461 string asm, list<dag> pattern>
462 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000463 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000464 let Inst{20} = 1; // L bit
465 let Inst{21} = 0; // W bit
466 let Inst{22} = 1; // B bit
467 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000468 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000469}
Evan Cheng17222df2008-08-31 19:02:21 +0000470
Evan Cheng93912732008-09-01 01:27:33 +0000471// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 0; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string asm, list<dag> pattern>
484 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000486 let Inst{20} = 0; // L bit
487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000491}
Evan Cheng93912732008-09-01 01:27:33 +0000492
Evan Cheng0d14fc82008-09-01 01:51:14 +0000493// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000494class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000495 string opc, string asm, list<dag> pattern>
496 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
497 opc, asm, "", pattern>;
498class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
499 string asm, list<dag> pattern>
500 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
501 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000502
Jim Grosbach160f8f02010-11-18 00:46:58 +0000503
504class AI3ld<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
508 bits<14> addr;
509 bits<4> Rt;
510 let Inst{27-25} = 0b000;
511 let Inst{24} = 1; // P bit
512 let Inst{23} = addr{8}; // U bit
513 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
514 let Inst{21} = 0; // W bit
515 let Inst{20} = 1; // L bit
516 let Inst{19-16} = addr{12-9}; // Rn
517 let Inst{15-12} = Rt; // Rt
518 let Inst{11-8} = addr{7-4}; // imm7_4/zero
519 let Inst{7-4} = op;
520 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
521}
522class AXI3ld<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
523 string asm, list<dag> pattern>
524 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
525 asm, "", pattern> {
526 bits<14> addr;
527 bits<4> Rt;
528 let Inst{27-25} = 0b000;
529 let Inst{24} = 1; // P bit
530 let Inst{23} = addr{8}; // U bit
531 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
532 let Inst{21} = 0; // W bit
533 let Inst{20} = 1; // L bit
534 let Inst{19-16} = addr{12-9}; // Rn
535 let Inst{15-12} = Rt; // Rt
536 let Inst{11-8} = addr{7-4}; // imm7_4/zero
537 let Inst{7-4} = op;
538 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
539}
540
Evan Cheng840917b2008-09-01 07:00:14 +0000541// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000542class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
543 string opc, string asm, list<dag> pattern>
544 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
545 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000546 let Inst{4} = 1;
547 let Inst{5} = 0; // H bit
548 let Inst{6} = 1; // S bit
549 let Inst{7} = 1;
550 let Inst{20} = 0; // L bit
551 let Inst{21} = 0; // W bit
552 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000553 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000554}
555
556// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000557class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
558 string opc, string asm, list<dag> pattern>
559 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
560 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000561 bits<14> addr;
562 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000563 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000564 let Inst{24} = 1; // P bit
565 let Inst{23} = addr{8}; // U bit
566 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
567 let Inst{21} = 0; // W bit
568 let Inst{20} = 0; // L bit
569 let Inst{19-16} = addr{12-9}; // Rn
570 let Inst{15-12} = Rt; // Rt
571 let Inst{11-8} = addr{7-4}; // imm7_4/zero
572 let Inst{7-4} = 0b1011;
573 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000574}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
576 string asm, list<dag> pattern>
577 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000578 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000579 let Inst{4} = 1;
580 let Inst{5} = 1; // H bit
581 let Inst{6} = 0; // S bit
582 let Inst{7} = 1;
583 let Inst{20} = 0; // L bit
584 let Inst{21} = 0; // W bit
585 let Inst{24} = 1; // P bit
586}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000587class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
588 string opc, string asm, list<dag> pattern>
589 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
590 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000591 let Inst{4} = 1;
592 let Inst{5} = 1; // H bit
593 let Inst{6} = 1; // S bit
594 let Inst{7} = 1;
595 let Inst{20} = 0; // L bit
596 let Inst{21} = 0; // W bit
597 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000598 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000599}
600
601// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000602class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
603 string opc, string asm, string cstr, list<dag> pattern>
604 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
605 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000606 let Inst{4} = 1;
607 let Inst{5} = 1; // H bit
608 let Inst{6} = 0; // S bit
609 let Inst{7} = 1;
610 let Inst{20} = 1; // L bit
611 let Inst{21} = 1; // W bit
612 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000613 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000614}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000615class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
616 string opc, string asm, string cstr, list<dag> pattern>
617 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
618 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000619 bits<14> addr;
620 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000621 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000622 let Inst{24} = 1; // P bit
623 let Inst{23} = addr{8}; // U bit
624 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
625 let Inst{21} = 1; // W bit
626 let Inst{20} = 1; // L bit
627 let Inst{19-16} = addr{12-9}; // Rn
628 let Inst{15-12} = Rt; // Rt
629 let Inst{11-8} = addr{7-4}; // imm7_4/zero
630 let Inst{7-4} = 0b1111;
631 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000632}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000633class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
634 string opc, string asm, string cstr, list<dag> pattern>
635 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
636 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000637 let Inst{4} = 1;
638 let Inst{5} = 0; // H bit
639 let Inst{6} = 1; // S bit
640 let Inst{7} = 1;
641 let Inst{20} = 1; // L bit
642 let Inst{21} = 1; // W bit
643 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000644 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000645}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000646class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
647 string opc, string asm, string cstr, list<dag> pattern>
648 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
649 opc, asm, cstr, pattern> {
650 let Inst{4} = 1;
651 let Inst{5} = 0; // H bit
652 let Inst{6} = 1; // S bit
653 let Inst{7} = 1;
654 let Inst{20} = 0; // L bit
655 let Inst{21} = 1; // W bit
656 let Inst{24} = 1; // P bit
657 let Inst{27-25} = 0b000;
658}
659
Evan Cheng840917b2008-09-01 07:00:14 +0000660
661// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
663 string opc, string asm, string cstr, list<dag> pattern>
664 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
665 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000666 let Inst{4} = 1;
667 let Inst{5} = 1; // H bit
668 let Inst{6} = 0; // S bit
669 let Inst{7} = 1;
670 let Inst{20} = 0; // L bit
671 let Inst{21} = 1; // W bit
672 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000673 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000674}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000675class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
676 string opc, string asm, string cstr, list<dag> pattern>
677 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
678 opc, asm, cstr, pattern> {
679 let Inst{4} = 1;
680 let Inst{5} = 1; // H bit
681 let Inst{6} = 1; // S bit
682 let Inst{7} = 1;
683 let Inst{20} = 0; // L bit
684 let Inst{21} = 1; // W bit
685 let Inst{24} = 1; // P bit
686 let Inst{27-25} = 0b000;
687}
Evan Cheng840917b2008-09-01 07:00:14 +0000688
689// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000690class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
691 string opc, string asm, string cstr, list<dag> pattern>
692 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
693 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000694 let Inst{4} = 1;
695 let Inst{5} = 1; // H bit
696 let Inst{6} = 0; // S bit
697 let Inst{7} = 1;
698 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000699 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000700 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000701 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000702}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000703class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
704 string opc, string asm, string cstr, list<dag> pattern>
705 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
706 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000707 bits<10> offset;
708 bits<4> Rt;
709 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000710 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000711 let Inst{24} = 0; // P bit
712 let Inst{23} = offset{8}; // U bit
713 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
714 let Inst{21} = 0; // W bit
715 let Inst{20} = 1; // L bit
716 let Inst{19-16} = Rn; // Rn
717 let Inst{15-12} = Rt; // Rt
718 let Inst{11-8} = offset{7-4}; // imm7_4/zero
719 let Inst{7-4} = 0b1111;
720 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000721}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000722class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
723 string opc, string asm, string cstr, list<dag> pattern>
724 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
725 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000726 let Inst{4} = 1;
727 let Inst{5} = 0; // H bit
728 let Inst{6} = 1; // S bit
729 let Inst{7} = 1;
730 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000731 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000732 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000733 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000734}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000735class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
736 string opc, string asm, string cstr, list<dag> pattern>
737 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
738 opc, asm, cstr, pattern> {
739 let Inst{4} = 1;
740 let Inst{5} = 0; // H bit
741 let Inst{6} = 1; // S bit
742 let Inst{7} = 1;
743 let Inst{20} = 0; // L bit
744 let Inst{21} = 0; // W bit
745 let Inst{24} = 0; // P bit
746 let Inst{27-25} = 0b000;
747}
Evan Cheng840917b2008-09-01 07:00:14 +0000748
749// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000750class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
751 string opc, string asm, string cstr, list<dag> pattern>
752 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
753 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000754 let Inst{4} = 1;
755 let Inst{5} = 1; // H bit
756 let Inst{6} = 0; // S bit
757 let Inst{7} = 1;
758 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000759 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000760 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000761 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000762}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000763class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
764 string opc, string asm, string cstr, list<dag> pattern>
765 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
766 opc, asm, cstr, pattern> {
767 let Inst{4} = 1;
768 let Inst{5} = 1; // H bit
769 let Inst{6} = 1; // S bit
770 let Inst{7} = 1;
771 let Inst{20} = 0; // L bit
772 let Inst{21} = 0; // W bit
773 let Inst{24} = 0; // P bit
774 let Inst{27-25} = 0b000;
775}
Evan Cheng840917b2008-09-01 07:00:14 +0000776
Evan Cheng0d14fc82008-09-01 01:51:14 +0000777// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000778class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
779 string asm, string cstr, list<dag> pattern>
780 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
781 bits<4> p;
782 bits<16> regs;
783 bits<4> Rn;
784 let Inst{31-28} = p;
785 let Inst{27-25} = 0b100;
786 let Inst{22} = 0; // S bit
787 let Inst{19-16} = Rn;
788 let Inst{15-0} = regs;
789}
Evan Cheng37f25d92008-08-28 23:39:26 +0000790
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000791// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000792class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
793 string opc, string asm, list<dag> pattern>
794 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
795 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000796 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000797 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000798 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000799}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000800class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
801 string opc, string asm, list<dag> pattern>
802 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
803 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000804 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000805 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000806}
807
808// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000809class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
810 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000811 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
812 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000813 bits<4> Rd;
814 bits<4> Rn;
815 bits<4> Rm;
816 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000817 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000818 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000819 let Inst{19-16} = Rd;
820 let Inst{11-8} = Rm;
821 let Inst{3-0} = Rn;
822}
823// MSW multiple w/ Ra operand
824class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
825 InstrItinClass itin, string opc, string asm, list<dag> pattern>
826 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
827 bits<4> Ra;
828 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000829}
Evan Cheng37f25d92008-08-28 23:39:26 +0000830
Evan Chengeb4f52e2008-11-06 03:35:07 +0000831// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000832class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000833 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000834 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
835 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000836 bits<4> Rn;
837 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000838 let Inst{4} = 0;
839 let Inst{7} = 1;
840 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000841 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000842 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000843 let Inst{11-8} = Rm;
844 let Inst{3-0} = Rn;
845}
846class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
847 InstrItinClass itin, string opc, string asm, list<dag> pattern>
848 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
849 bits<4> Rd;
850 let Inst{19-16} = Rd;
851}
852
853// AMulxyI with Ra operand
854class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
855 InstrItinClass itin, string opc, string asm, list<dag> pattern>
856 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
857 bits<4> Ra;
858 let Inst{15-12} = Ra;
859}
860// SMLAL*
861class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
862 InstrItinClass itin, string opc, string asm, list<dag> pattern>
863 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
864 bits<4> RdLo;
865 bits<4> RdHi;
866 let Inst{19-16} = RdHi;
867 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000868}
869
Evan Cheng97f48c32008-11-06 22:15:19 +0000870// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
872 string opc, string asm, list<dag> pattern>
873 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
874 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000875 // All AExtI instructions have Rd and Rm register operands.
876 bits<4> Rd;
877 bits<4> Rm;
878 let Inst{15-12} = Rd;
879 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000880 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000881 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000882 let Inst{27-20} = opcod;
883}
884
Evan Cheng8b59db32008-11-07 01:41:35 +0000885// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000886class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
887 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000888 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
889 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000890 bits<4> Rd;
891 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000892 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000893 let Inst{19-16} = 0b1111;
894 let Inst{15-12} = Rd;
895 let Inst{11-8} = 0b1111;
896 let Inst{7-4} = opc7_4;
897 let Inst{3-0} = Rm;
898}
899
900// PKH instructions
901class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
902 string opc, string asm, list<dag> pattern>
903 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
904 opc, asm, "", pattern> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<4> Rm;
908 bits<8> sh;
909 let Inst{27-20} = opcod;
910 let Inst{19-16} = Rn;
911 let Inst{15-12} = Rd;
912 let Inst{11-7} = sh{7-3};
913 let Inst{6} = tb;
914 let Inst{5-4} = 0b01;
915 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000916}
917
Evan Cheng37f25d92008-08-28 23:39:26 +0000918//===----------------------------------------------------------------------===//
919
920// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
921class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
922 list<Predicate> Predicates = [IsARM];
923}
924class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
925 list<Predicate> Predicates = [IsARM, HasV5TE];
926}
927class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
928 list<Predicate> Predicates = [IsARM, HasV6];
929}
Evan Cheng13096642008-08-29 06:41:12 +0000930
931//===----------------------------------------------------------------------===//
932//
933// Thumb Instruction Format Definitions.
934//
935
Evan Cheng13096642008-08-29 06:41:12 +0000936// TI - Thumb instruction.
937
Evan Cheng446c4282009-07-11 06:43:01 +0000938class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000939 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000940 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000941 let OutOperandList = oops;
942 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000943 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000944 let Pattern = pattern;
945 list<Predicate> Predicates = [IsThumb];
946}
947
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000948class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
949 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000950
Evan Cheng35d6c412009-08-04 23:47:55 +0000951// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000952class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
953 list<dag> pattern>
954 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
955 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000956
Johnny Chend68e1192009-12-15 17:24:14 +0000957// tBL, tBX 32-bit instructions
958class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000959 dag oops, dag iops, InstrItinClass itin, string asm,
960 list<dag> pattern>
961 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
962 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000963 let Inst{31-27} = opcod1;
964 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000965 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000966}
Evan Cheng13096642008-08-29 06:41:12 +0000967
968// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000969class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
970 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000971 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000972
Evan Cheng09c39fc2009-06-23 19:38:13 +0000973// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000974class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000975 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000976 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000977 let OutOperandList = oops;
978 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000979 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000980 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000981 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000982}
983
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000984class T1I<dag oops, dag iops, InstrItinClass itin,
985 string asm, list<dag> pattern>
986 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
987class T1Ix2<dag oops, dag iops, InstrItinClass itin,
988 string asm, list<dag> pattern>
989 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
990class T1JTI<dag oops, dag iops, InstrItinClass itin,
991 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000992 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000993
994// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000995class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000996 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000997 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000998 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000999
1000// Thumb1 instruction that can either be predicated or set CPSR.
1001class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001002 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001003 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001004 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001005 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1006 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001007 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001008 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001009 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001010}
1011
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001012class T1sI<dag oops, dag iops, InstrItinClass itin,
1013 string opc, string asm, list<dag> pattern>
1014 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001015
1016// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001017class T1sIt<dag oops, dag iops, InstrItinClass itin,
1018 string opc, string asm, list<dag> pattern>
1019 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001020 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001021
1022// Thumb1 instruction that can be predicated.
1023class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001024 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001025 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001026 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001027 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001028 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001029 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001030 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001031 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001032}
1033
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001034class T1pI<dag oops, dag iops, InstrItinClass itin,
1035 string opc, string asm, list<dag> pattern>
1036 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001037
1038// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001039class T1pIt<dag oops, dag iops, InstrItinClass itin,
1040 string opc, string asm, list<dag> pattern>
1041 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001042 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001043
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001044class T1pI1<dag oops, dag iops, InstrItinClass itin,
1045 string opc, string asm, list<dag> pattern>
1046 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1047class T1pI2<dag oops, dag iops, InstrItinClass itin,
1048 string opc, string asm, list<dag> pattern>
1049 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1050class T1pI4<dag oops, dag iops, InstrItinClass itin,
1051 string opc, string asm, list<dag> pattern>
1052 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001053class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001054 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1055 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001056
Johnny Chenbbc71b22009-12-16 02:32:54 +00001057class Encoding16 : Encoding {
1058 let Inst{31-16} = 0x0000;
1059}
1060
Johnny Chend68e1192009-12-15 17:24:14 +00001061// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001062class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001063 let Inst{15-10} = opcode;
1064}
1065
1066// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001067class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{15-14} = 0b00;
1069 let Inst{13-9} = opcode;
1070}
1071
1072// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001073class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001074 let Inst{15-10} = 0b010000;
1075 let Inst{9-6} = opcode;
1076}
1077
1078// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001079class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001080 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001081 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001082}
1083
1084// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001085class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001086 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001087 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001088}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001089class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001090class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1091class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1092class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001093class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001094
1095// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001096class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001097 let Inst{15-12} = 0b1011;
1098 let Inst{11-5} = opcode;
1099}
1100
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001101// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1102class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001103 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001104 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001105 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001106 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001107 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001108 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001109 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001110 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001111}
1112
Bill Wendlingda2ae632010-08-31 07:50:46 +00001113// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1114// input operand since by default it's a zero register. It will become an
1115// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001116//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001117// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1118// more consistent.
1119class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001120 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001121 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001122 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001123 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001124 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001125 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001126 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001127 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001128}
1129
1130// Special cases
1131class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001132 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001133 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001134 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001135 let OutOperandList = oops;
1136 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001137 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001138 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001139 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001140}
1141
Jim Grosbachd1228742009-12-01 18:10:36 +00001142class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001143 InstrItinClass itin,
1144 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001145 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1146 let OutOperandList = oops;
1147 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001148 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001149 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001150 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001151}
1152
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001153class T2I<dag oops, dag iops, InstrItinClass itin,
1154 string opc, string asm, list<dag> pattern>
1155 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1156class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1157 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001158 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001159class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1160 string opc, string asm, list<dag> pattern>
1161 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1162class T2Iso<dag oops, dag iops, InstrItinClass itin,
1163 string opc, string asm, list<dag> pattern>
1164 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1165class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1166 string opc, string asm, list<dag> pattern>
1167 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001168class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001169 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001170 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1171 pattern> {
1172 let Inst{31-27} = 0b11101;
1173 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001174 let Inst{24} = P;
1175 let Inst{23} = ?; // The U bit.
1176 let Inst{22} = 1;
1177 let Inst{21} = W;
1178 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001179}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001180
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001181class T2sI<dag oops, dag iops, InstrItinClass itin,
1182 string opc, string asm, list<dag> pattern>
1183 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001184
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001185class T2XI<dag oops, dag iops, InstrItinClass itin,
1186 string asm, list<dag> pattern>
1187 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1188class T2JTI<dag oops, dag iops, InstrItinClass itin,
1189 string asm, list<dag> pattern>
1190 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001191
Evan Cheng5adb66a2009-09-28 09:14:39 +00001192class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001193 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001194 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1195
Bob Wilson815baeb2010-03-13 01:08:20 +00001196// Two-address instructions
1197class T2XIt<dag oops, dag iops, InstrItinClass itin,
1198 string asm, string cstr, list<dag> pattern>
1199 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001200
Evan Chenge88d5ce2009-07-02 07:28:31 +00001201// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001202class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1203 dag oops, dag iops,
1204 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001205 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001206 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001207 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001208 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001209 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 let Pattern = pattern;
1211 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001212 let Inst{31-27} = 0b11111;
1213 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001214 let Inst{24} = signed;
1215 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001216 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001217 let Inst{20} = load;
1218 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001219 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001220 let Inst{10} = pre; // The P bit.
1221 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001222}
1223
Johnny Chenadc77332010-02-26 22:04:29 +00001224// Helper class for disassembly only
1225// A6.3.16 & A6.3.17
1226// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1227class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1228 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1229 : T2I<oops, iops, itin, opc, asm, pattern> {
1230 let Inst{31-27} = 0b11111;
1231 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001232 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001233 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001234 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001235}
1236
David Goodwinc9d138f2009-07-27 19:59:26 +00001237// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1238class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001239 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001240}
1241
1242// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1243class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001244 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001245}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001246
Evan Cheng9cb9e672009-06-27 02:26:13 +00001247// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1248class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001249 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001250}
1251
Evan Cheng13096642008-08-29 06:41:12 +00001252//===----------------------------------------------------------------------===//
1253
Evan Cheng96581d32008-11-11 02:11:05 +00001254//===----------------------------------------------------------------------===//
1255// ARM VFP Instruction templates.
1256//
1257
David Goodwin3ca524e2009-07-10 17:03:29 +00001258// Almost all VFP instructions are predicable.
1259class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001260 IndexMode im, Format f, InstrItinClass itin,
1261 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001262 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001263 bits<4> p;
1264 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001265 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001266 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001267 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001268 let Pattern = pattern;
1269 list<Predicate> Predicates = [HasVFP2];
1270}
1271
1272// Special cases
1273class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001274 IndexMode im, Format f, InstrItinClass itin,
1275 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001276 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001277 bits<4> p;
1278 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001279 let OutOperandList = oops;
1280 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001281 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001282 let Pattern = pattern;
1283 list<Predicate> Predicates = [HasVFP2];
1284}
1285
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001286class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1287 string opc, string asm, list<dag> pattern>
1288 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1289 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001290
Evan Chengcd8e66a2008-11-11 21:48:44 +00001291// ARM VFP addrmode5 loads and stores
1292class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001293 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001294 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001295 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001296 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001297 // Instruction operands.
1298 bits<5> Dd;
1299 bits<13> addr;
1300
1301 // Encode instruction operands.
1302 let Inst{23} = addr{8}; // U (add = (U == '1'))
1303 let Inst{22} = Dd{4};
1304 let Inst{19-16} = addr{12-9}; // Rn
1305 let Inst{15-12} = Dd{3-0};
1306 let Inst{7-0} = addr{7-0}; // imm8
1307
Evan Cheng96581d32008-11-11 02:11:05 +00001308 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001309 let Inst{27-24} = opcod1;
1310 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001311 let Inst{11-9} = 0b101;
1312 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001313
1314 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001315 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001316}
1317
Evan Chengcd8e66a2008-11-11 21:48:44 +00001318class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001319 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001320 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001321 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001322 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001323 // Instruction operands.
1324 bits<5> Sd;
1325 bits<13> addr;
1326
1327 // Encode instruction operands.
1328 let Inst{23} = addr{8}; // U (add = (U == '1'))
1329 let Inst{22} = Sd{0};
1330 let Inst{19-16} = addr{12-9}; // Rn
1331 let Inst{15-12} = Sd{4-1};
1332 let Inst{7-0} = addr{7-0}; // imm8
1333
Evan Cheng96581d32008-11-11 02:11:05 +00001334 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001335 let Inst{27-24} = opcod1;
1336 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001337 let Inst{11-9} = 0b101;
1338 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001339}
1340
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001341// VFP Load / store multiple pseudo instructions.
1342class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1343 list<dag> pattern>
1344 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1345 cstr, itin> {
1346 let OutOperandList = oops;
1347 let InOperandList = !con(iops, (ins pred:$p));
1348 let Pattern = pattern;
1349 list<Predicate> Predicates = [HasVFP2];
1350}
1351
Evan Chengcd8e66a2008-11-11 21:48:44 +00001352// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001353class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001354 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001355 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001356 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001357 // Instruction operands.
1358 bits<4> Rn;
1359 bits<13> regs;
1360
1361 // Encode instruction operands.
1362 let Inst{19-16} = Rn;
1363 let Inst{22} = regs{12};
1364 let Inst{15-12} = regs{11-8};
1365 let Inst{7-0} = regs{7-0};
1366
Evan Chengcd8e66a2008-11-11 21:48:44 +00001367 // TODO: Mark the instructions with the appropriate subtarget info.
1368 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001369 let Inst{11-9} = 0b101;
1370 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001371
1372 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001373 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001374}
1375
Jim Grosbach72db1822010-09-08 00:25:50 +00001376class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001377 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001378 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001379 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001380 // Instruction operands.
1381 bits<4> Rn;
1382 bits<13> regs;
1383
1384 // Encode instruction operands.
1385 let Inst{19-16} = Rn;
1386 let Inst{22} = regs{8};
1387 let Inst{15-12} = regs{12-9};
1388 let Inst{7-0} = regs{7-0};
1389
Evan Chengcd8e66a2008-11-11 21:48:44 +00001390 // TODO: Mark the instructions with the appropriate subtarget info.
1391 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001392 let Inst{11-9} = 0b101;
1393 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001394}
1395
Evan Cheng96581d32008-11-11 02:11:05 +00001396// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001397class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1398 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1399 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001400 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001401 // Instruction operands.
1402 bits<5> Dd;
1403 bits<5> Dm;
1404
1405 // Encode instruction operands.
1406 let Inst{3-0} = Dm{3-0};
1407 let Inst{5} = Dm{4};
1408 let Inst{15-12} = Dd{3-0};
1409 let Inst{22} = Dd{4};
1410
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001411 let Inst{27-23} = opcod1;
1412 let Inst{21-20} = opcod2;
1413 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001414 let Inst{11-9} = 0b101;
1415 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001416 let Inst{7-6} = opcod4;
1417 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001418}
1419
1420// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001421class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001422 dag iops, InstrItinClass itin, string opc, string asm,
1423 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001424 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001425 // Instruction operands.
1426 bits<5> Dd;
1427 bits<5> Dn;
1428 bits<5> Dm;
1429
1430 // Encode instruction operands.
1431 let Inst{3-0} = Dm{3-0};
1432 let Inst{5} = Dm{4};
1433 let Inst{19-16} = Dn{3-0};
1434 let Inst{7} = Dn{4};
1435 let Inst{15-12} = Dd{3-0};
1436 let Inst{22} = Dd{4};
1437
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001438 let Inst{27-23} = opcod1;
1439 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001440 let Inst{11-9} = 0b101;
1441 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001442 let Inst{6} = op6;
1443 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001444}
1445
1446// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001447class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1448 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1449 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001450 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001451 // Instruction operands.
1452 bits<5> Sd;
1453 bits<5> Sm;
1454
1455 // Encode instruction operands.
1456 let Inst{3-0} = Sm{4-1};
1457 let Inst{5} = Sm{0};
1458 let Inst{15-12} = Sd{4-1};
1459 let Inst{22} = Sd{0};
1460
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001461 let Inst{27-23} = opcod1;
1462 let Inst{21-20} = opcod2;
1463 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001464 let Inst{11-9} = 0b101;
1465 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001466 let Inst{7-6} = opcod4;
1467 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001468}
1469
David Goodwin338268c2009-08-10 22:17:39 +00001470// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001471// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001472class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1473 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1474 string asm, list<dag> pattern>
1475 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1476 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001477 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1478}
1479
Evan Cheng96581d32008-11-11 02:11:05 +00001480// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001481class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1482 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001483 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001484 // Instruction operands.
1485 bits<5> Sd;
1486 bits<5> Sn;
1487 bits<5> Sm;
1488
1489 // Encode instruction operands.
1490 let Inst{3-0} = Sm{4-1};
1491 let Inst{5} = Sm{0};
1492 let Inst{19-16} = Sn{4-1};
1493 let Inst{7} = Sn{0};
1494 let Inst{15-12} = Sd{4-1};
1495 let Inst{22} = Sd{0};
1496
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001497 let Inst{27-23} = opcod1;
1498 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001499 let Inst{11-9} = 0b101;
1500 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001501 let Inst{6} = op6;
1502 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001503}
1504
David Goodwin338268c2009-08-10 22:17:39 +00001505// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001506// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001507class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001508 dag iops, InstrItinClass itin, string opc, string asm,
1509 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001510 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001511 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001512
1513 // Instruction operands.
1514 bits<5> Sd;
1515 bits<5> Sn;
1516 bits<5> Sm;
1517
1518 // Encode instruction operands.
1519 let Inst{3-0} = Sm{4-1};
1520 let Inst{5} = Sm{0};
1521 let Inst{19-16} = Sn{4-1};
1522 let Inst{7} = Sn{0};
1523 let Inst{15-12} = Sd{4-1};
1524 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001525}
1526
Evan Cheng80a11982008-11-12 06:41:41 +00001527// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001528class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1529 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1530 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001531 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001532 let Inst{27-23} = opcod1;
1533 let Inst{21-20} = opcod2;
1534 let Inst{19-16} = opcod3;
1535 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001536 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001537 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001538}
1539
Johnny Chen811663f2010-02-11 18:47:03 +00001540// VFP conversion between floating-point and fixed-point
1541class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001542 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1543 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001544 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1545 // size (fixed-point number): sx == 0 ? 16 : 32
1546 let Inst{7} = op5; // sx
1547}
1548
David Goodwin338268c2009-08-10 22:17:39 +00001549// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001550class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001551 dag oops, dag iops, InstrItinClass itin,
1552 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001553 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1554 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001555 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1556}
1557
Evan Cheng80a11982008-11-12 06:41:41 +00001558class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001559 InstrItinClass itin,
1560 string opc, string asm, list<dag> pattern>
1561 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001562 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001563 let Inst{11-8} = opcod2;
1564 let Inst{4} = 1;
1565}
1566
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001567class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1568 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1569 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001570
Bob Wilson01135592010-03-23 17:23:59 +00001571class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001572 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1573 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001574
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001575class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1576 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1577 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001578
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001579class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1580 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1581 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001582
Evan Cheng96581d32008-11-11 02:11:05 +00001583//===----------------------------------------------------------------------===//
1584
Bob Wilson5bafff32009-06-22 23:27:02 +00001585//===----------------------------------------------------------------------===//
1586// ARM NEON Instruction templates.
1587//
Evan Cheng13096642008-08-29 06:41:12 +00001588
Johnny Chencaa608e2010-03-20 00:17:00 +00001589class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1590 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1591 list<dag> pattern>
1592 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001593 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001594 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001595 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001596 let Pattern = pattern;
1597 list<Predicate> Predicates = [HasNEON];
1598}
1599
1600// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001601class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1602 InstrItinClass itin, string opc, string asm, string cstr,
1603 list<dag> pattern>
1604 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001606 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001607 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001608 let Pattern = pattern;
1609 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001610}
1611
Bob Wilsonb07c1712009-10-07 21:53:04 +00001612class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1613 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001614 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001615 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1616 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001617 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001618 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001619 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001620 let Inst{11-8} = op11_8;
1621 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001622
Chris Lattner2ac19022010-11-15 05:19:05 +00001623 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001624
Owen Andersond9aa7d32010-11-02 00:05:05 +00001625 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001626 bits<6> Rn;
1627 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001628
1629 let Inst{22} = Vd{4};
1630 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001631 let Inst{19-16} = Rn{3-0};
1632 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001633}
1634
Owen Andersond138d702010-11-02 20:47:39 +00001635class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1636 dag oops, dag iops, InstrItinClass itin,
1637 string opc, string dt, string asm, string cstr, list<dag> pattern>
1638 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1639 dt, asm, cstr, pattern> {
1640 bits<3> lane;
1641}
1642
Bob Wilson709d5922010-08-25 23:27:42 +00001643class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1644 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1645 itin> {
1646 let OutOperandList = oops;
1647 let InOperandList = !con(iops, (ins pred:$p));
1648 list<Predicate> Predicates = [HasNEON];
1649}
1650
Jim Grosbach7cd27292010-10-06 20:36:55 +00001651class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1652 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001653 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1654 itin> {
1655 let OutOperandList = oops;
1656 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001657 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001658 list<Predicate> Predicates = [HasNEON];
1659}
1660
Johnny Chen785516a2010-03-23 16:43:47 +00001661class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001663 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1664 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001665 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001666 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001667}
1668
Johnny Chen927b88f2010-03-23 20:40:44 +00001669class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001670 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001671 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001672 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 let Inst{31-25} = 0b1111001;
1674}
1675
1676// NEON "one register and a modified immediate" format.
1677class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1678 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001679 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001680 string opc, string dt, string asm, string cstr,
1681 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001682 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001683 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001685 let Inst{11-8} = op11_8;
1686 let Inst{7} = op7;
1687 let Inst{6} = op6;
1688 let Inst{5} = op5;
1689 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001690
1691 // Instruction operands.
1692 bits<5> Vd;
1693 bits<13> SIMM;
1694
1695 let Inst{15-12} = Vd{3-0};
1696 let Inst{22} = Vd{4};
1697 let Inst{24} = SIMM{7};
1698 let Inst{18-16} = SIMM{6-4};
1699 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001700}
1701
1702// NEON 2 vector register format.
1703class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1704 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001705 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001707 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001708 let Inst{24-23} = op24_23;
1709 let Inst{21-20} = op21_20;
1710 let Inst{19-18} = op19_18;
1711 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001712 let Inst{11-7} = op11_7;
1713 let Inst{6} = op6;
1714 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001715
1716 // Instruction operands.
1717 bits<5> Vd;
1718 bits<5> Vm;
1719
1720 let Inst{15-12} = Vd{3-0};
1721 let Inst{22} = Vd{4};
1722 let Inst{3-0} = Vm{3-0};
1723 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001724}
1725
1726// Same as N2V except it doesn't have a datatype suffix.
1727class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001728 bits<5> op11_7, bit op6, bit op4,
1729 dag oops, dag iops, InstrItinClass itin,
1730 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001731 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001732 let Inst{24-23} = op24_23;
1733 let Inst{21-20} = op21_20;
1734 let Inst{19-18} = op19_18;
1735 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001736 let Inst{11-7} = op11_7;
1737 let Inst{6} = op6;
1738 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001739
1740 // Instruction operands.
1741 bits<5> Vd;
1742 bits<5> Vm;
1743
1744 let Inst{15-12} = Vd{3-0};
1745 let Inst{22} = Vd{4};
1746 let Inst{3-0} = Vm{3-0};
1747 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001748}
1749
1750// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001751class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001752 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001753 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001754 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001755 let Inst{24} = op24;
1756 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001758 let Inst{7} = op7;
1759 let Inst{6} = op6;
1760 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001761
1762 // Instruction operands.
1763 bits<5> Vd;
1764 bits<5> Vm;
1765 bits<6> SIMM;
1766
1767 let Inst{15-12} = Vd{3-0};
1768 let Inst{22} = Vd{4};
1769 let Inst{3-0} = Vm{3-0};
1770 let Inst{5} = Vm{4};
1771 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001772}
1773
Bob Wilson10bc69c2010-03-27 03:56:52 +00001774// NEON 3 vector register format.
1775class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1776 dag oops, dag iops, Format f, InstrItinClass itin,
1777 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001778 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001779 let Inst{24} = op24;
1780 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001781 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001782 let Inst{11-8} = op11_8;
1783 let Inst{6} = op6;
1784 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001785
1786 // Instruction operands.
1787 bits<5> Vd;
1788 bits<5> Vn;
1789 bits<5> Vm;
1790
1791 let Inst{15-12} = Vd{3-0};
1792 let Inst{22} = Vd{4};
1793 let Inst{19-16} = Vn{3-0};
1794 let Inst{7} = Vn{4};
1795 let Inst{3-0} = Vm{3-0};
1796 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001797}
1798
Johnny Chen841e8282010-03-23 21:35:03 +00001799// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001800class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1801 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001802 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001803 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001804 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001805 let Inst{24} = op24;
1806 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001808 let Inst{11-8} = op11_8;
1809 let Inst{6} = op6;
1810 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001811
1812 // Instruction operands.
1813 bits<5> Vd;
1814 bits<5> Vn;
1815 bits<5> Vm;
1816
1817 let Inst{15-12} = Vd{3-0};
1818 let Inst{22} = Vd{4};
1819 let Inst{19-16} = Vn{3-0};
1820 let Inst{7} = Vn{4};
1821 let Inst{3-0} = Vm{3-0};
1822 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001823}
1824
1825// NEON VMOVs between scalar and core registers.
1826class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001827 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001829 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001830 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001832 let Inst{11-8} = opcod2;
1833 let Inst{6-5} = opcod3;
1834 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001835
1836 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001837 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001838 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001839 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001841
Chris Lattner2ac19022010-11-15 05:19:05 +00001842 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001843
Owen Andersond2fbdb72010-10-27 21:28:09 +00001844 bits<5> V;
1845 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001846 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001847 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001848
1849 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001850 let Inst{7} = V{4};
1851 let Inst{19-16} = V{3-0};
1852 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001853}
1854class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001855 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001856 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001857 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001859class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001860 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001862 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001863 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001864class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001865 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001866 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001867 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001869
Johnny Chene4614f72010-03-25 17:01:27 +00001870// Vector Duplicate Lane (from scalar to all elements)
1871class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1872 InstrItinClass itin, string opc, string dt, string asm,
1873 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001874 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001875 let Inst{24-23} = 0b11;
1876 let Inst{21-20} = 0b11;
1877 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001878 let Inst{11-7} = 0b11000;
1879 let Inst{6} = op6;
1880 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001881
1882 bits<5> Vd;
1883 bits<5> Vm;
1884 bits<4> lane;
1885
1886 let Inst{22} = Vd{4};
1887 let Inst{15-12} = Vd{3-0};
1888 let Inst{5} = Vm{4};
1889 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001890}
1891
David Goodwin42a83f22009-08-04 17:53:06 +00001892// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1893// for single-precision FP.
1894class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1895 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1896}