blob: cc5be6cace20d5c9c9fe7bd4e34fd76fbed9b18b [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000018#include "ARMRegisterInfo.h"
19#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
21#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Instructions.h"
25#include "llvm/IntrinsicInst.h"
26#include "llvm/CodeGen/Analysis.h"
27#include "llvm/CodeGen/FastISel.h"
28#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/MachineConstantPool.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000035#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Target/TargetOptions.h"
43using namespace llvm;
44
Eric Christopher038fea52010-08-17 00:46:57 +000045static cl::opt<bool>
46EnableARMFastISel("arm-fast-isel",
47 cl::desc("Turn on experimental ARM fast-isel support"),
48 cl::init(false), cl::Hidden);
49
Eric Christopherab695882010-07-21 22:26:11 +000050namespace {
51
52class ARMFastISel : public FastISel {
53
54 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
55 /// make the right decision when generating code for different targets.
56 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000057 const TargetMachine &TM;
58 const TargetInstrInfo &TII;
59 const TargetLowering &TLI;
Eric Christopher7fe55b72010-08-23 22:32:45 +000060 const ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000061
Eric Christophereaa204b2010-09-02 01:39:14 +000062 // Convenience variable to avoid checking all the time.
63 bool isThumb;
64
Eric Christopherab695882010-07-21 22:26:11 +000065 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000066 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000067 : FastISel(funcInfo),
68 TM(funcInfo.MF->getTarget()),
69 TII(*TM.getInstrInfo()),
70 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000071 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000072 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +000073 isThumb = AFI->isThumbFunction();
Eric Christopherab695882010-07-21 22:26:11 +000074 }
75
Eric Christophercb592292010-08-20 00:20:31 +000076 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +000077 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
78 const TargetRegisterClass *RC);
79 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
80 const TargetRegisterClass *RC,
81 unsigned Op0, bool Op0IsKill);
82 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
83 const TargetRegisterClass *RC,
84 unsigned Op0, bool Op0IsKill,
85 unsigned Op1, bool Op1IsKill);
86 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
87 const TargetRegisterClass *RC,
88 unsigned Op0, bool Op0IsKill,
89 uint64_t Imm);
90 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
91 const TargetRegisterClass *RC,
92 unsigned Op0, bool Op0IsKill,
93 const ConstantFP *FPImm);
94 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
95 const TargetRegisterClass *RC,
96 uint64_t Imm);
97 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
98 const TargetRegisterClass *RC,
99 unsigned Op0, bool Op0IsKill,
100 unsigned Op1, bool Op1IsKill,
101 uint64_t Imm);
102 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
103 unsigned Op0, bool Op0IsKill,
104 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000105
Eric Christophercb592292010-08-20 00:20:31 +0000106 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000107 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000108 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherab695882010-07-21 22:26:11 +0000109
110 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000111
Eric Christopher83007122010-08-23 21:44:12 +0000112 // Instruction selection routines.
113 virtual bool ARMSelectLoad(const Instruction *I);
Eric Christopher543cf052010-09-01 22:16:27 +0000114 virtual bool ARMSelectStore(const Instruction *I);
Eric Christophere5734102010-09-03 00:35:47 +0000115 virtual bool ARMSelectBranch(const Instruction *I);
Eric Christopherd43393a2010-09-08 23:13:45 +0000116 virtual bool ARMSelectCmp(const Instruction *I);
Eric Christopher46203602010-09-09 00:26:48 +0000117 virtual bool ARMSelectFPExt(const Instruction *I);
Eric Christopherce07b542010-09-09 20:26:31 +0000118 virtual bool ARMSelectFPTrunc(const Instruction *I);
Eric Christopherbc39b822010-09-09 00:53:57 +0000119 virtual bool ARMSelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
Eric Christopher9a040492010-09-09 18:54:59 +0000120 virtual bool ARMSelectSIToFP(const Instruction *I);
121 virtual bool ARMSelectFPToSI(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000122
Eric Christopher83007122010-08-23 21:44:12 +0000123 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000124 private:
Eric Christopherb1cc8482010-08-25 07:23:49 +0000125 bool isTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000126 bool isLoadTypeLegal(const Type *Ty, EVT &VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000127 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, unsigned Reg, int Offset);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000128 bool ARMEmitStore(EVT VT, unsigned SrcReg, unsigned Reg, int Offset);
Eric Christopher30b66332010-09-08 21:49:50 +0000129 bool ARMLoadAlloca(const Instruction *I, EVT VT);
130 bool ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT);
Eric Christophercb0b04b2010-08-24 00:07:24 +0000131 bool ARMComputeRegOffset(const Value *Obj, unsigned &Reg, int &Offset);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000132 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
133 unsigned ARMMaterializeInt(const Constant *C);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000134 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000135 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000136
Eric Christopher456144e2010-08-19 00:37:05 +0000137 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
138 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
139};
Eric Christopherab695882010-07-21 22:26:11 +0000140
141} // end anonymous namespace
142
143// #include "ARMGenCallingConv.inc"
144
Eric Christopher456144e2010-08-19 00:37:05 +0000145// DefinesOptionalPredicate - This is different from DefinesPredicate in that
146// we don't care about implicit defs here, just places we'll need to add a
147// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
148bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
149 const TargetInstrDesc &TID = MI->getDesc();
150 if (!TID.hasOptionalDef())
151 return false;
152
153 // Look to see if our OptionalDef is defining CPSR or CCR.
154 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
155 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000156 if (!MO.isReg() || !MO.isDef()) continue;
157 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000158 *CPSR = true;
159 }
160 return true;
161}
162
163// If the machine is predicable go ahead and add the predicate operands, if
164// it needs default CC operands add those.
165const MachineInstrBuilder &
166ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
167 MachineInstr *MI = &*MIB;
168
169 // Do we use a predicate?
170 if (TII.isPredicable(MI))
171 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000172
Eric Christopher456144e2010-08-19 00:37:05 +0000173 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
174 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000175 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000176 if (DefinesOptionalPredicate(MI, &CPSR)) {
177 if (CPSR)
178 AddDefaultT1CC(MIB);
179 else
180 AddDefaultCC(MIB);
181 }
182 return MIB;
183}
184
Eric Christopher0fe7d542010-08-17 01:25:29 +0000185unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
186 const TargetRegisterClass* RC) {
187 unsigned ResultReg = createResultReg(RC);
188 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
189
Eric Christopher456144e2010-08-19 00:37:05 +0000190 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000191 return ResultReg;
192}
193
194unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
195 const TargetRegisterClass *RC,
196 unsigned Op0, bool Op0IsKill) {
197 unsigned ResultReg = createResultReg(RC);
198 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
199
200 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000201 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000202 .addReg(Op0, Op0IsKill * RegState::Kill));
203 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000204 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000205 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000206 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000207 TII.get(TargetOpcode::COPY), ResultReg)
208 .addReg(II.ImplicitDefs[0]));
209 }
210 return ResultReg;
211}
212
213unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
214 const TargetRegisterClass *RC,
215 unsigned Op0, bool Op0IsKill,
216 unsigned Op1, bool Op1IsKill) {
217 unsigned ResultReg = createResultReg(RC);
218 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
219
220 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000221 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000222 .addReg(Op0, Op0IsKill * RegState::Kill)
223 .addReg(Op1, Op1IsKill * RegState::Kill));
224 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000225 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000226 .addReg(Op0, Op0IsKill * RegState::Kill)
227 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000228 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000229 TII.get(TargetOpcode::COPY), ResultReg)
230 .addReg(II.ImplicitDefs[0]));
231 }
232 return ResultReg;
233}
234
235unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
236 const TargetRegisterClass *RC,
237 unsigned Op0, bool Op0IsKill,
238 uint64_t Imm) {
239 unsigned ResultReg = createResultReg(RC);
240 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
241
242 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000243 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000244 .addReg(Op0, Op0IsKill * RegState::Kill)
245 .addImm(Imm));
246 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000247 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000248 .addReg(Op0, Op0IsKill * RegState::Kill)
249 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000250 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000251 TII.get(TargetOpcode::COPY), ResultReg)
252 .addReg(II.ImplicitDefs[0]));
253 }
254 return ResultReg;
255}
256
257unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
258 const TargetRegisterClass *RC,
259 unsigned Op0, bool Op0IsKill,
260 const ConstantFP *FPImm) {
261 unsigned ResultReg = createResultReg(RC);
262 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
263
264 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000265 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000266 .addReg(Op0, Op0IsKill * RegState::Kill)
267 .addFPImm(FPImm));
268 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000269 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000270 .addReg(Op0, Op0IsKill * RegState::Kill)
271 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000272 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000273 TII.get(TargetOpcode::COPY), ResultReg)
274 .addReg(II.ImplicitDefs[0]));
275 }
276 return ResultReg;
277}
278
279unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
280 const TargetRegisterClass *RC,
281 unsigned Op0, bool Op0IsKill,
282 unsigned Op1, bool Op1IsKill,
283 uint64_t Imm) {
284 unsigned ResultReg = createResultReg(RC);
285 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
286
287 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000288 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000289 .addReg(Op0, Op0IsKill * RegState::Kill)
290 .addReg(Op1, Op1IsKill * RegState::Kill)
291 .addImm(Imm));
292 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294 .addReg(Op0, Op0IsKill * RegState::Kill)
295 .addReg(Op1, Op1IsKill * RegState::Kill)
296 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298 TII.get(TargetOpcode::COPY), ResultReg)
299 .addReg(II.ImplicitDefs[0]));
300 }
301 return ResultReg;
302}
303
304unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
305 const TargetRegisterClass *RC,
306 uint64_t Imm) {
307 unsigned ResultReg = createResultReg(RC);
308 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000309
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 .addImm(Imm));
313 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000315 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000316 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000317 TII.get(TargetOpcode::COPY), ResultReg)
318 .addReg(II.ImplicitDefs[0]));
319 }
320 return ResultReg;
321}
322
323unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
324 unsigned Op0, bool Op0IsKill,
325 uint32_t Idx) {
326 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
327 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
328 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 DL, TII.get(TargetOpcode::COPY), ResultReg)
331 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
332 return ResultReg;
333}
334
Eric Christopheraa3ace12010-09-09 20:49:25 +0000335unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000336 // Don't worry about 64-bit now.
337 if (VT.getSimpleVT().SimpleTy == MVT::f64) return 0;
338
339 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
340 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
341 TII.get(ARM::VMOVRS), MoveReg)
342 .addReg(SrcReg));
343 return MoveReg;
344}
345
346unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
347 // Don't worry about 64-bit now.
348 if (VT.getSimpleVT().SimpleTy == MVT::i64) return 0;
349
Eric Christopheraa3ace12010-09-09 20:49:25 +0000350 // If we have a floating point constant we expect it in a floating point
351 // register.
352 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
353 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000354 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000355 .addReg(SrcReg));
356 return MoveReg;
357}
358
Eric Christopher9ed58df2010-09-09 00:19:41 +0000359// For double width floating point we need to materialize two constants
360// (the high and the low) into integer registers then use a move to get
361// the combined constant into an FP reg.
362unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
363 const APFloat Val = CFP->getValueAPF();
364 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000365
Eric Christopher9ed58df2010-09-09 00:19:41 +0000366 // This checks to see if we can use VFP3 instructions to materialize
367 // a constant, otherwise we have to go through the constant pool.
368 if (TLI.isFPImmLegal(Val, VT)) {
369 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
370 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
372 DestReg)
373 .addFPImm(CFP));
374 return DestReg;
375 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000376
Eric Christopher9ed58df2010-09-09 00:19:41 +0000377 // No 64-bit at the moment.
378 if (is64bit) return 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000379
Eric Christopher9ed58df2010-09-09 00:19:41 +0000380 // Load this from the constant pool.
381 unsigned DestReg = ARMMaterializeInt(cast<Constant>(CFP));
Eric Christopher56d2b722010-09-02 23:43:26 +0000382
Eric Christopher9ed58df2010-09-09 00:19:41 +0000383 // If we have a floating point constant we expect it in a floating point
384 // register.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000385 return ARMMoveToFPReg(VT, DestReg);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000386}
387
388unsigned ARMFastISel::ARMMaterializeInt(const Constant *C) {
Eric Christopher56d2b722010-09-02 23:43:26 +0000389 // MachineConstantPool wants an explicit alignment.
390 unsigned Align = TD.getPrefTypeAlignment(C->getType());
391 if (Align == 0) {
392 // TODO: Figure out if this is correct.
393 Align = TD.getTypeAllocSize(C->getType());
394 }
395 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
396
Eric Christopher845c5752010-09-08 18:56:34 +0000397 unsigned DestReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christopher56d2b722010-09-02 23:43:26 +0000398 if (isThumb)
399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
400 TII.get(ARM::t2LDRpci))
401 .addReg(DestReg).addConstantPoolIndex(Idx));
402 else
403 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
404 TII.get(ARM::LDRcp))
Eric Christopher845c5752010-09-08 18:56:34 +0000405 .addReg(DestReg).addConstantPoolIndex(Idx)
Eric Christopher56d2b722010-09-02 23:43:26 +0000406 .addReg(0).addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000407
Eric Christopher56d2b722010-09-02 23:43:26 +0000408 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000409}
410
Eric Christopher9ed58df2010-09-09 00:19:41 +0000411unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
412 EVT VT = TLI.getValueType(C->getType(), true);
413
414 // Only handle simple types.
415 if (!VT.isSimple()) return 0;
416
417 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
418 return ARMMaterializeFP(CFP, VT);
419 return ARMMaterializeInt(C);
420}
421
Eric Christopherb1cc8482010-08-25 07:23:49 +0000422bool ARMFastISel::isTypeLegal(const Type *Ty, EVT &VT) {
423 VT = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000424
Eric Christopherb1cc8482010-08-25 07:23:49 +0000425 // Only handle simple types.
426 if (VT == MVT::Other || !VT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000427
Eric Christopherdc908042010-08-31 01:28:42 +0000428 // Handle all legal types, i.e. a register that will directly hold this
429 // value.
430 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000431}
432
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000433bool ARMFastISel::isLoadTypeLegal(const Type *Ty, EVT &VT) {
434 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000435
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000436 // If this is a type than can be sign or zero-extended to a basic operation
437 // go ahead and accept it now.
438 if (VT == MVT::i8 || VT == MVT::i16)
439 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000440
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000441 return false;
442}
443
Eric Christophercb0b04b2010-08-24 00:07:24 +0000444// Computes the Reg+Offset to get to an object.
445bool ARMFastISel::ARMComputeRegOffset(const Value *Obj, unsigned &Reg,
Eric Christopher83007122010-08-23 21:44:12 +0000446 int &Offset) {
447 // Some boilerplate from the X86 FastISel.
448 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000449 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000450 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000451 // Don't walk into other basic blocks; it's possible we haven't
452 // visited them yet, so the instructions may not yet be assigned
453 // virtual registers.
454 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
455 return false;
456
457 Opcode = I->getOpcode();
458 U = I;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000459 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000460 Opcode = C->getOpcode();
461 U = C;
462 }
463
Eric Christophercb0b04b2010-08-24 00:07:24 +0000464 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000465 if (Ty->getAddressSpace() > 255)
466 // Fast instruction selection doesn't support the special
467 // address spaces.
468 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000469
Eric Christopher83007122010-08-23 21:44:12 +0000470 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000471 default:
Eric Christopher83007122010-08-23 21:44:12 +0000472 //errs() << "Failing Opcode is: " << *Op1 << "\n";
473 break;
474 case Instruction::Alloca: {
Eric Christopherf06f3092010-08-24 00:50:47 +0000475 assert(false && "Alloca should have been handled earlier!");
476 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000477 }
478 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000479
Eric Christophercb0b04b2010-08-24 00:07:24 +0000480 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
481 //errs() << "Failing GV is: " << GV << "\n";
Eric Christopherf06f3092010-08-24 00:50:47 +0000482 (void)GV;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000483 return false;
484 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000485
Eric Christophercb0b04b2010-08-24 00:07:24 +0000486 // Try to get this in a register if nothing else has worked.
487 Reg = getRegForValue(Obj);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000488 if (Reg == 0) return false;
489
490 // Since the offset may be too large for the load instruction
491 // get the reg+offset into a register.
492 // TODO: Verify the additions work, otherwise we'll need to add the
493 // offset instead of 0 to the instructions and do all sorts of operand
494 // munging.
495 // TODO: Optimize this somewhat.
496 if (Offset != 0) {
497 ARMCC::CondCodes Pred = ARMCC::AL;
498 unsigned PredReg = 0;
499
Eric Christophereaa204b2010-09-02 01:39:14 +0000500 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000501 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
502 Reg, Reg, Offset, Pred, PredReg,
503 static_cast<const ARMBaseInstrInfo&>(TII));
504 else {
505 assert(AFI->isThumb2Function());
506 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
507 Reg, Reg, Offset, Pred, PredReg,
508 static_cast<const ARMBaseInstrInfo&>(TII));
509 }
510 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000511
Eric Christopher318b6ee2010-09-02 00:53:56 +0000512 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000513}
514
Eric Christopher30b66332010-09-08 21:49:50 +0000515bool ARMFastISel::ARMLoadAlloca(const Instruction *I, EVT VT) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000516 Value *Op0 = I->getOperand(0);
517
518 // Verify it's an alloca.
Eric Christophere24d66f2010-08-24 22:07:27 +0000519 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op0)) {
520 DenseMap<const AllocaInst*, int>::iterator SI =
521 FuncInfo.StaticAllocaMap.find(AI);
Eric Christopherf06f3092010-08-24 00:50:47 +0000522
Eric Christophere24d66f2010-08-24 22:07:27 +0000523 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000524 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000525 unsigned ResultReg = createResultReg(RC);
Eric Christophere24d66f2010-08-24 22:07:27 +0000526 TII.loadRegFromStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopherb1cc8482010-08-25 07:23:49 +0000527 ResultReg, SI->second, RC,
Eric Christophere24d66f2010-08-24 22:07:27 +0000528 TM.getRegisterInfo());
529 UpdateValueMap(I, ResultReg);
530 return true;
531 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000532 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000533 return false;
534}
535
Eric Christopherb1cc8482010-08-25 07:23:49 +0000536bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg,
537 unsigned Reg, int Offset) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000538
Eric Christopherb1cc8482010-08-25 07:23:49 +0000539 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000540 unsigned Opc;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000541
Eric Christopherb1cc8482010-08-25 07:23:49 +0000542 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000543 default:
Eric Christopher548d1bb2010-08-30 23:48:26 +0000544 assert(false && "Trying to emit for an unhandled type!");
545 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000546 case MVT::i16:
547 Opc = isThumb ? ARM::tLDRH : ARM::LDRH;
548 VT = MVT::i32;
549 break;
550 case MVT::i8:
551 Opc = isThumb ? ARM::tLDRB : ARM::LDRB;
552 VT = MVT::i32;
553 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000554 case MVT::i32:
555 Opc = isThumb ? ARM::tLDR : ARM::LDR;
556 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000557 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000558
Eric Christopherdc908042010-08-31 01:28:42 +0000559 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000560
Eric Christopherdc908042010-08-31 01:28:42 +0000561 // TODO: Fix the Addressing modes so that these can share some code.
562 // Since this is a Thumb1 load this will work in Thumb1 or 2 mode.
563 if (isThumb)
564 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
565 TII.get(Opc), ResultReg)
566 .addReg(Reg).addImm(Offset).addReg(0));
567 else
568 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
569 TII.get(Opc), ResultReg)
570 .addReg(Reg).addReg(0).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000571 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000572}
573
Eric Christopher30b66332010-09-08 21:49:50 +0000574bool ARMFastISel::ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT){
Eric Christopher543cf052010-09-01 22:16:27 +0000575 Value *Op1 = I->getOperand(1);
576
577 // Verify it's an alloca.
578 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op1)) {
579 DenseMap<const AllocaInst*, int>::iterator SI =
580 FuncInfo.StaticAllocaMap.find(AI);
581
582 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000583 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000584 assert(SrcReg != 0 && "Nothing to store!");
Eric Christopher543cf052010-09-01 22:16:27 +0000585 TII.storeRegToStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000586 SrcReg, true /*isKill*/, SI->second, RC,
Eric Christopher543cf052010-09-01 22:16:27 +0000587 TM.getRegisterInfo());
588 return true;
589 }
590 }
591 return false;
592}
593
Eric Christopher318b6ee2010-09-02 00:53:56 +0000594bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg,
595 unsigned DstReg, int Offset) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000596 unsigned StrOpc;
597 switch (VT.getSimpleVT().SimpleTy) {
598 default: return false;
599 case MVT::i1:
600 case MVT::i8: StrOpc = isThumb ? ARM::tSTRB : ARM::STRB; break;
601 case MVT::i16: StrOpc = isThumb ? ARM::tSTRH : ARM::STRH; break;
602 case MVT::i32: StrOpc = isThumb ? ARM::tSTR : ARM::STR; break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 case MVT::f32:
604 if (!Subtarget->hasVFP2()) return false;
605 StrOpc = ARM::VSTRS;
606 break;
607 case MVT::f64:
608 if (!Subtarget->hasVFP2()) return false;
609 StrOpc = ARM::VSTRD;
610 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000611 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000612
Eric Christopher318b6ee2010-09-02 00:53:56 +0000613 if (isThumb)
614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
615 TII.get(StrOpc), SrcReg)
616 .addReg(DstReg).addImm(Offset).addReg(0));
617 else
618 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
619 TII.get(StrOpc), SrcReg)
620 .addReg(DstReg).addReg(0).addImm(Offset));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000621
Eric Christopher318b6ee2010-09-02 00:53:56 +0000622 return true;
623}
624
625bool ARMFastISel::ARMSelectStore(const Instruction *I) {
626 Value *Op0 = I->getOperand(0);
627 unsigned SrcReg = 0;
628
Eric Christopher543cf052010-09-01 22:16:27 +0000629 // Yay type legalization
630 EVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000631 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000632 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000633
Eric Christopher1b61ef42010-09-02 01:48:11 +0000634 // Get the value to be stored into a register.
635 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000636 if (SrcReg == 0)
637 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000638
Eric Christopher318b6ee2010-09-02 00:53:56 +0000639 // If we're an alloca we know we have a frame index and can emit the store
640 // quickly.
Eric Christopher30b66332010-09-08 21:49:50 +0000641 if (ARMStoreAlloca(I, SrcReg, VT))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000642 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000643
Eric Christopher318b6ee2010-09-02 00:53:56 +0000644 // Our register and offset with innocuous defaults.
645 unsigned Reg = 0;
646 int Offset = 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000647
Eric Christopher318b6ee2010-09-02 00:53:56 +0000648 // See if we can handle this as Reg + Offset
649 if (!ARMComputeRegOffset(I->getOperand(1), Reg, Offset))
650 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000651
Eric Christopher318b6ee2010-09-02 00:53:56 +0000652 if (!ARMEmitStore(VT, SrcReg, Reg, Offset /* 0 */)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000653
Eric Christopher543cf052010-09-01 22:16:27 +0000654 return false;
Eric Christopher543cf052010-09-01 22:16:27 +0000655}
656
Eric Christopher83007122010-08-23 21:44:12 +0000657bool ARMFastISel::ARMSelectLoad(const Instruction *I) {
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000658 // Verify we have a legal type before going any further.
659 EVT VT;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000660 if (!isLoadTypeLegal(I->getType(), VT))
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000661 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000662
Eric Christopher30b66332010-09-08 21:49:50 +0000663 // If we're an alloca we know we have a frame index and can emit the load
664 // directly in short order.
665 if (ARMLoadAlloca(I, VT))
666 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000667
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000668 // Our register and offset with innocuous defaults.
669 unsigned Reg = 0;
670 int Offset = 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000671
Eric Christopher83007122010-08-23 21:44:12 +0000672 // See if we can handle this as Reg + Offset
Eric Christophercb0b04b2010-08-24 00:07:24 +0000673 if (!ARMComputeRegOffset(I->getOperand(0), Reg, Offset))
Eric Christopher83007122010-08-23 21:44:12 +0000674 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000675
Eric Christopherb1cc8482010-08-25 07:23:49 +0000676 unsigned ResultReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000677 if (!ARMEmitLoad(VT, ResultReg, Reg, Offset /* 0 */)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000678
Eric Christopherf06f3092010-08-24 00:50:47 +0000679 UpdateValueMap(I, ResultReg);
Eric Christopher83007122010-08-23 21:44:12 +0000680 return true;
681}
682
Eric Christophere5734102010-09-03 00:35:47 +0000683bool ARMFastISel::ARMSelectBranch(const Instruction *I) {
684 const BranchInst *BI = cast<BranchInst>(I);
685 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
686 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +0000687
Eric Christophere5734102010-09-03 00:35:47 +0000688 // Simple branch support.
689 unsigned CondReg = getRegForValue(BI->getCondition());
690 if (CondReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000691
Eric Christophere5734102010-09-03 00:35:47 +0000692 unsigned CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
693 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
694 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
695 .addReg(CondReg).addReg(CondReg));
696 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
697 .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
698 FastEmitBranch(FBB, DL);
699 FuncInfo.MBB->addSuccessor(TBB);
700 return true;
701}
702
Eric Christopherd43393a2010-09-08 23:13:45 +0000703bool ARMFastISel::ARMSelectCmp(const Instruction *I) {
704 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000705
Eric Christopherd43393a2010-09-08 23:13:45 +0000706 EVT VT;
707 const Type *Ty = CI->getOperand(0)->getType();
708 if (!isTypeLegal(Ty, VT))
709 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000710
Eric Christopherd43393a2010-09-08 23:13:45 +0000711 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
712 if (isFloat && !Subtarget->hasVFP2())
713 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000714
Eric Christopherd43393a2010-09-08 23:13:45 +0000715 unsigned CmpOpc;
716 switch (VT.getSimpleVT().SimpleTy) {
717 default: return false;
718 // TODO: Verify compares.
719 case MVT::f32:
720 CmpOpc = ARM::VCMPES;
721 break;
722 case MVT::f64:
723 CmpOpc = ARM::VCMPED;
724 break;
725 case MVT::i32:
726 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
727 break;
728 }
729
730 unsigned Arg1 = getRegForValue(CI->getOperand(0));
731 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000732
Eric Christopherd43393a2010-09-08 23:13:45 +0000733 unsigned Arg2 = getRegForValue(CI->getOperand(1));
734 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000735
Eric Christopherd43393a2010-09-08 23:13:45 +0000736 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
737 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000738
Eric Christopherd43393a2010-09-08 23:13:45 +0000739 // For floating point we need to move the result to a register we can
740 // actually do something with.
741 if (isFloat)
742 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
743 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +0000744
745 // TODO: How to update the value map when there's no result reg?
Eric Christopherd43393a2010-09-08 23:13:45 +0000746 return true;
747}
748
Eric Christopher46203602010-09-09 00:26:48 +0000749bool ARMFastISel::ARMSelectFPExt(const Instruction *I) {
750 // Make sure we have VFP and that we're extending float to double.
751 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000752
Eric Christopher46203602010-09-09 00:26:48 +0000753 Value *V = I->getOperand(0);
754 if (!I->getType()->isDoubleTy() ||
755 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000756
Eric Christopher46203602010-09-09 00:26:48 +0000757 unsigned Op = getRegForValue(V);
758 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000759
Eric Christopher46203602010-09-09 00:26:48 +0000760 unsigned Result = createResultReg(ARM::DPRRegisterClass);
761
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +0000763 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +0000764 .addReg(Op));
765 UpdateValueMap(I, Result);
766 return true;
767}
768
769bool ARMFastISel::ARMSelectFPTrunc(const Instruction *I) {
770 // Make sure we have VFP and that we're truncating double to float.
771 if (!Subtarget->hasVFP2()) return false;
772
773 Value *V = I->getOperand(0);
774 if (!I->getType()->isFloatTy() ||
775 !V->getType()->isDoubleTy()) return false;
776
777 unsigned Op = getRegForValue(V);
778 if (Op == 0) return false;
779
780 unsigned Result = createResultReg(ARM::SPRRegisterClass);
781
782 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +0000783 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +0000784 .addReg(Op));
785 UpdateValueMap(I, Result);
786 return true;
787}
788
Eric Christopher9a040492010-09-09 18:54:59 +0000789bool ARMFastISel::ARMSelectSIToFP(const Instruction *I) {
790 // Make sure we have VFP.
791 if (!Subtarget->hasVFP2()) return false;
792
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000793 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +0000794 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000795 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +0000796 return false;
797
798 unsigned Op = getRegForValue(I->getOperand(0));
799 if (Op == 0) return false;
800
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000801 // The conversion routine works on fp-reg to fp-reg.
802 unsigned FP = ARMMoveToFPReg(DstVT, Op);
803 if (FP == 0) return false;
804
Eric Christopher9a040492010-09-09 18:54:59 +0000805 unsigned Opc;
806 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
807 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
808 else return 0;
809
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000810 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +0000811 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
812 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000813 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +0000814 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +0000815 return true;
816}
817
818bool ARMFastISel::ARMSelectFPToSI(const Instruction *I) {
819 // Make sure we have VFP.
820 if (!Subtarget->hasVFP2()) return false;
821
822 EVT VT;
823 const Type *RetTy = I->getType();
824 if (!isTypeLegal(RetTy, VT))
825 return false;
826
827 unsigned Op = getRegForValue(I->getOperand(0));
828 if (Op == 0) return false;
829
830 unsigned Opc;
831 const Type *OpTy = I->getOperand(0)->getType();
832 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
833 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
834 else return 0;
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000835 EVT OpVT = TLI.getValueType(OpTy, true);
Eric Christopher9a040492010-09-09 18:54:59 +0000836
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000837 unsigned ResultReg = createResultReg(TLI.getRegClassFor(OpVT));
Eric Christopher9a040492010-09-09 18:54:59 +0000838 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
839 ResultReg)
840 .addReg(Op));
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000841
842 // This result needs to be in an integer register, but the conversion only
843 // takes place in fp-regs.
844 unsigned IntReg = ARMMoveToIntReg(VT, ResultReg);
845 if (IntReg == 0) return false;
846
847 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +0000848 return true;
849}
850
Eric Christopherbc39b822010-09-09 00:53:57 +0000851bool ARMFastISel::ARMSelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +0000852 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000853
Eric Christopherbc39b822010-09-09 00:53:57 +0000854 // We can get here in the case when we want to use NEON for our fp
855 // operations, but can't figure out how to. Just use the vfp instructions
856 // if we have them.
857 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +0000858 const Type *Ty = I->getType();
859 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
860 if (isFloat && !Subtarget->hasVFP2())
861 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000862
Eric Christopherbc39b822010-09-09 00:53:57 +0000863 unsigned Op1 = getRegForValue(I->getOperand(0));
864 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000865
Eric Christopherbc39b822010-09-09 00:53:57 +0000866 unsigned Op2 = getRegForValue(I->getOperand(1));
867 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000868
Eric Christopherbc39b822010-09-09 00:53:57 +0000869 unsigned Opc;
Eric Christopherbd6bf082010-09-09 01:02:03 +0000870 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64 ||
871 VT.getSimpleVT().SimpleTy == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +0000872 switch (ISDOpcode) {
873 default: return false;
874 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +0000875 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +0000876 break;
877 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +0000878 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +0000879 break;
880 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +0000881 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +0000882 break;
883 }
Eric Christopherbd6bf082010-09-09 01:02:03 +0000884 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +0000885 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
886 TII.get(Opc), ResultReg)
887 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +0000888 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +0000889 return true;
890}
891
Eric Christopher56d2b722010-09-02 23:43:26 +0000892// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +0000893bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher7fe55b72010-08-23 22:32:45 +0000894 // No Thumb-1 for now.
Eric Christophereaa204b2010-09-02 01:39:14 +0000895 if (isThumb && !AFI->isThumb2Function()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000896
Eric Christopherab695882010-07-21 22:26:11 +0000897 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +0000898 case Instruction::Load:
899 return ARMSelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +0000900 case Instruction::Store:
901 return ARMSelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +0000902 case Instruction::Br:
903 return ARMSelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +0000904 case Instruction::ICmp:
905 case Instruction::FCmp:
Eric Christopherac1a19e2010-09-09 01:06:51 +0000906 return ARMSelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +0000907 case Instruction::FPExt:
Eric Christopherac1a19e2010-09-09 01:06:51 +0000908 return ARMSelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +0000909 case Instruction::FPTrunc:
910 return ARMSelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +0000911 case Instruction::SIToFP:
912 return ARMSelectSIToFP(I);
913 case Instruction::FPToSI:
914 return ARMSelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +0000915 case Instruction::FAdd:
Eric Christopherac1a19e2010-09-09 01:06:51 +0000916 return ARMSelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +0000917 case Instruction::FSub:
Eric Christopherac1a19e2010-09-09 01:06:51 +0000918 return ARMSelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +0000919 case Instruction::FMul:
Eric Christopherac1a19e2010-09-09 01:06:51 +0000920 return ARMSelectBinaryOp(I, ISD::FMUL);
Eric Christopherab695882010-07-21 22:26:11 +0000921 default: break;
922 }
923 return false;
924}
925
926namespace llvm {
927 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopher038fea52010-08-17 00:46:57 +0000928 if (EnableARMFastISel) return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +0000929 return 0;
Eric Christopherab695882010-07-21 22:26:11 +0000930 }
931}