blob: 36503b1c3965f21c108ea4d514bcd0f40dbd328f [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chris Lattner1e313632004-07-21 23:17:57 +000032#include "llvm/Function.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Bob Wilson852a7e32010-06-15 05:56:31 +000036#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000038#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng2a4410d2011-11-14 19:48:55 +000039#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000040#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000043#include "llvm/Target/TargetOptions.h"
Evan Cheng875357d2008-03-13 06:37:55 +000044#include "llvm/Support/Debug.h"
Evan Cheng3d720fb2010-05-05 18:45:40 +000045#include "llvm/Support/ErrorHandling.h"
Evan Cheng7543e582008-06-18 07:49:14 +000046#include "llvm/ADT/BitVector.h"
47#include "llvm/ADT/DenseMap.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000048#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000049#include "llvm/ADT/Statistic.h"
50#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000051using namespace llvm;
52
Chris Lattnercd3245a2006-12-19 22:41:21 +000053STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
54STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengd498c8f2009-01-25 03:53:59 +000055STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng875357d2008-03-13 06:37:55 +000057STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng7543e582008-06-18 07:49:14 +000058STATISTIC(NumReMats, "Number of instructions re-materialized");
Evan Cheng28c7ce32009-02-21 03:14:25 +000059STATISTIC(NumDeletes, "Number of dead instructions deleted");
Evan Cheng2a4410d2011-11-14 19:48:55 +000060STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up");
61STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down");
Evan Cheng875357d2008-03-13 06:37:55 +000062
63namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000064 class TwoAddressInstructionPass : public MachineFunctionPass {
Evan Cheng875357d2008-03-13 06:37:55 +000065 const TargetInstrInfo *TII;
66 const TargetRegisterInfo *TRI;
Evan Cheng2a4410d2011-11-14 19:48:55 +000067 const InstrItineraryData *InstrItins;
Evan Cheng875357d2008-03-13 06:37:55 +000068 MachineRegisterInfo *MRI;
69 LiveVariables *LV;
Dan Gohmana70dca12009-10-09 23:27:56 +000070 AliasAnalysis *AA;
Evan Chengc3aa7c52011-11-16 18:44:48 +000071 CodeGenOpt::Level OptLevel;
Evan Cheng875357d2008-03-13 06:37:55 +000072
Evan Cheng870b8072009-03-01 02:03:43 +000073 // DistanceMap - Keep track the distance of a MI from the start of the
74 // current basic block.
75 DenseMap<MachineInstr*, unsigned> DistanceMap;
76
77 // SrcRegMap - A map from virtual registers to physical registers which
78 // are likely targets to be coalesced to due to copies from physical
79 // registers to virtual registers. e.g. v1024 = move r0.
80 DenseMap<unsigned, unsigned> SrcRegMap;
81
82 // DstRegMap - A map from virtual registers to physical registers which
83 // are likely targets to be coalesced to due to copies to physical
84 // registers from virtual registers. e.g. r1 = move v1024.
85 DenseMap<unsigned, unsigned> DstRegMap;
86
Evan Cheng3d720fb2010-05-05 18:45:40 +000087 /// RegSequences - Keep track the list of REG_SEQUENCE instructions seen
88 /// during the initial walk of the machine function.
89 SmallVector<MachineInstr*, 16> RegSequences;
90
Bill Wendling637980e2008-05-10 00:12:52 +000091 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
92 unsigned Reg,
93 MachineBasicBlock::iterator OldPos);
Evan Cheng7543e582008-06-18 07:49:14 +000094
Evan Cheng7543e582008-06-18 07:49:14 +000095 bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC,
Evan Cheng601ca4b2008-06-25 01:16:38 +000096 MachineInstr *MI, MachineInstr *DefMI,
Evan Cheng870b8072009-03-01 02:03:43 +000097 MachineBasicBlock *MBB, unsigned Loc);
Evan Cheng81913712009-01-23 23:27:33 +000098
Evan Chengd498c8f2009-01-25 03:53:59 +000099 bool NoUseAfterLastDef(unsigned Reg, MachineBasicBlock *MBB, unsigned Dist,
Evan Chengd498c8f2009-01-25 03:53:59 +0000100 unsigned &LastDef);
101
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000102 MachineInstr *FindLastUseInMBB(unsigned Reg, MachineBasicBlock *MBB,
103 unsigned Dist);
104
Evan Chengd99d68b2012-05-03 01:45:13 +0000105 bool isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
Evan Chengd498c8f2009-01-25 03:53:59 +0000106 MachineInstr *MI, MachineBasicBlock *MBB,
Evan Cheng870b8072009-03-01 02:03:43 +0000107 unsigned Dist);
Evan Chengd498c8f2009-01-25 03:53:59 +0000108
Evan Cheng81913712009-01-23 23:27:33 +0000109 bool CommuteInstruction(MachineBasicBlock::iterator &mi,
110 MachineFunction::iterator &mbbi,
Evan Cheng870b8072009-03-01 02:03:43 +0000111 unsigned RegB, unsigned RegC, unsigned Dist);
112
Evan Chengf06e6c22011-03-02 01:08:17 +0000113 bool isProfitableToConv3Addr(unsigned RegA, unsigned RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000114
115 bool ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
116 MachineBasicBlock::iterator &nmi,
117 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000118 unsigned RegA, unsigned RegB, unsigned Dist);
Evan Chenge6f350d2009-03-30 21:34:07 +0000119
Bob Wilson326f4382009-09-01 22:51:08 +0000120 typedef std::pair<std::pair<unsigned, bool>, MachineInstr*> NewKill;
121 bool canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
122 SmallVector<NewKill, 4> &NewKills,
123 MachineBasicBlock *MBB, unsigned Dist);
124 bool DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
125 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000126 MachineFunction::iterator &mbbi, unsigned Dist);
Bob Wilson326f4382009-09-01 22:51:08 +0000127
Evan Cheng2a4410d2011-11-14 19:48:55 +0000128 bool isDefTooClose(unsigned Reg, unsigned Dist,
129 MachineInstr *MI, MachineBasicBlock *MBB);
130
131 bool RescheduleMIBelowKill(MachineBasicBlock *MBB,
132 MachineBasicBlock::iterator &mi,
133 MachineBasicBlock::iterator &nmi,
134 unsigned Reg);
135 bool RescheduleKillAboveMI(MachineBasicBlock *MBB,
136 MachineBasicBlock::iterator &mi,
137 MachineBasicBlock::iterator &nmi,
138 unsigned Reg);
139
Bob Wilsoncc80df92009-09-03 20:58:42 +0000140 bool TryInstructionTransform(MachineBasicBlock::iterator &mi,
141 MachineBasicBlock::iterator &nmi,
142 MachineFunction::iterator &mbbi,
143 unsigned SrcIdx, unsigned DstIdx,
Evan Chengf06e6c22011-03-02 01:08:17 +0000144 unsigned Dist,
145 SmallPtrSet<MachineInstr*, 8> &Processed);
146
147 void ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
148 SmallPtrSet<MachineInstr*, 8> &Processed);
Bob Wilsoncc80df92009-09-03 20:58:42 +0000149
Evan Cheng870b8072009-03-01 02:03:43 +0000150 void ProcessCopy(MachineInstr *MI, MachineBasicBlock *MBB,
151 SmallPtrSet<MachineInstr*, 8> &Processed);
Evan Cheng3a3cce52009-08-07 00:28:58 +0000152
Evan Cheng53c779b2010-05-17 20:57:12 +0000153 void CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs, unsigned DstReg);
154
Evan Cheng3d720fb2010-05-05 18:45:40 +0000155 /// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
156 /// of the de-ssa process. This replaces sources of REG_SEQUENCE as
157 /// sub-register references of the register defined by REG_SEQUENCE.
158 bool EliminateRegSequences();
Evan Chengc6dcce32010-05-17 23:24:12 +0000159
Evan Cheng875357d2008-03-13 06:37:55 +0000160 public:
Nick Lewyckyecd94c82007-05-06 13:37:16 +0000161 static char ID; // Pass identification, replacement for typeid
Owen Anderson081c34b2010-10-19 17:21:58 +0000162 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
163 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
164 }
Devang Patel794fd752007-05-01 21:15:47 +0000165
Bill Wendling637980e2008-05-10 00:12:52 +0000166 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000167 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +0000168 AU.addRequired<AliasAnalysis>();
Bill Wendling637980e2008-05-10 00:12:52 +0000169 AU.addPreserved<LiveVariables>();
170 AU.addPreservedID(MachineLoopInfoID);
171 AU.addPreservedID(MachineDominatorsID);
Bill Wendling637980e2008-05-10 00:12:52 +0000172 MachineFunctionPass::getAnalysisUsage(AU);
173 }
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000174
Bill Wendling637980e2008-05-10 00:12:52 +0000175 /// runOnMachineFunction - Pass entry point.
Misha Brukman75fa4e42004-07-22 15:26:23 +0000176 bool runOnMachineFunction(MachineFunction&);
177 };
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000178}
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000179
Dan Gohman844731a2008-05-13 00:00:25 +0000180char TwoAddressInstructionPass::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000181INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
182 "Two-Address instruction pass", false, false)
183INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
184INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersonce665bd2010-10-07 22:25:06 +0000185 "Two-Address instruction pass", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000186
Owen Anderson90c579d2010-08-06 18:33:48 +0000187char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000188
Evan Cheng875357d2008-03-13 06:37:55 +0000189/// Sink3AddrInstruction - A two-address instruction has been converted to a
190/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling637980e2008-05-10 00:12:52 +0000191/// past the instruction that would kill the above mentioned register to reduce
192/// register pressure.
Evan Cheng875357d2008-03-13 06:37:55 +0000193bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
194 MachineInstr *MI, unsigned SavedReg,
195 MachineBasicBlock::iterator OldPos) {
Eli Friedmanbde81d52011-09-23 22:41:57 +0000196 // FIXME: Shouldn't we be trying to do this before we three-addressify the
197 // instruction? After this transformation is done, we no longer need
198 // the instruction to be in three-address form.
199
Evan Cheng875357d2008-03-13 06:37:55 +0000200 // Check if it's safe to move this instruction.
201 bool SeenStore = true; // Be conservative.
Evan Chengac1abde2010-03-02 19:03:01 +0000202 if (!MI->isSafeToMove(TII, AA, SeenStore))
Evan Cheng875357d2008-03-13 06:37:55 +0000203 return false;
204
205 unsigned DefReg = 0;
206 SmallSet<unsigned, 4> UseRegs;
Bill Wendling637980e2008-05-10 00:12:52 +0000207
Evan Cheng875357d2008-03-13 06:37:55 +0000208 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
209 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000210 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000211 continue;
212 unsigned MOReg = MO.getReg();
213 if (!MOReg)
214 continue;
215 if (MO.isUse() && MOReg != SavedReg)
216 UseRegs.insert(MO.getReg());
217 if (!MO.isDef())
218 continue;
219 if (MO.isImplicit())
220 // Don't try to move it if it implicitly defines a register.
221 return false;
222 if (DefReg)
223 // For now, don't move any instructions that define multiple registers.
224 return false;
225 DefReg = MO.getReg();
226 }
227
228 // Find the instruction that kills SavedReg.
229 MachineInstr *KillMI = NULL;
Evan Chengf1250ee2010-03-23 20:36:12 +0000230 for (MachineRegisterInfo::use_nodbg_iterator
231 UI = MRI->use_nodbg_begin(SavedReg),
232 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng875357d2008-03-13 06:37:55 +0000233 MachineOperand &UseMO = UI.getOperand();
234 if (!UseMO.isKill())
235 continue;
236 KillMI = UseMO.getParent();
237 break;
238 }
Bill Wendling637980e2008-05-10 00:12:52 +0000239
Eli Friedmanbde81d52011-09-23 22:41:57 +0000240 // If we find the instruction that kills SavedReg, and it is in an
241 // appropriate location, we can try to sink the current instruction
242 // past it.
243 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000244 KillMI->isTerminator())
Evan Cheng875357d2008-03-13 06:37:55 +0000245 return false;
246
Bill Wendling637980e2008-05-10 00:12:52 +0000247 // If any of the definitions are used by another instruction between the
248 // position and the kill use, then it's not safe to sink it.
Andrew Trick8247e0d2012-02-03 05:12:30 +0000249 //
Bill Wendling637980e2008-05-10 00:12:52 +0000250 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng7543e582008-06-18 07:49:14 +0000251 // instruction is before or after another instruction. Then we can use
Bill Wendling637980e2008-05-10 00:12:52 +0000252 // MachineRegisterInfo def / use instead.
Evan Cheng875357d2008-03-13 06:37:55 +0000253 MachineOperand *KillMO = NULL;
254 MachineBasicBlock::iterator KillPos = KillMI;
255 ++KillPos;
Bill Wendling637980e2008-05-10 00:12:52 +0000256
Evan Cheng7543e582008-06-18 07:49:14 +0000257 unsigned NumVisited = 0;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000258 for (MachineBasicBlock::iterator I = llvm::next(OldPos); I != KillPos; ++I) {
Evan Cheng875357d2008-03-13 06:37:55 +0000259 MachineInstr *OtherMI = I;
Dale Johannesen3bfef032010-02-11 18:22:31 +0000260 // DBG_VALUE cannot be counted against the limit.
261 if (OtherMI->isDebugValue())
262 continue;
Evan Cheng7543e582008-06-18 07:49:14 +0000263 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
264 return false;
265 ++NumVisited;
Evan Cheng875357d2008-03-13 06:37:55 +0000266 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
267 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000268 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000269 continue;
270 unsigned MOReg = MO.getReg();
271 if (!MOReg)
272 continue;
273 if (DefReg == MOReg)
274 return false;
Bill Wendling637980e2008-05-10 00:12:52 +0000275
Evan Cheng875357d2008-03-13 06:37:55 +0000276 if (MO.isKill()) {
277 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng7543e582008-06-18 07:49:14 +0000278 // Save the operand that kills the register. We want to unset the kill
279 // marker if we can sink MI past it.
Evan Cheng875357d2008-03-13 06:37:55 +0000280 KillMO = &MO;
281 else if (UseRegs.count(MOReg))
282 // One of the uses is killed before the destination.
283 return false;
284 }
285 }
286 }
287
Evan Cheng875357d2008-03-13 06:37:55 +0000288 // Update kill and LV information.
289 KillMO->setIsKill(false);
290 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
291 KillMO->setIsKill(true);
Andrew Trick8247e0d2012-02-03 05:12:30 +0000292
Evan Cheng9f1c8312008-07-03 09:09:37 +0000293 if (LV)
294 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng875357d2008-03-13 06:37:55 +0000295
296 // Move instruction to its destination.
297 MBB->remove(MI);
298 MBB->insert(KillPos, MI);
299
300 ++Num3AddrSunk;
301 return true;
302}
303
Evan Cheng7543e582008-06-18 07:49:14 +0000304/// isTwoAddrUse - Return true if the specified MI is using the specified
305/// register as a two-address operand.
306static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000307 const MCInstrDesc &MCID = UseMI->getDesc();
308 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Cheng7543e582008-06-18 07:49:14 +0000309 MachineOperand &MO = UseMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000310 if (MO.isReg() && MO.getReg() == Reg &&
Evan Chenga24752f2009-03-19 20:30:06 +0000311 (MO.isDef() || UseMI->isRegTiedToDefOperand(i)))
Evan Cheng7543e582008-06-18 07:49:14 +0000312 // Earlier use is a two-address one.
313 return true;
314 }
315 return false;
316}
317
318/// isProfitableToReMat - Return true if the heuristics determines it is likely
319/// to be profitable to re-materialize the definition of Reg rather than copy
320/// the register.
321bool
322TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000323 const TargetRegisterClass *RC,
324 MachineInstr *MI, MachineInstr *DefMI,
325 MachineBasicBlock *MBB, unsigned Loc) {
Evan Cheng7543e582008-06-18 07:49:14 +0000326 bool OtherUse = false;
Evan Chengf1250ee2010-03-23 20:36:12 +0000327 for (MachineRegisterInfo::use_nodbg_iterator UI = MRI->use_nodbg_begin(Reg),
328 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng7543e582008-06-18 07:49:14 +0000329 MachineOperand &UseMO = UI.getOperand();
Evan Cheng7543e582008-06-18 07:49:14 +0000330 MachineInstr *UseMI = UseMO.getParent();
Evan Cheng601ca4b2008-06-25 01:16:38 +0000331 MachineBasicBlock *UseMBB = UseMI->getParent();
332 if (UseMBB == MBB) {
333 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
334 if (DI != DistanceMap.end() && DI->second == Loc)
335 continue; // Current use.
336 OtherUse = true;
337 // There is at least one other use in the MBB that will clobber the
Andrew Trick8247e0d2012-02-03 05:12:30 +0000338 // register.
Evan Cheng601ca4b2008-06-25 01:16:38 +0000339 if (isTwoAddrUse(UseMI, Reg))
340 return true;
341 }
Evan Cheng7543e582008-06-18 07:49:14 +0000342 }
Evan Cheng601ca4b2008-06-25 01:16:38 +0000343
344 // If other uses in MBB are not two-address uses, then don't remat.
345 if (OtherUse)
346 return false;
347
348 // No other uses in the same block, remat if it's defined in the same
349 // block so it does not unnecessarily extend the live range.
350 return MBB == DefMI->getParent();
Evan Cheng7543e582008-06-18 07:49:14 +0000351}
352
Evan Chengd498c8f2009-01-25 03:53:59 +0000353/// NoUseAfterLastDef - Return true if there are no intervening uses between the
354/// last instruction in the MBB that defines the specified register and the
355/// two-address instruction which is being processed. It also returns the last
356/// def location by reference
357bool TwoAddressInstructionPass::NoUseAfterLastDef(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000358 MachineBasicBlock *MBB, unsigned Dist,
359 unsigned &LastDef) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000360 LastDef = 0;
361 unsigned LastUse = Dist;
362 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
363 E = MRI->reg_end(); I != E; ++I) {
364 MachineOperand &MO = I.getOperand();
365 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000366 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000367 continue;
Evan Chengd498c8f2009-01-25 03:53:59 +0000368 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
369 if (DI == DistanceMap.end())
370 continue;
371 if (MO.isUse() && DI->second < LastUse)
372 LastUse = DI->second;
373 if (MO.isDef() && DI->second > LastDef)
374 LastDef = DI->second;
375 }
376
377 return !(LastUse > LastDef && LastUse < Dist);
378}
379
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000380MachineInstr *TwoAddressInstructionPass::FindLastUseInMBB(unsigned Reg,
381 MachineBasicBlock *MBB,
382 unsigned Dist) {
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000383 unsigned LastUseDist = 0;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000384 MachineInstr *LastUse = 0;
385 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
386 E = MRI->reg_end(); I != E; ++I) {
387 MachineOperand &MO = I.getOperand();
388 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000389 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000390 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000391 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
392 if (DI == DistanceMap.end())
393 continue;
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000394 if (DI->second >= Dist)
395 continue;
396
397 if (MO.isUse() && DI->second > LastUseDist) {
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000398 LastUse = DI->first;
399 LastUseDist = DI->second;
400 }
401 }
402 return LastUse;
403}
404
Evan Cheng870b8072009-03-01 02:03:43 +0000405/// isCopyToReg - Return true if the specified MI is a copy instruction or
406/// a extract_subreg instruction. It also returns the source and destination
407/// registers and whether they are physical registers by reference.
408static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
409 unsigned &SrcReg, unsigned &DstReg,
410 bool &IsSrcPhys, bool &IsDstPhys) {
411 SrcReg = 0;
412 DstReg = 0;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000413 if (MI.isCopy()) {
414 DstReg = MI.getOperand(0).getReg();
415 SrcReg = MI.getOperand(1).getReg();
416 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
417 DstReg = MI.getOperand(0).getReg();
418 SrcReg = MI.getOperand(2).getReg();
419 } else
420 return false;
Evan Cheng870b8072009-03-01 02:03:43 +0000421
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000422 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
423 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
424 return true;
Evan Cheng870b8072009-03-01 02:03:43 +0000425}
426
Dan Gohman97121ba2009-04-08 00:15:30 +0000427/// isKilled - Test if the given register value, which is used by the given
428/// instruction, is killed by the given instruction. This looks through
429/// coalescable copies to see if the original value is potentially not killed.
430///
431/// For example, in this code:
432///
433/// %reg1034 = copy %reg1024
434/// %reg1035 = copy %reg1025<kill>
435/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
436///
437/// %reg1034 is not considered to be killed, since it is copied from a
438/// register which is not killed. Treating it as not killed lets the
439/// normal heuristics commute the (two-address) add, which lets
440/// coalescing eliminate the extra copy.
441///
442static bool isKilled(MachineInstr &MI, unsigned Reg,
443 const MachineRegisterInfo *MRI,
444 const TargetInstrInfo *TII) {
445 MachineInstr *DefMI = &MI;
446 for (;;) {
447 if (!DefMI->killsRegister(Reg))
448 return false;
449 if (TargetRegisterInfo::isPhysicalRegister(Reg))
450 return true;
451 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
452 // If there are multiple defs, we can't do a simple analysis, so just
453 // go with what the kill flag says.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000454 if (llvm::next(Begin) != MRI->def_end())
Dan Gohman97121ba2009-04-08 00:15:30 +0000455 return true;
456 DefMI = &*Begin;
457 bool IsSrcPhys, IsDstPhys;
458 unsigned SrcReg, DstReg;
459 // If the def is something other than a copy, then it isn't going to
460 // be coalesced, so follow the kill flag.
461 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
462 return true;
463 Reg = SrcReg;
464 }
465}
466
Evan Cheng870b8072009-03-01 02:03:43 +0000467/// isTwoAddrUse - Return true if the specified MI uses the specified register
468/// as a two-address use. If so, return the destination register by reference.
469static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000470 const MCInstrDesc &MCID = MI.getDesc();
471 unsigned NumOps = MI.isInlineAsm()
472 ? MI.getNumOperands() : MCID.getNumOperands();
Evan Chenge6f350d2009-03-30 21:34:07 +0000473 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng870b8072009-03-01 02:03:43 +0000474 const MachineOperand &MO = MI.getOperand(i);
475 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
476 continue;
Evan Chenga24752f2009-03-19 20:30:06 +0000477 unsigned ti;
478 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Cheng870b8072009-03-01 02:03:43 +0000479 DstReg = MI.getOperand(ti).getReg();
480 return true;
481 }
482 }
483 return false;
484}
485
486/// findOnlyInterestingUse - Given a register, if has a single in-basic block
487/// use, return the use instruction if it's a copy or a two-address use.
488static
489MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
490 MachineRegisterInfo *MRI,
491 const TargetInstrInfo *TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000492 bool &IsCopy,
Evan Cheng870b8072009-03-01 02:03:43 +0000493 unsigned &DstReg, bool &IsDstPhys) {
Evan Cheng1423c702010-03-03 21:18:38 +0000494 if (!MRI->hasOneNonDBGUse(Reg))
495 // None or more than one use.
Evan Cheng870b8072009-03-01 02:03:43 +0000496 return 0;
Evan Cheng1423c702010-03-03 21:18:38 +0000497 MachineInstr &UseMI = *MRI->use_nodbg_begin(Reg);
Evan Cheng870b8072009-03-01 02:03:43 +0000498 if (UseMI.getParent() != MBB)
499 return 0;
500 unsigned SrcReg;
501 bool IsSrcPhys;
Evan Cheng87d696a2009-04-14 00:32:25 +0000502 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
503 IsCopy = true;
Evan Cheng870b8072009-03-01 02:03:43 +0000504 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000505 }
Evan Cheng870b8072009-03-01 02:03:43 +0000506 IsDstPhys = false;
Evan Cheng87d696a2009-04-14 00:32:25 +0000507 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
508 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000509 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000510 }
Evan Cheng870b8072009-03-01 02:03:43 +0000511 return 0;
512}
513
514/// getMappedReg - Return the physical register the specified virtual register
515/// might be mapped to.
516static unsigned
517getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
518 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
519 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
520 if (SI == RegMap.end())
521 return 0;
522 Reg = SI->second;
523 }
524 if (TargetRegisterInfo::isPhysicalRegister(Reg))
525 return Reg;
526 return 0;
527}
528
529/// regsAreCompatible - Return true if the two registers are equal or aliased.
530///
531static bool
532regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
533 if (RegA == RegB)
534 return true;
535 if (!RegA || !RegB)
536 return false;
537 return TRI->regsOverlap(RegA, RegB);
538}
539
540
Evan Chengd498c8f2009-01-25 03:53:59 +0000541/// isProfitableToReMat - Return true if it's potentially profitable to commute
542/// the two-address instruction that's being processed.
543bool
Evan Chengd99d68b2012-05-03 01:45:13 +0000544TwoAddressInstructionPass::isProfitableToCommute(unsigned regA, unsigned regB,
545 unsigned regC,
Evan Cheng870b8072009-03-01 02:03:43 +0000546 MachineInstr *MI, MachineBasicBlock *MBB,
547 unsigned Dist) {
Evan Chengc3aa7c52011-11-16 18:44:48 +0000548 if (OptLevel == CodeGenOpt::None)
549 return false;
550
Evan Chengd498c8f2009-01-25 03:53:59 +0000551 // Determine if it's profitable to commute this two address instruction. In
552 // general, we want no uses between this instruction and the definition of
553 // the two-address register.
554 // e.g.
555 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
556 // %reg1029<def> = MOV8rr %reg1028
557 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
558 // insert => %reg1030<def> = MOV8rr %reg1028
559 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
560 // In this case, it might not be possible to coalesce the second MOV8rr
561 // instruction if the first one is coalesced. So it would be profitable to
562 // commute it:
563 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
564 // %reg1029<def> = MOV8rr %reg1028
565 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
566 // insert => %reg1030<def> = MOV8rr %reg1029
Andrew Trick8247e0d2012-02-03 05:12:30 +0000567 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
Evan Chengd498c8f2009-01-25 03:53:59 +0000568
569 if (!MI->killsRegister(regC))
570 return false;
571
572 // Ok, we have something like:
573 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
574 // let's see if it's worth commuting it.
575
Evan Cheng870b8072009-03-01 02:03:43 +0000576 // Look for situations like this:
577 // %reg1024<def> = MOV r1
578 // %reg1025<def> = MOV r0
579 // %reg1026<def> = ADD %reg1024, %reg1025
580 // r0 = MOV %reg1026
581 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
Evan Chengd99d68b2012-05-03 01:45:13 +0000582 unsigned ToRegA = getMappedReg(regA, DstRegMap);
583 if (ToRegA) {
584 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
585 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
586 bool BComp = !FromRegB || regsAreCompatible(FromRegB, ToRegA, TRI);
587 bool CComp = !FromRegC || regsAreCompatible(FromRegC, ToRegA, TRI);
588 if (BComp != CComp)
589 return !BComp && CComp;
590 }
Evan Cheng870b8072009-03-01 02:03:43 +0000591
Evan Chengd498c8f2009-01-25 03:53:59 +0000592 // If there is a use of regC between its last def (could be livein) and this
593 // instruction, then bail.
594 unsigned LastDefC = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000595 if (!NoUseAfterLastDef(regC, MBB, Dist, LastDefC))
Evan Chengd498c8f2009-01-25 03:53:59 +0000596 return false;
597
598 // If there is a use of regB between its last def (could be livein) and this
599 // instruction, then go ahead and make this transformation.
600 unsigned LastDefB = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000601 if (!NoUseAfterLastDef(regB, MBB, Dist, LastDefB))
Evan Chengd498c8f2009-01-25 03:53:59 +0000602 return true;
603
604 // Since there are no intervening uses for both registers, then commute
605 // if the def of regC is closer. Its live interval is shorter.
606 return LastDefB && LastDefC && LastDefC > LastDefB;
607}
608
Evan Cheng81913712009-01-23 23:27:33 +0000609/// CommuteInstruction - Commute a two-address instruction and update the basic
610/// block, distance map, and live variables if needed. Return true if it is
611/// successful.
612bool
613TwoAddressInstructionPass::CommuteInstruction(MachineBasicBlock::iterator &mi,
Evan Cheng870b8072009-03-01 02:03:43 +0000614 MachineFunction::iterator &mbbi,
615 unsigned RegB, unsigned RegC, unsigned Dist) {
Evan Cheng81913712009-01-23 23:27:33 +0000616 MachineInstr *MI = mi;
David Greeneeb00b182010-01-05 01:24:21 +0000617 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Evan Cheng81913712009-01-23 23:27:33 +0000618 MachineInstr *NewMI = TII->commuteInstruction(MI);
619
620 if (NewMI == 0) {
David Greeneeb00b182010-01-05 01:24:21 +0000621 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng81913712009-01-23 23:27:33 +0000622 return false;
623 }
624
David Greeneeb00b182010-01-05 01:24:21 +0000625 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000626 // If the instruction changed to commute it, update livevar.
627 if (NewMI != MI) {
628 if (LV)
629 // Update live variables
630 LV->replaceKillInstruction(RegC, MI, NewMI);
631
632 mbbi->insert(mi, NewMI); // Insert the new inst
633 mbbi->erase(mi); // Nuke the old inst.
634 mi = NewMI;
635 DistanceMap.insert(std::make_pair(NewMI, Dist));
636 }
Evan Cheng870b8072009-03-01 02:03:43 +0000637
638 // Update source register map.
639 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
640 if (FromRegC) {
641 unsigned RegA = MI->getOperand(0).getReg();
642 SrcRegMap[RegA] = FromRegC;
643 }
644
Evan Cheng81913712009-01-23 23:27:33 +0000645 return true;
646}
647
Evan Chenge6f350d2009-03-30 21:34:07 +0000648/// isProfitableToConv3Addr - Return true if it is profitable to convert the
649/// given 2-address instruction to a 3-address one.
650bool
Evan Chengf06e6c22011-03-02 01:08:17 +0000651TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA,unsigned RegB){
Evan Chenge6f350d2009-03-30 21:34:07 +0000652 // Look for situations like this:
653 // %reg1024<def> = MOV r1
654 // %reg1025<def> = MOV r0
655 // %reg1026<def> = ADD %reg1024, %reg1025
656 // r2 = MOV %reg1026
657 // Turn ADD into a 3-address instruction to avoid a copy.
Evan Chengf06e6c22011-03-02 01:08:17 +0000658 unsigned FromRegB = getMappedReg(RegB, SrcRegMap);
659 if (!FromRegB)
660 return false;
Evan Chenge6f350d2009-03-30 21:34:07 +0000661 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
Evan Chengf06e6c22011-03-02 01:08:17 +0000662 return (ToRegA && !regsAreCompatible(FromRegB, ToRegA, TRI));
Evan Chenge6f350d2009-03-30 21:34:07 +0000663}
664
665/// ConvertInstTo3Addr - Convert the specified two-address instruction into a
666/// three address one. Return true if this transformation was successful.
667bool
668TwoAddressInstructionPass::ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
669 MachineBasicBlock::iterator &nmi,
670 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000671 unsigned RegA, unsigned RegB,
672 unsigned Dist) {
Evan Chenge6f350d2009-03-30 21:34:07 +0000673 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, LV);
674 if (NewMI) {
David Greeneeb00b182010-01-05 01:24:21 +0000675 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
676 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
Evan Chenge6f350d2009-03-30 21:34:07 +0000677 bool Sunk = false;
678
679 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
680 // FIXME: Temporary workaround. If the new instruction doesn't
681 // uses RegB, convertToThreeAddress must have created more
682 // then one instruction.
683 Sunk = Sink3AddrInstruction(mbbi, NewMI, RegB, mi);
684
685 mbbi->erase(mi); // Nuke the old inst.
686
687 if (!Sunk) {
688 DistanceMap.insert(std::make_pair(NewMI, Dist));
689 mi = NewMI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000690 nmi = llvm::next(mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000691 }
Evan Cheng4d96c632011-02-10 02:20:55 +0000692
693 // Update source and destination register maps.
694 SrcRegMap.erase(RegA);
695 DstRegMap.erase(RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000696 return true;
697 }
698
699 return false;
700}
701
Evan Chengf06e6c22011-03-02 01:08:17 +0000702/// ScanUses - Scan forward recursively for only uses, update maps if the use
703/// is a copy or a two-address instruction.
704void
705TwoAddressInstructionPass::ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
706 SmallPtrSet<MachineInstr*, 8> &Processed) {
707 SmallVector<unsigned, 4> VirtRegPairs;
708 bool IsDstPhys;
709 bool IsCopy = false;
710 unsigned NewReg = 0;
711 unsigned Reg = DstReg;
712 while (MachineInstr *UseMI = findOnlyInterestingUse(Reg, MBB, MRI, TII,IsCopy,
713 NewReg, IsDstPhys)) {
714 if (IsCopy && !Processed.insert(UseMI))
715 break;
716
717 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
718 if (DI != DistanceMap.end())
719 // Earlier in the same MBB.Reached via a back edge.
720 break;
721
722 if (IsDstPhys) {
723 VirtRegPairs.push_back(NewReg);
724 break;
725 }
726 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, Reg)).second;
727 if (!isNew)
728 assert(SrcRegMap[NewReg] == Reg && "Can't map to two src registers!");
729 VirtRegPairs.push_back(NewReg);
730 Reg = NewReg;
731 }
732
733 if (!VirtRegPairs.empty()) {
734 unsigned ToReg = VirtRegPairs.back();
735 VirtRegPairs.pop_back();
736 while (!VirtRegPairs.empty()) {
737 unsigned FromReg = VirtRegPairs.back();
738 VirtRegPairs.pop_back();
739 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
740 if (!isNew)
741 assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!");
742 ToReg = FromReg;
743 }
744 bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second;
745 if (!isNew)
746 assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!");
747 }
748}
749
Evan Cheng870b8072009-03-01 02:03:43 +0000750/// ProcessCopy - If the specified instruction is not yet processed, process it
751/// if it's a copy. For a copy instruction, we find the physical registers the
752/// source and destination registers might be mapped to. These are kept in
753/// point-to maps used to determine future optimizations. e.g.
754/// v1024 = mov r0
755/// v1025 = mov r1
756/// v1026 = add v1024, v1025
757/// r1 = mov r1026
758/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
759/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
760/// potentially joined with r1 on the output side. It's worthwhile to commute
761/// 'add' to eliminate a copy.
762void TwoAddressInstructionPass::ProcessCopy(MachineInstr *MI,
763 MachineBasicBlock *MBB,
764 SmallPtrSet<MachineInstr*, 8> &Processed) {
765 if (Processed.count(MI))
766 return;
767
768 bool IsSrcPhys, IsDstPhys;
769 unsigned SrcReg, DstReg;
770 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
771 return;
772
773 if (IsDstPhys && !IsSrcPhys)
774 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
775 else if (!IsDstPhys && IsSrcPhys) {
Evan Cheng3005ed62009-04-13 20:04:24 +0000776 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
777 if (!isNew)
778 assert(SrcRegMap[DstReg] == SrcReg &&
779 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000780
Evan Chengf06e6c22011-03-02 01:08:17 +0000781 ScanUses(DstReg, MBB, Processed);
Evan Cheng870b8072009-03-01 02:03:43 +0000782 }
783
784 Processed.insert(MI);
Evan Chengf06e6c22011-03-02 01:08:17 +0000785 return;
Evan Cheng870b8072009-03-01 02:03:43 +0000786}
787
Evan Cheng28c7ce32009-02-21 03:14:25 +0000788/// isSafeToDelete - If the specified instruction does not produce any side
789/// effects and all of its defs are dead, then it's safe to delete.
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000790static bool isSafeToDelete(MachineInstr *MI,
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000791 const TargetInstrInfo *TII,
792 SmallVector<unsigned, 4> &Kills) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000793 if (MI->mayStore() || MI->isCall())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000794 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000795 if (MI->isTerminator() || MI->hasUnmodeledSideEffects())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000796 return false;
797
798 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
799 MachineOperand &MO = MI->getOperand(i);
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000800 if (!MO.isReg())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000801 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000802 if (MO.isDef() && !MO.isDead())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000803 return false;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000804 if (MO.isUse() && MO.isKill())
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000805 Kills.push_back(MO.getReg());
Evan Cheng28c7ce32009-02-21 03:14:25 +0000806 }
Evan Cheng28c7ce32009-02-21 03:14:25 +0000807 return true;
808}
809
Bob Wilson326f4382009-09-01 22:51:08 +0000810/// canUpdateDeletedKills - Check if all the registers listed in Kills are
811/// killed by instructions in MBB preceding the current instruction at
812/// position Dist. If so, return true and record information about the
813/// preceding kills in NewKills.
814bool TwoAddressInstructionPass::
815canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
816 SmallVector<NewKill, 4> &NewKills,
817 MachineBasicBlock *MBB, unsigned Dist) {
818 while (!Kills.empty()) {
819 unsigned Kill = Kills.back();
820 Kills.pop_back();
821 if (TargetRegisterInfo::isPhysicalRegister(Kill))
822 return false;
823
824 MachineInstr *LastKill = FindLastUseInMBB(Kill, MBB, Dist);
825 if (!LastKill)
826 return false;
827
Evan Cheng1015ba72010-05-21 20:53:24 +0000828 bool isModRef = LastKill->definesRegister(Kill);
Bob Wilson326f4382009-09-01 22:51:08 +0000829 NewKills.push_back(std::make_pair(std::make_pair(Kill, isModRef),
830 LastKill));
831 }
832 return true;
833}
834
835/// DeleteUnusedInstr - If an instruction with a tied register operand can
836/// be safely deleted, just delete it.
837bool
838TwoAddressInstructionPass::DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
839 MachineBasicBlock::iterator &nmi,
840 MachineFunction::iterator &mbbi,
Bob Wilson326f4382009-09-01 22:51:08 +0000841 unsigned Dist) {
842 // Check if the instruction has no side effects and if all its defs are dead.
843 SmallVector<unsigned, 4> Kills;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000844 if (!isSafeToDelete(mi, TII, Kills))
Bob Wilson326f4382009-09-01 22:51:08 +0000845 return false;
846
847 // If this instruction kills some virtual registers, we need to
848 // update the kill information. If it's not possible to do so,
849 // then bail out.
850 SmallVector<NewKill, 4> NewKills;
851 if (!canUpdateDeletedKills(Kills, NewKills, &*mbbi, Dist))
852 return false;
853
854 if (LV) {
855 while (!NewKills.empty()) {
856 MachineInstr *NewKill = NewKills.back().second;
857 unsigned Kill = NewKills.back().first.first;
858 bool isDead = NewKills.back().first.second;
859 NewKills.pop_back();
860 if (LV->removeVirtualRegisterKilled(Kill, mi)) {
861 if (isDead)
862 LV->addVirtualRegisterDead(Kill, NewKill);
863 else
864 LV->addVirtualRegisterKilled(Kill, NewKill);
865 }
866 }
Bob Wilson326f4382009-09-01 22:51:08 +0000867 }
868
869 mbbi->erase(mi); // Nuke the old inst.
870 mi = nmi;
871 return true;
872}
873
Evan Cheng2a4410d2011-11-14 19:48:55 +0000874/// RescheduleMIBelowKill - If there is one more local instruction that reads
875/// 'Reg' and it kills 'Reg, consider moving the instruction below the kill
876/// instruction in order to eliminate the need for the copy.
877bool
878TwoAddressInstructionPass::RescheduleMIBelowKill(MachineBasicBlock *MBB,
879 MachineBasicBlock::iterator &mi,
880 MachineBasicBlock::iterator &nmi,
881 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +0000882 // Bail immediately if we don't have LV available. We use it to find kills
883 // efficiently.
884 if (!LV)
885 return false;
886
Evan Cheng2a4410d2011-11-14 19:48:55 +0000887 MachineInstr *MI = &*mi;
Andrew Trick8247e0d2012-02-03 05:12:30 +0000888 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000889 if (DI == DistanceMap.end())
890 // Must be created from unfolded load. Don't waste time trying this.
891 return false;
892
Chandler Carruth7d532c82012-07-15 03:29:46 +0000893 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
894 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000895 // Don't mess with copies, they may be coalesced later.
896 return false;
897
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000898 if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() ||
899 KillMI->isBranch() || KillMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000900 // Don't move pass calls, etc.
901 return false;
902
903 unsigned DstReg;
904 if (isTwoAddrUse(*KillMI, Reg, DstReg))
905 return false;
906
Evan Chengf1784182011-11-15 06:26:51 +0000907 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000908 if (!MI->isSafeToMove(TII, AA, SeenStore))
909 return false;
910
911 if (TII->getInstrLatency(InstrItins, MI) > 1)
912 // FIXME: Needs more sophisticated heuristics.
913 return false;
914
915 SmallSet<unsigned, 2> Uses;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000916 SmallSet<unsigned, 2> Kills;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000917 SmallSet<unsigned, 2> Defs;
918 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
919 const MachineOperand &MO = MI->getOperand(i);
920 if (!MO.isReg())
921 continue;
922 unsigned MOReg = MO.getReg();
923 if (!MOReg)
924 continue;
925 if (MO.isDef())
926 Defs.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000927 else {
Evan Cheng2a4410d2011-11-14 19:48:55 +0000928 Uses.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000929 if (MO.isKill() && MOReg != Reg)
930 Kills.insert(MOReg);
931 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000932 }
933
934 // Move the copies connected to MI down as well.
935 MachineBasicBlock::iterator From = MI;
936 MachineBasicBlock::iterator To = llvm::next(From);
937 while (To->isCopy() && Defs.count(To->getOperand(1).getReg())) {
938 Defs.insert(To->getOperand(0).getReg());
939 ++To;
940 }
941
942 // Check if the reschedule will not break depedencies.
943 unsigned NumVisited = 0;
944 MachineBasicBlock::iterator KillPos = KillMI;
945 ++KillPos;
946 for (MachineBasicBlock::iterator I = To; I != KillPos; ++I) {
947 MachineInstr *OtherMI = I;
948 // DBG_VALUE cannot be counted against the limit.
949 if (OtherMI->isDebugValue())
950 continue;
951 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
952 return false;
953 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000954 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
955 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000956 // Don't move pass calls, etc.
957 return false;
958 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
959 const MachineOperand &MO = OtherMI->getOperand(i);
960 if (!MO.isReg())
961 continue;
962 unsigned MOReg = MO.getReg();
963 if (!MOReg)
964 continue;
965 if (MO.isDef()) {
966 if (Uses.count(MOReg))
967 // Physical register use would be clobbered.
968 return false;
969 if (!MO.isDead() && Defs.count(MOReg))
970 // May clobber a physical register def.
971 // FIXME: This may be too conservative. It's ok if the instruction
972 // is sunken completely below the use.
973 return false;
974 } else {
975 if (Defs.count(MOReg))
976 return false;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000977 if (MOReg != Reg &&
978 ((MO.isKill() && Uses.count(MOReg)) || Kills.count(MOReg)))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000979 // Don't want to extend other live ranges and update kills.
980 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000981 if (MOReg == Reg && !MO.isKill())
982 // We can't schedule across a use of the register in question.
983 return false;
984 // Ensure that if this is register in question, its the kill we expect.
985 assert((MOReg != Reg || OtherMI == KillMI) &&
986 "Found multiple kills of a register in a basic block");
Evan Cheng2a4410d2011-11-14 19:48:55 +0000987 }
988 }
989 }
990
991 // Move debug info as well.
Evan Cheng8aee7d82011-11-14 21:11:15 +0000992 while (From != MBB->begin() && llvm::prior(From)->isDebugValue())
993 --From;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000994
995 // Copies following MI may have been moved as well.
996 nmi = To;
997 MBB->splice(KillPos, MBB, From, To);
998 DistanceMap.erase(DI);
999
Chandler Carruth7d532c82012-07-15 03:29:46 +00001000 // Update live variables
1001 LV->removeVirtualRegisterKilled(Reg, KillMI);
1002 LV->addVirtualRegisterKilled(Reg, MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +00001003
1004 return true;
1005}
1006
1007/// isDefTooClose - Return true if the re-scheduling will put the given
1008/// instruction too close to the defs of its register dependencies.
1009bool TwoAddressInstructionPass::isDefTooClose(unsigned Reg, unsigned Dist,
1010 MachineInstr *MI,
1011 MachineBasicBlock *MBB) {
1012 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(Reg),
1013 DE = MRI->def_end(); DI != DE; ++DI) {
1014 MachineInstr *DefMI = &*DI;
1015 if (DefMI->getParent() != MBB || DefMI->isCopy() || DefMI->isCopyLike())
1016 continue;
1017 if (DefMI == MI)
1018 return true; // MI is defining something KillMI uses
1019 DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(DefMI);
1020 if (DDI == DistanceMap.end())
1021 return true; // Below MI
1022 unsigned DefDist = DDI->second;
1023 assert(Dist > DefDist && "Visited def already?");
Andrew Trickb7e02892012-06-05 21:11:27 +00001024 if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001025 return true;
1026 }
1027 return false;
1028}
1029
1030/// RescheduleKillAboveMI - If there is one more local instruction that reads
1031/// 'Reg' and it kills 'Reg, consider moving the kill instruction above the
1032/// current two-address instruction in order to eliminate the need for the
1033/// copy.
1034bool
1035TwoAddressInstructionPass::RescheduleKillAboveMI(MachineBasicBlock *MBB,
1036 MachineBasicBlock::iterator &mi,
1037 MachineBasicBlock::iterator &nmi,
1038 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +00001039 // Bail immediately if we don't have LV available. We use it to find kills
1040 // efficiently.
1041 if (!LV)
1042 return false;
1043
Evan Cheng2a4410d2011-11-14 19:48:55 +00001044 MachineInstr *MI = &*mi;
1045 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
1046 if (DI == DistanceMap.end())
1047 // Must be created from unfolded load. Don't waste time trying this.
1048 return false;
1049
Chandler Carruth7d532c82012-07-15 03:29:46 +00001050 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
1051 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +00001052 // Don't mess with copies, they may be coalesced later.
1053 return false;
1054
1055 unsigned DstReg;
1056 if (isTwoAddrUse(*KillMI, Reg, DstReg))
1057 return false;
1058
Evan Chengf1784182011-11-15 06:26:51 +00001059 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001060 if (!KillMI->isSafeToMove(TII, AA, SeenStore))
1061 return false;
1062
1063 SmallSet<unsigned, 2> Uses;
1064 SmallSet<unsigned, 2> Kills;
1065 SmallSet<unsigned, 2> Defs;
1066 SmallSet<unsigned, 2> LiveDefs;
1067 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
1068 const MachineOperand &MO = KillMI->getOperand(i);
1069 if (!MO.isReg())
1070 continue;
1071 unsigned MOReg = MO.getReg();
1072 if (MO.isUse()) {
1073 if (!MOReg)
1074 continue;
1075 if (isDefTooClose(MOReg, DI->second, MI, MBB))
1076 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +00001077 if (MOReg == Reg && !MO.isKill())
1078 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001079 Uses.insert(MOReg);
1080 if (MO.isKill() && MOReg != Reg)
1081 Kills.insert(MOReg);
1082 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1083 Defs.insert(MOReg);
1084 if (!MO.isDead())
1085 LiveDefs.insert(MOReg);
1086 }
1087 }
1088
1089 // Check if the reschedule will not break depedencies.
1090 unsigned NumVisited = 0;
1091 MachineBasicBlock::iterator KillPos = KillMI;
1092 for (MachineBasicBlock::iterator I = mi; I != KillPos; ++I) {
1093 MachineInstr *OtherMI = I;
1094 // DBG_VALUE cannot be counted against the limit.
1095 if (OtherMI->isDebugValue())
1096 continue;
1097 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
1098 return false;
1099 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001100 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
1101 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +00001102 // Don't move pass calls, etc.
1103 return false;
Evan Chengae7db7a2011-11-16 03:05:12 +00001104 SmallVector<unsigned, 2> OtherDefs;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001105 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
1106 const MachineOperand &MO = OtherMI->getOperand(i);
1107 if (!MO.isReg())
1108 continue;
1109 unsigned MOReg = MO.getReg();
1110 if (!MOReg)
1111 continue;
1112 if (MO.isUse()) {
1113 if (Defs.count(MOReg))
1114 // Moving KillMI can clobber the physical register if the def has
1115 // not been seen.
1116 return false;
1117 if (Kills.count(MOReg))
1118 // Don't want to extend other live ranges and update kills.
1119 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +00001120 if (OtherMI != MI && MOReg == Reg && !MO.isKill())
1121 // We can't schedule across a use of the register in question.
1122 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001123 } else {
Evan Chengae7db7a2011-11-16 03:05:12 +00001124 OtherDefs.push_back(MOReg);
Evan Cheng2a4410d2011-11-14 19:48:55 +00001125 }
1126 }
Evan Chengae7db7a2011-11-16 03:05:12 +00001127
1128 for (unsigned i = 0, e = OtherDefs.size(); i != e; ++i) {
1129 unsigned MOReg = OtherDefs[i];
1130 if (Uses.count(MOReg))
1131 return false;
1132 if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1133 LiveDefs.count(MOReg))
1134 return false;
1135 // Physical register def is seen.
1136 Defs.erase(MOReg);
1137 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001138 }
1139
1140 // Move the old kill above MI, don't forget to move debug info as well.
1141 MachineBasicBlock::iterator InsertPos = mi;
Evan Cheng8aee7d82011-11-14 21:11:15 +00001142 while (InsertPos != MBB->begin() && llvm::prior(InsertPos)->isDebugValue())
1143 --InsertPos;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001144 MachineBasicBlock::iterator From = KillMI;
1145 MachineBasicBlock::iterator To = llvm::next(From);
1146 while (llvm::prior(From)->isDebugValue())
1147 --From;
1148 MBB->splice(InsertPos, MBB, From, To);
1149
Evan Cheng2bee6a82011-11-16 03:33:08 +00001150 nmi = llvm::prior(InsertPos); // Backtrack so we process the moved instr.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001151 DistanceMap.erase(DI);
1152
Chandler Carruth7d532c82012-07-15 03:29:46 +00001153 // Update live variables
1154 LV->removeVirtualRegisterKilled(Reg, KillMI);
1155 LV->addVirtualRegisterKilled(Reg, MI);
1156
Evan Cheng2a4410d2011-11-14 19:48:55 +00001157 return true;
1158}
1159
Bob Wilsoncc80df92009-09-03 20:58:42 +00001160/// TryInstructionTransform - For the case where an instruction has a single
1161/// pair of tied register operands, attempt some transformations that may
1162/// either eliminate the tied operands or improve the opportunities for
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001163/// coalescing away the register copy. Returns true if no copy needs to be
1164/// inserted to untie mi's operands (either because they were untied, or
1165/// because mi was rescheduled, and will be visited again later).
Bob Wilsoncc80df92009-09-03 20:58:42 +00001166bool TwoAddressInstructionPass::
1167TryInstructionTransform(MachineBasicBlock::iterator &mi,
1168 MachineBasicBlock::iterator &nmi,
1169 MachineFunction::iterator &mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001170 unsigned SrcIdx, unsigned DstIdx, unsigned Dist,
1171 SmallPtrSet<MachineInstr*, 8> &Processed) {
Evan Chengc3aa7c52011-11-16 18:44:48 +00001172 if (OptLevel == CodeGenOpt::None)
1173 return false;
1174
Evan Cheng2a4410d2011-11-14 19:48:55 +00001175 MachineInstr &MI = *mi;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001176 unsigned regA = MI.getOperand(DstIdx).getReg();
1177 unsigned regB = MI.getOperand(SrcIdx).getReg();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001178
1179 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1180 "cannot make instruction into two-address form");
1181
1182 // If regA is dead and the instruction can be deleted, just delete
1183 // it so it doesn't clobber regB.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001184 bool regBKilled = isKilled(MI, regB, MRI, TII);
1185 if (!regBKilled && MI.getOperand(DstIdx).isDead() &&
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +00001186 DeleteUnusedInstr(mi, nmi, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001187 ++NumDeletes;
1188 return true; // Done with this instruction.
1189 }
1190
Evan Chengd99d68b2012-05-03 01:45:13 +00001191 if (TargetRegisterInfo::isVirtualRegister(regA))
1192 ScanUses(regA, &*mbbi, Processed);
1193
Bob Wilsoncc80df92009-09-03 20:58:42 +00001194 // Check if it is profitable to commute the operands.
1195 unsigned SrcOp1, SrcOp2;
1196 unsigned regC = 0;
1197 unsigned regCIdx = ~0U;
1198 bool TryCommute = false;
1199 bool AggressiveCommute = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001200 if (MI.isCommutable() && MI.getNumOperands() >= 3 &&
Evan Cheng2a4410d2011-11-14 19:48:55 +00001201 TII->findCommutedOpIndices(&MI, SrcOp1, SrcOp2)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001202 if (SrcIdx == SrcOp1)
1203 regCIdx = SrcOp2;
1204 else if (SrcIdx == SrcOp2)
1205 regCIdx = SrcOp1;
1206
1207 if (regCIdx != ~0U) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001208 regC = MI.getOperand(regCIdx).getReg();
1209 if (!regBKilled && isKilled(MI, regC, MRI, TII))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001210 // If C dies but B does not, swap the B and C operands.
1211 // This makes the live ranges of A and C joinable.
1212 TryCommute = true;
Evan Chengd99d68b2012-05-03 01:45:13 +00001213 else if (isProfitableToCommute(regA, regB, regC, &MI, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001214 TryCommute = true;
1215 AggressiveCommute = true;
1216 }
1217 }
1218 }
1219
1220 // If it's profitable to commute, try to do so.
1221 if (TryCommute && CommuteInstruction(mi, mbbi, regB, regC, Dist)) {
1222 ++NumCommuted;
1223 if (AggressiveCommute)
1224 ++NumAggrCommuted;
1225 return false;
1226 }
1227
Evan Cheng2a4410d2011-11-14 19:48:55 +00001228 // If there is one more use of regB later in the same MBB, consider
1229 // re-schedule this MI below it.
1230 if (RescheduleMIBelowKill(mbbi, mi, nmi, regB)) {
1231 ++NumReSchedDowns;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001232 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001233 }
1234
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001235 if (MI.isConvertibleTo3Addr()) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001236 // This instruction is potentially convertible to a true
1237 // three-address instruction. Check if it is profitable.
Evan Chengf06e6c22011-03-02 01:08:17 +00001238 if (!regBKilled || isProfitableToConv3Addr(regA, regB)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001239 // Try to convert it.
Evan Cheng4d96c632011-02-10 02:20:55 +00001240 if (ConvertInstTo3Addr(mi, nmi, mbbi, regA, regB, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001241 ++NumConvertedTo3Addr;
1242 return true; // Done with this instruction.
1243 }
1244 }
1245 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001246
Evan Cheng2a4410d2011-11-14 19:48:55 +00001247 // If there is one more use of regB later in the same MBB, consider
1248 // re-schedule it before this MI if it's legal.
1249 if (RescheduleKillAboveMI(mbbi, mi, nmi, regB)) {
1250 ++NumReSchedUps;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001251 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001252 }
1253
Dan Gohman584fedf2010-06-21 22:17:20 +00001254 // If this is an instruction with a load folded into it, try unfolding
1255 // the load, e.g. avoid this:
1256 // movq %rdx, %rcx
1257 // addq (%rax), %rcx
1258 // in favor of this:
1259 // movq (%rax), %rcx
1260 // addq %rdx, %rcx
1261 // because it's preferable to schedule a load than a register copy.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001262 if (MI.mayLoad() && !regBKilled) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001263 // Determine if a load can be unfolded.
1264 unsigned LoadRegIndex;
1265 unsigned NewOpc =
Evan Cheng2a4410d2011-11-14 19:48:55 +00001266 TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Dan Gohman584fedf2010-06-21 22:17:20 +00001267 /*UnfoldLoad=*/true,
1268 /*UnfoldStore=*/false,
1269 &LoadRegIndex);
1270 if (NewOpc != 0) {
Evan Chenge837dea2011-06-28 19:10:37 +00001271 const MCInstrDesc &UnfoldMCID = TII->get(NewOpc);
1272 if (UnfoldMCID.getNumDefs() == 1) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001273 MachineFunction &MF = *mbbi->getParent();
1274
1275 // Unfold the load.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001276 DEBUG(dbgs() << "2addr: UNFOLDING: " << MI);
Dan Gohman584fedf2010-06-21 22:17:20 +00001277 const TargetRegisterClass *RC =
Andrew Trickf12f6df2012-05-03 01:14:37 +00001278 TRI->getAllocatableClass(
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001279 TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, MF));
Dan Gohman584fedf2010-06-21 22:17:20 +00001280 unsigned Reg = MRI->createVirtualRegister(RC);
1281 SmallVector<MachineInstr *, 2> NewMIs;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001282 if (!TII->unfoldMemoryOperand(MF, &MI, Reg,
Evan Cheng98ec91e2010-07-02 20:36:18 +00001283 /*UnfoldLoad=*/true,/*UnfoldStore=*/false,
1284 NewMIs)) {
1285 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1286 return false;
1287 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001288 assert(NewMIs.size() == 2 &&
1289 "Unfolded a load into multiple instructions!");
1290 // The load was previously folded, so this is the only use.
1291 NewMIs[1]->addRegisterKilled(Reg, TRI);
1292
1293 // Tentatively insert the instructions into the block so that they
1294 // look "normal" to the transformation logic.
1295 mbbi->insert(mi, NewMIs[0]);
1296 mbbi->insert(mi, NewMIs[1]);
1297
1298 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
1299 << "2addr: NEW INST: " << *NewMIs[1]);
1300
1301 // Transform the instruction, now that it no longer has a load.
1302 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
1303 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
1304 MachineBasicBlock::iterator NewMI = NewMIs[1];
1305 bool TransformSuccess =
1306 TryInstructionTransform(NewMI, mi, mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001307 NewSrcIdx, NewDstIdx, Dist, Processed);
Dan Gohman584fedf2010-06-21 22:17:20 +00001308 if (TransformSuccess ||
1309 NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
1310 // Success, or at least we made an improvement. Keep the unfolded
1311 // instructions and discard the original.
1312 if (LV) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001313 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1314 MachineOperand &MO = MI.getOperand(i);
Andrew Trick8247e0d2012-02-03 05:12:30 +00001315 if (MO.isReg() &&
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001316 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
1317 if (MO.isUse()) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001318 if (MO.isKill()) {
1319 if (NewMIs[0]->killsRegister(MO.getReg()))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001320 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[0]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001321 else {
1322 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
1323 "Kill missing after load unfold!");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001324 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[1]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001325 }
1326 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001327 } else if (LV->removeVirtualRegisterDead(MO.getReg(), &MI)) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001328 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
1329 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[1]);
1330 else {
1331 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
1332 "Dead flag missing after load unfold!");
1333 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[0]);
1334 }
1335 }
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001336 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001337 }
1338 LV->addVirtualRegisterKilled(Reg, NewMIs[1]);
1339 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001340 MI.eraseFromParent();
Dan Gohman584fedf2010-06-21 22:17:20 +00001341 mi = NewMIs[1];
1342 if (TransformSuccess)
1343 return true;
1344 } else {
1345 // Transforming didn't eliminate the tie and didn't lead to an
1346 // improvement. Clean up the unfolded instructions and keep the
1347 // original.
1348 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1349 NewMIs[0]->eraseFromParent();
1350 NewMIs[1]->eraseFromParent();
1351 }
1352 }
1353 }
1354 }
1355
Bob Wilsoncc80df92009-09-03 20:58:42 +00001356 return false;
1357}
1358
Bill Wendling637980e2008-05-10 00:12:52 +00001359/// runOnMachineFunction - Reduce two-address instructions to two operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001360///
Chris Lattner163c1e72004-01-31 21:14:04 +00001361bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Misha Brukman75fa4e42004-07-22 15:26:23 +00001362 const TargetMachine &TM = MF.getTarget();
Evan Cheng875357d2008-03-13 06:37:55 +00001363 MRI = &MF.getRegInfo();
1364 TII = TM.getInstrInfo();
1365 TRI = TM.getRegisterInfo();
Evan Cheng2a4410d2011-11-14 19:48:55 +00001366 InstrItins = TM.getInstrItineraryData();
Duncan Sands1465d612009-01-28 13:14:17 +00001367 LV = getAnalysisIfAvailable<LiveVariables>();
Dan Gohmana70dca12009-10-09 23:27:56 +00001368 AA = &getAnalysis<AliasAnalysis>();
Evan Chengc3aa7c52011-11-16 18:44:48 +00001369 OptLevel = TM.getOptLevel();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001370
Misha Brukman75fa4e42004-07-22 15:26:23 +00001371 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001372
David Greeneeb00b182010-01-05 01:24:21 +00001373 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
Andrew Trick8247e0d2012-02-03 05:12:30 +00001374 DEBUG(dbgs() << "********** Function: "
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001375 << MF.getFunction()->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +00001376
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +00001377 // This pass takes the function out of SSA form.
1378 MRI->leaveSSA();
1379
Evan Cheng7543e582008-06-18 07:49:14 +00001380 // ReMatRegs - Keep track of the registers whose def's are remat'ed.
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001381 BitVector ReMatRegs(MRI->getNumVirtRegs());
Evan Cheng7543e582008-06-18 07:49:14 +00001382
Bob Wilsoncc80df92009-09-03 20:58:42 +00001383 typedef DenseMap<unsigned, SmallVector<std::pair<unsigned, unsigned>, 4> >
1384 TiedOperandMap;
1385 TiedOperandMap TiedOperands(4);
1386
Evan Cheng870b8072009-03-01 02:03:43 +00001387 SmallPtrSet<MachineInstr*, 8> Processed;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001388 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
1389 mbbi != mbbe; ++mbbi) {
Evan Cheng7543e582008-06-18 07:49:14 +00001390 unsigned Dist = 0;
1391 DistanceMap.clear();
Evan Cheng870b8072009-03-01 02:03:43 +00001392 SrcRegMap.clear();
1393 DstRegMap.clear();
1394 Processed.clear();
Misha Brukman75fa4e42004-07-22 15:26:23 +00001395 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001396 mi != me; ) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001397 MachineBasicBlock::iterator nmi = llvm::next(mi);
Dale Johannesenb8ff9342010-02-10 21:47:48 +00001398 if (mi->isDebugValue()) {
1399 mi = nmi;
1400 continue;
1401 }
Evan Chengf1250ee2010-03-23 20:36:12 +00001402
Evan Cheng3d720fb2010-05-05 18:45:40 +00001403 // Remember REG_SEQUENCE instructions, we'll deal with them later.
1404 if (mi->isRegSequence())
1405 RegSequences.push_back(&*mi);
1406
Evan Chenge837dea2011-06-28 19:10:37 +00001407 const MCInstrDesc &MCID = mi->getDesc();
Evan Cheng360c2dd2006-11-01 23:06:55 +00001408 bool FirstTied = true;
Bill Wendling637980e2008-05-10 00:12:52 +00001409
Evan Cheng7543e582008-06-18 07:49:14 +00001410 DistanceMap.insert(std::make_pair(mi, ++Dist));
Evan Cheng870b8072009-03-01 02:03:43 +00001411
1412 ProcessCopy(&*mi, &*mbbi, Processed);
1413
Bob Wilsoncc80df92009-09-03 20:58:42 +00001414 // First scan through all the tied register uses in this instruction
1415 // and record a list of pairs of tied operands for each register.
Chris Lattner518bb532010-02-09 19:54:29 +00001416 unsigned NumOps = mi->isInlineAsm()
Evan Chenge837dea2011-06-28 19:10:37 +00001417 ? mi->getNumOperands() : MCID.getNumOperands();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001418 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1419 unsigned DstIdx = 0;
1420 if (!mi->isRegTiedToDefOperand(SrcIdx, &DstIdx))
Evan Cheng360c2dd2006-11-01 23:06:55 +00001421 continue;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001422
Evan Cheng360c2dd2006-11-01 23:06:55 +00001423 if (FirstTied) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001424 FirstTied = false;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001425 ++NumTwoAddressInstrs;
David Greeneeb00b182010-01-05 01:24:21 +00001426 DEBUG(dbgs() << '\t' << *mi);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001427 }
Bill Wendling637980e2008-05-10 00:12:52 +00001428
Bob Wilsoncc80df92009-09-03 20:58:42 +00001429 assert(mi->getOperand(SrcIdx).isReg() &&
1430 mi->getOperand(SrcIdx).getReg() &&
1431 mi->getOperand(SrcIdx).isUse() &&
1432 "two address instruction invalid");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001433
Bob Wilsoncc80df92009-09-03 20:58:42 +00001434 unsigned regB = mi->getOperand(SrcIdx).getReg();
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001435
1436 // Deal with <undef> uses immediately - simply rewrite the src operand.
1437 if (mi->getOperand(SrcIdx).isUndef()) {
1438 unsigned DstReg = mi->getOperand(DstIdx).getReg();
1439 // Constrain the DstReg register class if required.
1440 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1441 if (const TargetRegisterClass *RC = TII->getRegClass(MCID, SrcIdx,
1442 TRI, MF))
1443 MRI->constrainRegClass(DstReg, RC);
1444 mi->getOperand(SrcIdx).setReg(DstReg);
1445 DEBUG(dbgs() << "\t\trewrite undef:\t" << *mi);
1446 continue;
1447 }
Benjamin Kramer4e39f8f2011-06-18 13:53:47 +00001448 TiedOperands[regB].push_back(std::make_pair(SrcIdx, DstIdx));
Bob Wilsoncc80df92009-09-03 20:58:42 +00001449 }
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001450
Bob Wilsoncc80df92009-09-03 20:58:42 +00001451 // Now iterate over the information collected above.
1452 for (TiedOperandMap::iterator OI = TiedOperands.begin(),
1453 OE = TiedOperands.end(); OI != OE; ++OI) {
1454 SmallVector<std::pair<unsigned, unsigned>, 4> &TiedPairs = OI->second;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001455
Bob Wilsoncc80df92009-09-03 20:58:42 +00001456 // If the instruction has a single pair of tied operands, try some
1457 // transformations that may either eliminate the tied operands or
1458 // improve the opportunities for coalescing away the register copy.
1459 if (TiedOperands.size() == 1 && TiedPairs.size() == 1) {
1460 unsigned SrcIdx = TiedPairs[0].first;
1461 unsigned DstIdx = TiedPairs[0].second;
Bob Wilson43449792009-08-31 21:54:55 +00001462
Bob Wilsoncc80df92009-09-03 20:58:42 +00001463 // If the registers are already equal, nothing needs to be done.
1464 if (mi->getOperand(SrcIdx).getReg() ==
1465 mi->getOperand(DstIdx).getReg())
1466 break; // Done with this instruction.
1467
Evan Chengf06e6c22011-03-02 01:08:17 +00001468 if (TryInstructionTransform(mi, nmi, mbbi, SrcIdx, DstIdx, Dist,
1469 Processed))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001470 break; // The tied operands have been eliminated.
1471 }
1472
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001473 bool IsEarlyClobber = false;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001474 bool RemovedKillFlag = false;
1475 bool AllUsesCopied = true;
1476 unsigned LastCopiedReg = 0;
1477 unsigned regB = OI->first;
1478 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1479 unsigned SrcIdx = TiedPairs[tpi].first;
1480 unsigned DstIdx = TiedPairs[tpi].second;
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001481
1482 const MachineOperand &DstMO = mi->getOperand(DstIdx);
1483 unsigned regA = DstMO.getReg();
1484 IsEarlyClobber |= DstMO.isEarlyClobber();
1485
Bob Wilsoncc80df92009-09-03 20:58:42 +00001486 // Grab regB from the instruction because it may have changed if the
1487 // instruction was commuted.
1488 regB = mi->getOperand(SrcIdx).getReg();
1489
1490 if (regA == regB) {
1491 // The register is tied to multiple destinations (or else we would
1492 // not have continued this far), but this use of the register
1493 // already matches the tied destination. Leave it.
1494 AllUsesCopied = false;
1495 continue;
1496 }
1497 LastCopiedReg = regA;
1498
1499 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1500 "cannot make instruction into two-address form");
Chris Lattner6b507672004-01-31 21:21:43 +00001501
Chris Lattner1e313632004-07-21 23:17:57 +00001502#ifndef NDEBUG
Bob Wilsoncc80df92009-09-03 20:58:42 +00001503 // First, verify that we don't have a use of "a" in the instruction
1504 // (a = b + a for example) because our transformation will not
1505 // work. This should never occur because we are in SSA form.
1506 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
1507 assert(i == DstIdx ||
1508 !mi->getOperand(i).isReg() ||
1509 mi->getOperand(i).getReg() != regA);
Chris Lattner1e313632004-07-21 23:17:57 +00001510#endif
Alkis Evlogimenos14be6402004-02-04 22:17:40 +00001511
Bob Wilsoncc80df92009-09-03 20:58:42 +00001512 // Emit a copy or rematerialize the definition.
Evan Chengad753642012-05-18 01:33:51 +00001513 bool isCopy = false;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001514 const TargetRegisterClass *rc = MRI->getRegClass(regB);
Manman Ren5f917cd2012-07-02 18:55:36 +00001515 MachineInstr *DefMI = MRI->getUniqueVRegDef(regB);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001516 // If it's safe and profitable, remat the definition instead of
1517 // copying it.
1518 if (DefMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001519 DefMI->isAsCheapAsAMove() &&
Evan Chengac1abde2010-03-02 19:03:01 +00001520 DefMI->isSafeToReMat(TII, AA, regB) &&
Bob Wilsoncc80df92009-09-03 20:58:42 +00001521 isProfitableToReMat(regB, rc, mi, DefMI, mbbi, Dist)){
David Greeneeb00b182010-01-05 01:24:21 +00001522 DEBUG(dbgs() << "2addr: REMATTING : " << *DefMI << "\n");
Bob Wilsoncc80df92009-09-03 20:58:42 +00001523 unsigned regASubIdx = mi->getOperand(DstIdx).getSubReg();
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001524 TII->reMaterialize(*mbbi, mi, regA, regASubIdx, DefMI, *TRI);
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001525 ReMatRegs.set(TargetRegisterInfo::virtReg2Index(regB));
Bob Wilsoncc80df92009-09-03 20:58:42 +00001526 ++NumReMats;
Bob Wilson71124f62009-09-01 04:18:40 +00001527 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +00001528 BuildMI(*mbbi, mi, mi->getDebugLoc(), TII->get(TargetOpcode::COPY),
1529 regA).addReg(regB);
Evan Chengad753642012-05-18 01:33:51 +00001530 isCopy = true;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001531 }
1532
Bob Wilsoncc80df92009-09-03 20:58:42 +00001533 // Update DistanceMap.
Evan Chengad753642012-05-18 01:33:51 +00001534 MachineBasicBlock::iterator prevMI = prior(mi);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001535 DistanceMap.insert(std::make_pair(prevMI, Dist));
1536 DistanceMap[mi] = ++Dist;
1537
David Greeneeb00b182010-01-05 01:24:21 +00001538 DEBUG(dbgs() << "\t\tprepend:\t" << *prevMI);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001539
1540 MachineOperand &MO = mi->getOperand(SrcIdx);
1541 assert(MO.isReg() && MO.getReg() == regB && MO.isUse() &&
1542 "inconsistent operand info for 2-reg pass");
1543 if (MO.isKill()) {
1544 MO.setIsKill(false);
1545 RemovedKillFlag = true;
1546 }
Jakob Stoklund Olesen8e869292012-05-20 06:38:32 +00001547
1548 // Make sure regA is a legal regclass for the SrcIdx operand.
1549 if (TargetRegisterInfo::isVirtualRegister(regA) &&
1550 TargetRegisterInfo::isVirtualRegister(regB))
1551 MRI->constrainRegClass(regA, MRI->getRegClass(regB));
1552
Bob Wilsoncc80df92009-09-03 20:58:42 +00001553 MO.setReg(regA);
Evan Chengad753642012-05-18 01:33:51 +00001554
1555 if (isCopy)
1556 // Propagate SrcRegMap.
1557 SrcRegMap[regA] = regB;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001558 }
1559
1560 if (AllUsesCopied) {
Cameron Zwarichaaa5f142011-06-07 23:54:00 +00001561 if (!IsEarlyClobber) {
1562 // Replace other (un-tied) uses of regB with LastCopiedReg.
1563 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1564 MachineOperand &MO = mi->getOperand(i);
1565 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1566 if (MO.isKill()) {
1567 MO.setIsKill(false);
1568 RemovedKillFlag = true;
1569 }
1570 MO.setReg(LastCopiedReg);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001571 }
Bob Wilsoncc80df92009-09-03 20:58:42 +00001572 }
1573 }
1574
1575 // Update live variables for regB.
1576 if (RemovedKillFlag && LV && LV->getVarInfo(regB).removeKill(mi))
1577 LV->addVirtualRegisterKilled(regB, prior(mi));
1578
1579 } else if (RemovedKillFlag) {
1580 // Some tied uses of regB matched their destination registers, so
1581 // regB is still used in this instruction, but a kill flag was
1582 // removed from a different tied use of regB, so now we need to add
1583 // a kill flag to one of the remaining uses of regB.
1584 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1585 MachineOperand &MO = mi->getOperand(i);
1586 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1587 MO.setIsKill(true);
1588 break;
Bob Wilson71124f62009-09-01 04:18:40 +00001589 }
1590 }
Bob Wilson43449792009-08-31 21:54:55 +00001591 }
Evan Cheng68fc2da2010-06-09 19:26:01 +00001592
1593 // Schedule the source copy / remat inserted to form two-address
1594 // instruction. FIXME: Does it matter the distance map may not be
1595 // accurate after it's scheduled?
1596 TII->scheduleTwoAddrSource(prior(mi), mi, *TRI);
1597
Bob Wilson43449792009-08-31 21:54:55 +00001598 MadeChange = true;
1599
David Greeneeb00b182010-01-05 01:24:21 +00001600 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001601 }
Bill Wendling637980e2008-05-10 00:12:52 +00001602
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001603 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1604 if (mi->isInsertSubreg()) {
1605 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1606 // To %reg:subidx = COPY %subreg
1607 unsigned SubIdx = mi->getOperand(3).getImm();
1608 mi->RemoveOperand(3);
1609 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1610 mi->getOperand(0).setSubReg(SubIdx);
1611 mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef());
1612 mi->RemoveOperand(1);
1613 mi->setDesc(TII->get(TargetOpcode::COPY));
1614 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +00001615 }
1616
Bob Wilsoncc80df92009-09-03 20:58:42 +00001617 // Clear TiedOperands here instead of at the top of the loop
1618 // since most instructions do not have tied operands.
1619 TiedOperands.clear();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001620 mi = nmi;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001621 }
1622 }
1623
Evan Cheng601ca4b2008-06-25 01:16:38 +00001624 // Some remat'ed instructions are dead.
Jakob Stoklund Olesen00f93fc2011-01-09 03:45:44 +00001625 for (int i = ReMatRegs.find_first(); i != -1; i = ReMatRegs.find_next(i)) {
1626 unsigned VReg = TargetRegisterInfo::index2VirtReg(i);
Evan Chengf1250ee2010-03-23 20:36:12 +00001627 if (MRI->use_nodbg_empty(VReg)) {
Evan Cheng601ca4b2008-06-25 01:16:38 +00001628 MachineInstr *DefMI = MRI->getVRegDef(VReg);
1629 DefMI->eraseFromParent();
Bill Wendlinga16157a2008-05-26 05:49:49 +00001630 }
Bill Wendling48f7f232008-05-26 05:18:34 +00001631 }
1632
Evan Cheng3d720fb2010-05-05 18:45:40 +00001633 // Eliminate REG_SEQUENCE instructions. Their whole purpose was to preseve
1634 // SSA form. It's now safe to de-SSA.
1635 MadeChange |= EliminateRegSequences();
1636
Misha Brukman75fa4e42004-07-22 15:26:23 +00001637 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001638}
Evan Cheng3d720fb2010-05-05 18:45:40 +00001639
1640static void UpdateRegSequenceSrcs(unsigned SrcReg,
Evan Cheng53c779b2010-05-17 20:57:12 +00001641 unsigned DstReg, unsigned SubIdx,
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001642 MachineRegisterInfo *MRI,
1643 const TargetRegisterInfo &TRI) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001644 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
Evan Cheng3ae56bc2010-05-12 01:27:49 +00001645 RE = MRI->reg_end(); RI != RE; ) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001646 MachineOperand &MO = RI.getOperand();
1647 ++RI;
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001648 MO.substVirtReg(DstReg, SubIdx, TRI);
Evan Cheng53c779b2010-05-17 20:57:12 +00001649 }
1650}
1651
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001652// Find the first def of Reg, assuming they are all in the same basic block.
1653static MachineInstr *findFirstDef(unsigned Reg, MachineRegisterInfo *MRI) {
1654 SmallPtrSet<MachineInstr*, 8> Defs;
1655 MachineInstr *First = 0;
1656 for (MachineRegisterInfo::def_iterator RI = MRI->def_begin(Reg);
1657 MachineInstr *MI = RI.skipInstruction(); Defs.insert(MI))
1658 First = MI;
1659 if (!First)
1660 return 0;
1661
1662 MachineBasicBlock *MBB = First->getParent();
1663 MachineBasicBlock::iterator A = First, B = First;
1664 bool Moving;
1665 do {
1666 Moving = false;
1667 if (A != MBB->begin()) {
1668 Moving = true;
1669 --A;
1670 if (Defs.erase(A)) First = A;
1671 }
1672 if (B != MBB->end()) {
1673 Defs.erase(B);
1674 ++B;
1675 Moving = true;
1676 }
1677 } while (Moving && !Defs.empty());
1678 assert(Defs.empty() && "Instructions outside basic block!");
1679 return First;
1680}
1681
Evan Cheng53c779b2010-05-17 20:57:12 +00001682/// CoalesceExtSubRegs - If a number of sources of the REG_SEQUENCE are
1683/// EXTRACT_SUBREG from the same register and to the same virtual register
1684/// with different sub-register indices, attempt to combine the
1685/// EXTRACT_SUBREGs and pre-coalesce them. e.g.
1686/// %reg1026<def> = VLDMQ %reg1025<kill>, 260, pred:14, pred:%reg0
1687/// %reg1029:6<def> = EXTRACT_SUBREG %reg1026, 6
1688/// %reg1029:5<def> = EXTRACT_SUBREG %reg1026<kill>, 5
1689/// Since D subregs 5, 6 can combine to a Q register, we can coalesce
1690/// reg1026 to reg1029.
1691void
1692TwoAddressInstructionPass::CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs,
1693 unsigned DstReg) {
1694 SmallSet<unsigned, 4> Seen;
1695 for (unsigned i = 0, e = Srcs.size(); i != e; ++i) {
1696 unsigned SrcReg = Srcs[i];
1697 if (!Seen.insert(SrcReg))
1698 continue;
1699
Bob Wilson26bf8f92010-06-03 23:53:58 +00001700 // Check that the instructions are all in the same basic block.
Manman Ren5f917cd2012-07-02 18:55:36 +00001701 MachineInstr *SrcDefMI = MRI->getUniqueVRegDef(SrcReg);
1702 MachineInstr *DstDefMI = MRI->getUniqueVRegDef(DstReg);
1703 if (!SrcDefMI || !DstDefMI ||
1704 SrcDefMI->getParent() != DstDefMI->getParent())
Bob Wilson26bf8f92010-06-03 23:53:58 +00001705 continue;
1706
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001707 // If there are no other uses than copies which feed into
Evan Cheng53c779b2010-05-17 20:57:12 +00001708 // the reg_sequence, then we might be able to coalesce them.
1709 bool CanCoalesce = true;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001710 SmallVector<unsigned, 4> SrcSubIndices, DstSubIndices;
Evan Cheng53c779b2010-05-17 20:57:12 +00001711 for (MachineRegisterInfo::use_nodbg_iterator
1712 UI = MRI->use_nodbg_begin(SrcReg),
1713 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1714 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001715 if (!UseMI->isCopy() || UseMI->getOperand(0).getReg() != DstReg) {
Evan Cheng53c779b2010-05-17 20:57:12 +00001716 CanCoalesce = false;
1717 break;
1718 }
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001719 SrcSubIndices.push_back(UseMI->getOperand(1).getSubReg());
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001720 DstSubIndices.push_back(UseMI->getOperand(0).getSubReg());
Evan Cheng53c779b2010-05-17 20:57:12 +00001721 }
1722
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001723 if (!CanCoalesce || SrcSubIndices.size() < 2)
Evan Cheng53c779b2010-05-17 20:57:12 +00001724 continue;
1725
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001726 // Check that the source subregisters can be combined.
1727 std::sort(SrcSubIndices.begin(), SrcSubIndices.end());
Bob Wilson852a7e32010-06-15 05:56:31 +00001728 unsigned NewSrcSubIdx = 0;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001729 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(SrcReg), SrcSubIndices,
Bob Wilson852a7e32010-06-15 05:56:31 +00001730 NewSrcSubIdx))
Bob Wilson26bf8f92010-06-03 23:53:58 +00001731 continue;
1732
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001733 // Check that the destination subregisters can also be combined.
1734 std::sort(DstSubIndices.begin(), DstSubIndices.end());
1735 unsigned NewDstSubIdx = 0;
1736 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(DstReg), DstSubIndices,
1737 NewDstSubIdx))
1738 continue;
1739
1740 // If neither source nor destination can be combined to the full register,
1741 // just give up. This could be improved if it ever matters.
1742 if (NewSrcSubIdx != 0 && NewDstSubIdx != 0)
1743 continue;
1744
Bob Wilson852a7e32010-06-15 05:56:31 +00001745 // Now that we know that all the uses are extract_subregs and that those
1746 // subregs can somehow be combined, scan all the extract_subregs again to
1747 // make sure the subregs are in the right order and can be composed.
Bob Wilson852a7e32010-06-15 05:56:31 +00001748 MachineInstr *SomeMI = 0;
1749 CanCoalesce = true;
1750 for (MachineRegisterInfo::use_nodbg_iterator
1751 UI = MRI->use_nodbg_begin(SrcReg),
1752 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1753 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001754 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001755 unsigned DstSubIdx = UseMI->getOperand(0).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001756 unsigned SrcSubIdx = UseMI->getOperand(1).getSubReg();
Bob Wilson852a7e32010-06-15 05:56:31 +00001757 assert(DstSubIdx != 0 && "missing subreg from RegSequence elimination");
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001758 if ((NewDstSubIdx == 0 &&
1759 TRI->composeSubRegIndices(NewSrcSubIdx, DstSubIdx) != SrcSubIdx) ||
1760 (NewSrcSubIdx == 0 &&
1761 TRI->composeSubRegIndices(NewDstSubIdx, SrcSubIdx) != DstSubIdx)) {
Bob Wilson852a7e32010-06-15 05:56:31 +00001762 CanCoalesce = false;
1763 break;
Evan Cheng53c779b2010-05-17 20:57:12 +00001764 }
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001765 // Keep track of one of the uses. Preferably the first one which has a
1766 // <def,undef> flag.
1767 if (!SomeMI || UseMI->getOperand(0).isUndef())
1768 SomeMI = UseMI;
Bob Wilson852a7e32010-06-15 05:56:31 +00001769 }
1770 if (!CanCoalesce)
1771 continue;
1772
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001773 // Insert a copy to replace the original.
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001774 MachineInstr *CopyMI = BuildMI(*SomeMI->getParent(), SomeMI,
1775 SomeMI->getDebugLoc(),
1776 TII->get(TargetOpcode::COPY))
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001777 .addReg(DstReg, RegState::Define |
1778 getUndefRegState(SomeMI->getOperand(0).isUndef()),
1779 NewDstSubIdx)
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001780 .addReg(SrcReg, 0, NewSrcSubIdx);
Bob Wilson852a7e32010-06-15 05:56:31 +00001781
1782 // Remove all the old extract instructions.
1783 for (MachineRegisterInfo::use_nodbg_iterator
1784 UI = MRI->use_nodbg_begin(SrcReg),
1785 UE = MRI->use_nodbg_end(); UI != UE; ) {
1786 MachineInstr *UseMI = &*UI;
1787 ++UI;
1788 if (UseMI == CopyMI)
1789 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001790 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001791 // Move any kills to the new copy or extract instruction.
1792 if (UseMI->getOperand(1).isKill()) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001793 CopyMI->getOperand(1).setIsKill();
Bob Wilson852a7e32010-06-15 05:56:31 +00001794 if (LV)
1795 // Update live variables
1796 LV->replaceKillInstruction(SrcReg, UseMI, &*CopyMI);
1797 }
1798 UseMI->eraseFromParent();
1799 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001800 }
1801}
1802
Evan Chengc6dcce32010-05-17 23:24:12 +00001803static bool HasOtherRegSequenceUses(unsigned Reg, MachineInstr *RegSeq,
1804 MachineRegisterInfo *MRI) {
1805 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
1806 UE = MRI->use_end(); UI != UE; ++UI) {
1807 MachineInstr *UseMI = &*UI;
1808 if (UseMI != RegSeq && UseMI->isRegSequence())
1809 return true;
1810 }
1811 return false;
1812}
1813
Evan Cheng3d720fb2010-05-05 18:45:40 +00001814/// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
1815/// of the de-ssa process. This replaces sources of REG_SEQUENCE as
1816/// sub-register references of the register defined by REG_SEQUENCE. e.g.
1817///
1818/// %reg1029<def>, %reg1030<def> = VLD1q16 %reg1024<kill>, ...
1819/// %reg1031<def> = REG_SEQUENCE %reg1029<kill>, 5, %reg1030<kill>, 6
1820/// =>
1821/// %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
1822bool TwoAddressInstructionPass::EliminateRegSequences() {
1823 if (RegSequences.empty())
1824 return false;
1825
1826 for (unsigned i = 0, e = RegSequences.size(); i != e; ++i) {
1827 MachineInstr *MI = RegSequences[i];
1828 unsigned DstReg = MI->getOperand(0).getReg();
1829 if (MI->getOperand(0).getSubReg() ||
1830 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
1831 !(MI->getNumOperands() & 1)) {
1832 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1833 llvm_unreachable(0);
1834 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001835
Evan Cheng44bfdd32010-05-17 22:09:49 +00001836 bool IsImpDef = true;
Evan Chengb990a2f2010-05-14 23:21:14 +00001837 SmallVector<unsigned, 4> RealSrcs;
Evan Cheng0bcccac2010-05-11 00:04:31 +00001838 SmallSet<unsigned, 4> Seen;
Evan Cheng3d720fb2010-05-05 18:45:40 +00001839 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001840 // Nothing needs to be inserted for <undef> operands.
1841 if (MI->getOperand(i).isUndef()) {
1842 MI->getOperand(i).setReg(0);
1843 continue;
1844 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001845 unsigned SrcReg = MI->getOperand(i).getReg();
Pete Cooperef74ca62012-04-04 21:03:25 +00001846 unsigned SrcSubIdx = MI->getOperand(i).getSubReg();
Bob Wilson495de3b2010-12-17 01:21:12 +00001847 unsigned SubIdx = MI->getOperand(i+1).getImm();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001848 // DefMI of NULL means the value does not have a vreg in this block
1849 // i.e., its a physical register or a subreg.
1850 // In either case we force a copy to be generated.
1851 MachineInstr *DefMI = NULL;
1852 if (!MI->getOperand(i).getSubReg() &&
1853 !TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
Manman Ren5f917cd2012-07-02 18:55:36 +00001854 DefMI = MRI->getUniqueVRegDef(SrcReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001855 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001856
Pete Coopercd7f02b2012-01-18 04:16:16 +00001857 if (DefMI && DefMI->isImplicitDef()) {
Evan Chengb990a2f2010-05-14 23:21:14 +00001858 DefMI->eraseFromParent();
1859 continue;
1860 }
Evan Cheng44bfdd32010-05-17 22:09:49 +00001861 IsImpDef = false;
Evan Chengb990a2f2010-05-14 23:21:14 +00001862
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001863 // Remember COPY sources. These might be candidate for coalescing.
Pete Coopercd7f02b2012-01-18 04:16:16 +00001864 if (DefMI && DefMI->isCopy() && DefMI->getOperand(1).getSubReg())
Evan Chengb990a2f2010-05-14 23:21:14 +00001865 RealSrcs.push_back(DefMI->getOperand(1).getReg());
1866
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001867 bool isKill = MI->getOperand(i).isKill();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001868 if (!DefMI || !Seen.insert(SrcReg) ||
1869 MI->getParent() != DefMI->getParent() ||
Bob Wilson495de3b2010-12-17 01:21:12 +00001870 !isKill || HasOtherRegSequenceUses(SrcReg, MI, MRI) ||
1871 !TRI->getMatchingSuperRegClass(MRI->getRegClass(DstReg),
1872 MRI->getRegClass(SrcReg), SubIdx)) {
Evan Cheng054dbb82010-05-13 00:00:35 +00001873 // REG_SEQUENCE cannot have duplicated operands, add a copy.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001874 // Also add an copy if the source is live-in the block. We don't want
Evan Cheng054dbb82010-05-13 00:00:35 +00001875 // to end up with a partial-redef of a livein, e.g.
1876 // BB0:
1877 // reg1051:10<def> =
1878 // ...
1879 // BB1:
1880 // ... = reg1051:10
1881 // BB2:
1882 // reg1051:9<def> =
1883 // LiveIntervalAnalysis won't like it.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001884 //
1885 // If the REG_SEQUENCE doesn't kill its source, keeping live variables
1886 // correctly up to date becomes very difficult. Insert a copy.
Jakob Stoklund Olesene4b9c4f2010-08-09 20:19:16 +00001887
1888 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1889 // might insert a COPY that uses SrcReg after is was killed.
1890 if (isKill)
1891 for (unsigned j = i + 2; j < e; j += 2)
1892 if (MI->getOperand(j).getReg() == SrcReg) {
1893 MI->getOperand(j).setIsKill();
1894 isKill = false;
1895 break;
1896 }
1897
Evan Cheng054dbb82010-05-13 00:00:35 +00001898 MachineBasicBlock::iterator InsertLoc = MI;
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001899 MachineInstr *CopyMI = BuildMI(*MI->getParent(), InsertLoc,
1900 MI->getDebugLoc(), TII->get(TargetOpcode::COPY))
Bob Wilson495de3b2010-12-17 01:21:12 +00001901 .addReg(DstReg, RegState::Define, SubIdx)
Pete Cooperef74ca62012-04-04 21:03:25 +00001902 .addReg(SrcReg, getKillRegState(isKill), SrcSubIdx);
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001903 MI->getOperand(i).setReg(0);
Pete Coopercd7f02b2012-01-18 04:16:16 +00001904 if (LV && isKill && !TargetRegisterInfo::isPhysicalRegister(SrcReg))
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001905 LV->replaceKillInstruction(SrcReg, MI, CopyMI);
1906 DEBUG(dbgs() << "Inserted: " << *CopyMI);
Evan Cheng0bcccac2010-05-11 00:04:31 +00001907 }
1908 }
1909
1910 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1911 unsigned SrcReg = MI->getOperand(i).getReg();
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001912 if (!SrcReg) continue;
Evan Cheng53c779b2010-05-17 20:57:12 +00001913 unsigned SubIdx = MI->getOperand(i+1).getImm();
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001914 UpdateRegSequenceSrcs(SrcReg, DstReg, SubIdx, MRI, *TRI);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001915 }
1916
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001917 // Set <def,undef> flags on the first DstReg def in the basic block.
1918 // It marks the beginning of the live range. All the other defs are
1919 // read-modify-write.
1920 if (MachineInstr *Def = findFirstDef(DstReg, MRI)) {
1921 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
1922 MachineOperand &MO = Def->getOperand(i);
1923 if (MO.isReg() && MO.isDef() && MO.getReg() == DstReg)
1924 MO.setIsUndef();
1925 }
1926 // Make sure there is a full non-subreg imp-def operand on the
1927 // instruction. This shouldn't be necessary, but it seems that at least
1928 // RAFast requires it.
1929 Def->addRegisterDefined(DstReg, TRI);
1930 DEBUG(dbgs() << "First def: " << *Def);
1931 }
1932
Evan Cheng44bfdd32010-05-17 22:09:49 +00001933 if (IsImpDef) {
1934 DEBUG(dbgs() << "Turned: " << *MI << " into an IMPLICIT_DEF");
1935 MI->setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1936 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
Andrew Trick8247e0d2012-02-03 05:12:30 +00001937 MI->RemoveOperand(j);
Evan Cheng44bfdd32010-05-17 22:09:49 +00001938 } else {
1939 DEBUG(dbgs() << "Eliminated: " << *MI);
1940 MI->eraseFromParent();
1941 }
Evan Chengb990a2f2010-05-14 23:21:14 +00001942
Jakob Stoklund Olesenfe181f42010-06-18 23:10:20 +00001943 // Try coalescing some EXTRACT_SUBREG instructions. This can create
1944 // INSERT_SUBREG instructions that must have <undef> flags added by
1945 // LiveIntervalAnalysis, so only run it when LiveVariables is available.
1946 if (LV)
1947 CoalesceExtSubRegs(RealSrcs, DstReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001948 }
1949
Evan Chengfc6e6a92010-05-10 21:24:55 +00001950 RegSequences.clear();
Evan Cheng3d720fb2010-05-05 18:45:40 +00001951 return true;
1952}