blob: d963f336cb2db1c91056e4a524bfe94fc3f427bc [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chenga7cfc082011-07-23 00:45:41 +000010#include "llvm/MC/TargetAsmBackend.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000011#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Daniel Dunbarf86500b2011-04-28 21:23:31 +000024#include "llvm/Support/CommandLine.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000025#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028#include "llvm/Target/TargetRegistry.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000029using namespace llvm;
30
Daniel Dunbarf86500b2011-04-28 21:23:31 +000031// Option to allow disabling arithmetic relaxation to workaround PR9807, which
32// is useful when running bitwise comparison experiments on Darwin. We should be
33// able to remove this once PR9807 is resolved.
34static cl::opt<bool>
35MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
36 cl::desc("Disable relaxation of arithmetic instruction for X86"));
37
Daniel Dunbar87190c42010-03-19 09:28:12 +000038static unsigned getFixupKindLog2Size(unsigned Kind) {
39 switch (Kind) {
40 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000041 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000042 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000043 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000044 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000045 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000046 case X86::reloc_riprel_4byte:
47 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000048 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000049 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000050 case FK_Data_4: return 2;
Rafael Espindola3a83c402010-12-27 00:36:05 +000051 case FK_PCRel_8:
Daniel Dunbar87190c42010-03-19 09:28:12 +000052 case FK_Data_8: return 3;
53 }
54}
55
Chris Lattner9fc05222010-07-07 22:27:31 +000056namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000057
Rafael Espindola6024c972010-12-17 17:45:22 +000058class X86ELFObjectWriter : public MCELFObjectTargetWriter {
59public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000060 X86ELFObjectWriter(bool is64Bit, Triple::OSType OSType, uint16_t EMachine,
61 bool HasRelocationAddend)
62 : MCELFObjectTargetWriter(is64Bit, OSType, EMachine, HasRelocationAddend) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000063};
64
Daniel Dunbar12783d12010-02-21 21:54:14 +000065class X86AsmBackend : public TargetAsmBackend {
66public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000067 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000068 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000069
Daniel Dunbar2761fc42010-12-16 03:20:06 +000070 unsigned getNumFixupKinds() const {
71 return X86::NumTargetFixupKinds;
72 }
73
74 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
75 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
76 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
77 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
78 { "reloc_signed_4byte", 0, 4 * 8, 0},
Cameron Zwarichf754f502011-02-25 16:30:32 +000079 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar2761fc42010-12-16 03:20:06 +000080 };
81
82 if (Kind < FirstTargetFixupKind)
83 return TargetAsmBackend::getFixupKindInfo(Kind);
84
85 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
86 "Invalid kind!");
87 return Infos[Kind - FirstTargetFixupKind];
88 }
89
Rafael Espindola179821a2010-12-06 19:08:48 +000090 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000091 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000092 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000093
Rafael Espindola179821a2010-12-06 19:08:48 +000094 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000095 "Invalid fixup offset!");
96 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000097 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000098 }
Daniel Dunbar82968002010-03-23 01:39:09 +000099
Daniel Dunbar84882522010-05-26 17:45:29 +0000100 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000101
Daniel Dunbar95506d42010-05-26 18:15:06 +0000102 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000103
104 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000105};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000106} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000107
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000108static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000109 switch (Op) {
110 default:
111 return Op;
112
113 case X86::JAE_1: return X86::JAE_4;
114 case X86::JA_1: return X86::JA_4;
115 case X86::JBE_1: return X86::JBE_4;
116 case X86::JB_1: return X86::JB_4;
117 case X86::JE_1: return X86::JE_4;
118 case X86::JGE_1: return X86::JGE_4;
119 case X86::JG_1: return X86::JG_4;
120 case X86::JLE_1: return X86::JLE_4;
121 case X86::JL_1: return X86::JL_4;
122 case X86::JMP_1: return X86::JMP_4;
123 case X86::JNE_1: return X86::JNE_4;
124 case X86::JNO_1: return X86::JNO_4;
125 case X86::JNP_1: return X86::JNP_4;
126 case X86::JNS_1: return X86::JNS_4;
127 case X86::JO_1: return X86::JO_4;
128 case X86::JP_1: return X86::JP_4;
129 case X86::JS_1: return X86::JS_4;
130 }
131}
132
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000133static unsigned getRelaxedOpcodeArith(unsigned Op) {
134 switch (Op) {
135 default:
136 return Op;
137
138 // IMUL
139 case X86::IMUL16rri8: return X86::IMUL16rri;
140 case X86::IMUL16rmi8: return X86::IMUL16rmi;
141 case X86::IMUL32rri8: return X86::IMUL32rri;
142 case X86::IMUL32rmi8: return X86::IMUL32rmi;
143 case X86::IMUL64rri8: return X86::IMUL64rri32;
144 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
145
146 // AND
147 case X86::AND16ri8: return X86::AND16ri;
148 case X86::AND16mi8: return X86::AND16mi;
149 case X86::AND32ri8: return X86::AND32ri;
150 case X86::AND32mi8: return X86::AND32mi;
151 case X86::AND64ri8: return X86::AND64ri32;
152 case X86::AND64mi8: return X86::AND64mi32;
153
154 // OR
155 case X86::OR16ri8: return X86::OR16ri;
156 case X86::OR16mi8: return X86::OR16mi;
157 case X86::OR32ri8: return X86::OR32ri;
158 case X86::OR32mi8: return X86::OR32mi;
159 case X86::OR64ri8: return X86::OR64ri32;
160 case X86::OR64mi8: return X86::OR64mi32;
161
162 // XOR
163 case X86::XOR16ri8: return X86::XOR16ri;
164 case X86::XOR16mi8: return X86::XOR16mi;
165 case X86::XOR32ri8: return X86::XOR32ri;
166 case X86::XOR32mi8: return X86::XOR32mi;
167 case X86::XOR64ri8: return X86::XOR64ri32;
168 case X86::XOR64mi8: return X86::XOR64mi32;
169
170 // ADD
171 case X86::ADD16ri8: return X86::ADD16ri;
172 case X86::ADD16mi8: return X86::ADD16mi;
173 case X86::ADD32ri8: return X86::ADD32ri;
174 case X86::ADD32mi8: return X86::ADD32mi;
175 case X86::ADD64ri8: return X86::ADD64ri32;
176 case X86::ADD64mi8: return X86::ADD64mi32;
177
178 // SUB
179 case X86::SUB16ri8: return X86::SUB16ri;
180 case X86::SUB16mi8: return X86::SUB16mi;
181 case X86::SUB32ri8: return X86::SUB32ri;
182 case X86::SUB32mi8: return X86::SUB32mi;
183 case X86::SUB64ri8: return X86::SUB64ri32;
184 case X86::SUB64mi8: return X86::SUB64mi32;
185
186 // CMP
187 case X86::CMP16ri8: return X86::CMP16ri;
188 case X86::CMP16mi8: return X86::CMP16mi;
189 case X86::CMP32ri8: return X86::CMP32ri;
190 case X86::CMP32mi8: return X86::CMP32mi;
191 case X86::CMP64ri8: return X86::CMP64ri32;
192 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola1ee03a82010-12-18 01:01:34 +0000193
194 // PUSH
195 case X86::PUSHi8: return X86::PUSHi32;
Eli Friedman5232cc62011-07-15 21:28:39 +0000196 case X86::PUSHi16: return X86::PUSHi32;
197 case X86::PUSH64i8: return X86::PUSH64i32;
198 case X86::PUSH64i16: return X86::PUSH64i32;
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000199 }
200}
201
202static unsigned getRelaxedOpcode(unsigned Op) {
203 unsigned R = getRelaxedOpcodeArith(Op);
204 if (R != Op)
205 return R;
206 return getRelaxedOpcodeBranch(Op);
207}
208
Daniel Dunbar84882522010-05-26 17:45:29 +0000209bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000210 // Branches can always be relaxed.
211 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
212 return true;
213
Daniel Dunbarf86500b2011-04-28 21:23:31 +0000214 if (MCDisableArithRelaxation)
215 return false;
216
Daniel Dunbar84882522010-05-26 17:45:29 +0000217 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000218 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000219 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000220
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000221
222 // Check if it has an expression and is not RIP relative.
223 bool hasExp = false;
224 bool hasRIP = false;
225 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
226 const MCOperand &Op = Inst.getOperand(i);
227 if (Op.isExpr())
228 hasExp = true;
229
230 if (Op.isReg() && Op.getReg() == X86::RIP)
231 hasRIP = true;
232 }
233
234 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
235 // how we do relaxations?
236 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000237}
238
Daniel Dunbar82968002010-03-23 01:39:09 +0000239// FIXME: Can tblgen help at all here to verify there aren't other instructions
240// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000241void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000242 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000243 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000244
Daniel Dunbar95506d42010-05-26 18:15:06 +0000245 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000246 SmallString<256> Tmp;
247 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000248 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000249 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000250 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000251 }
252
Daniel Dunbar95506d42010-05-26 18:15:06 +0000253 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000254 Res.setOpcode(RelaxedOp);
255}
256
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000257/// WriteNopData - Write optimal nops to the output file for the \arg Count
258/// bytes. This returns the number of bytes written. It may return 0 if
259/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000260bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000261 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000262 // nop
263 {0x90},
264 // xchg %ax,%ax
265 {0x66, 0x90},
266 // nopl (%[re]ax)
267 {0x0f, 0x1f, 0x00},
268 // nopl 0(%[re]ax)
269 {0x0f, 0x1f, 0x40, 0x00},
270 // nopl 0(%[re]ax,%[re]ax,1)
271 {0x0f, 0x1f, 0x44, 0x00, 0x00},
272 // nopw 0(%[re]ax,%[re]ax,1)
273 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
274 // nopl 0L(%[re]ax)
275 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
276 // nopl 0L(%[re]ax,%[re]ax,1)
277 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
278 // nopw 0L(%[re]ax,%[re]ax,1)
279 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
280 // nopw %cs:0L(%[re]ax,%[re]ax,1)
281 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000282 };
283
284 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000285 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
286 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
287 for (uint64_t i = 0, e = Prefixes; i != e; i++)
288 OW->Write8(0x66);
289 const uint64_t Rest = OptimalCount - Prefixes;
290 for (uint64_t i = 0, e = Rest; i != e; i++)
291 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000292
293 // Finish with single byte nops.
294 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
295 OW->Write8(0x90);
296
297 return true;
298}
299
Daniel Dunbar82968002010-03-23 01:39:09 +0000300/* *** */
301
Chris Lattner9fc05222010-07-07 22:27:31 +0000302namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000303class ELFX86AsmBackend : public X86AsmBackend {
304public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000305 Triple::OSType OSType;
306 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
307 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000308 HasReliableSymbolDifference = true;
309 }
310
311 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
312 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
Rafael Espindola1c130262011-01-23 04:43:11 +0000313 return ES.getFlags() & ELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000314 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000315};
316
Matt Fleming7efaef62010-05-21 11:39:07 +0000317class ELFX86_32AsmBackend : public ELFX86AsmBackend {
318public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000319 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
320 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000321
322 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jan Sjödind1cba872011-03-09 18:44:41 +0000323 return createELFObjectWriter(createELFObjectTargetWriter(),
Rafael Espindolabff66a82010-12-18 03:27:34 +0000324 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000325 }
Jan Sjödind1cba872011-03-09 18:44:41 +0000326
327 MCELFObjectTargetWriter *createELFObjectTargetWriter() const {
328 return new X86ELFObjectWriter(false, OSType, ELF::EM_386, false);
329 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000330};
331
332class ELFX86_64AsmBackend : public ELFX86AsmBackend {
333public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000334 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
335 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000336
337 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jan Sjödind1cba872011-03-09 18:44:41 +0000338 return createELFObjectWriter(createELFObjectTargetWriter(),
Rafael Espindolabff66a82010-12-18 03:27:34 +0000339 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000340 }
Jan Sjödind1cba872011-03-09 18:44:41 +0000341
342 MCELFObjectTargetWriter *createELFObjectTargetWriter() const {
Benjamin Kramerb64b4972011-03-09 22:07:13 +0000343 return new X86ELFObjectWriter(true, OSType, ELF::EM_X86_64, true);
Jan Sjödind1cba872011-03-09 18:44:41 +0000344 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000345};
346
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000347class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000348 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000349
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000350public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000351 WindowsX86AsmBackend(const Target &T, bool is64Bit)
352 : X86AsmBackend(T)
353 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000354 }
355
356 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000357 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000358 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000359};
360
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000361class DarwinX86AsmBackend : public X86AsmBackend {
362public:
363 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000364 : X86AsmBackend(T) { }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000365};
366
Daniel Dunbard6e59082010-03-15 21:56:50 +0000367class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
368public:
369 DarwinX86_32AsmBackend(const Target &T)
370 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000371
372 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000373 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
374 object::mach::CTM_i386,
375 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000376 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000377};
378
379class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
380public:
381 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000382 : DarwinX86AsmBackend(T) {
383 HasReliableSymbolDifference = true;
384 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000385
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000386 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000387 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
388 object::mach::CTM_x86_64,
389 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000390 }
391
Daniel Dunbard6e59082010-03-15 21:56:50 +0000392 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
393 // Temporary labels in the string literals sections require symbols. The
394 // issue is that the x86_64 relocation format does not allow symbol +
395 // offset, and so the linker does not have enough information to resolve the
396 // access to the appropriate atom unless an external relocation is used. For
397 // non-cstring sections, we expect the compiler to use a non-temporary label
398 // for anything that could have an addend pointing outside the symbol.
399 //
400 // See <rdar://problem/4765733>.
401 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
402 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
403 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000404
405 virtual bool isSectionAtomizable(const MCSection &Section) const {
406 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
407 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
408 switch (SMO.getType()) {
409 default:
410 return true;
411
412 case MCSectionMachO::S_4BYTE_LITERALS:
413 case MCSectionMachO::S_8BYTE_LITERALS:
414 case MCSectionMachO::S_16BYTE_LITERALS:
415 case MCSectionMachO::S_LITERAL_POINTERS:
416 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
417 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
418 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
419 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
420 case MCSectionMachO::S_INTERPOSING:
421 return false;
422 }
423 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000424};
425
Michael J. Spencerec38de22010-10-10 22:04:20 +0000426} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000427
428TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000429 const std::string &TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000430 Triple TheTriple(TT);
431
432 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000433 return new DarwinX86_32AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000434
435 if (TheTriple.isOSWindows())
436 return new WindowsX86AsmBackend(T, false);
437
438 return new ELFX86_32AsmBackend(T, TheTriple.getOS());
Daniel Dunbar12783d12010-02-21 21:54:14 +0000439}
440
441TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000442 const std::string &TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000443 Triple TheTriple(TT);
444
445 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000446 return new DarwinX86_64AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000447
448 if (TheTriple.isOSWindows())
449 return new WindowsX86AsmBackend(T, true);
450
451 return new ELFX86_64AsmBackend(T, TheTriple.getOS());
Daniel Dunbar12783d12010-02-21 21:54:14 +0000452}