blob: f0c1b3714ab8d79bc942e99d61e9be909c24d260 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000025#include "llvm/CodeGen/LiveVariables.h"
Evan Cheng0488db92007-09-25 01:57:46 +000026#include "llvm/Target/TargetOptions.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000027using namespace llvm;
28
Evan Chengaa3c1412006-05-30 21:45:53 +000029X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000030 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000031 TM(tm), RI(tm, *this) {
Chris Lattner72614082002-10-25 22:55:53 +000032}
33
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000034bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
35 unsigned& sourceReg,
36 unsigned& destReg) const {
37 MachineOpCode oc = MI.getOpcode();
Evan Cheng25ab6902006-09-08 06:48:29 +000038 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
39 oc == X86::MOV32rr || oc == X86::MOV64rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000040 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Dale Johannesene377d4d2007-07-04 21:07:47 +000041 oc == X86::MOV_Fp3232 || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
42 oc == X86::MOV_Fp3264 || oc == X86::MOV_Fp6432 || oc == X86::MOV_Fp6464 ||
Evan Chengfe5cb192006-02-16 22:45:17 +000043 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000044 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000045 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
Bill Wendling2f88dcd2007-03-08 22:09:11 +000046 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
Bill Wendling6dd29e02007-04-24 21:17:46 +000047 oc == X86::MMX_MOVD64rr || oc == X86::MMX_MOVQ64rr) {
Evan Cheng1e3417292007-04-25 07:12:14 +000048 assert(MI.getNumOperands() >= 2 &&
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000049 MI.getOperand(0).isRegister() &&
50 MI.getOperand(1).isRegister() &&
51 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000052 sourceReg = MI.getOperand(1).getReg();
53 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000054 return true;
55 }
56 return false;
57}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000058
Chris Lattner40839602006-02-02 20:12:32 +000059unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
60 int &FrameIndex) const {
61 switch (MI->getOpcode()) {
62 default: break;
63 case X86::MOV8rm:
64 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000065 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000066 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000067 case X86::MOV32_rm:
Evan Cheng25ab6902006-09-08 06:48:29 +000068 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +000069 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +000070 case X86::MOVSSrm:
71 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000072 case X86::MOVAPSrm:
73 case X86::MOVAPDrm:
Bill Wendling823efee2007-04-03 06:00:37 +000074 case X86::MMX_MOVD64rm:
75 case X86::MMX_MOVQ64rm:
Chris Lattner8aa797a2007-12-30 23:10:15 +000076 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
77 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000078 MI->getOperand(2).getImm() == 1 &&
Chris Lattner40839602006-02-02 20:12:32 +000079 MI->getOperand(3).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000080 MI->getOperand(4).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000081 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000082 return MI->getOperand(0).getReg();
83 }
84 break;
85 }
86 return 0;
87}
88
89unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
90 int &FrameIndex) const {
91 switch (MI->getOpcode()) {
92 default: break;
93 case X86::MOV8mr:
94 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000095 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000096 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000097 case X86::MOV32_mr:
Evan Cheng25ab6902006-09-08 06:48:29 +000098 case X86::MOV64mr:
Dale Johannesene377d4d2007-07-04 21:07:47 +000099 case X86::ST_FpP64m:
Chris Lattner40839602006-02-02 20:12:32 +0000100 case X86::MOVSSmr:
101 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +0000102 case X86::MOVAPSmr:
103 case X86::MOVAPDmr:
Bill Wendling823efee2007-04-03 06:00:37 +0000104 case X86::MMX_MOVD64mr:
105 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000106 case X86::MMX_MOVNTQmr:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000107 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
108 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000109 MI->getOperand(1).getImm() == 1 &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000110 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000111 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000112 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000113 return MI->getOperand(4).getReg();
114 }
115 break;
116 }
117 return 0;
118}
119
120
Bill Wendling041b3f82007-12-08 23:58:46 +0000121bool X86InstrInfo::isReallyTriviallyReMaterializable(MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000122 switch (MI->getOpcode()) {
123 default: break;
124 case X86::MOV8rm:
125 case X86::MOV16rm:
126 case X86::MOV16_rm:
127 case X86::MOV32rm:
128 case X86::MOV32_rm:
129 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000130 case X86::LD_Fp64m:
Dan Gohmanc101e952007-06-14 20:50:44 +0000131 case X86::MOVSSrm:
132 case X86::MOVSDrm:
133 case X86::MOVAPSrm:
134 case X86::MOVAPDrm:
135 case X86::MMX_MOVD64rm:
136 case X86::MMX_MOVQ64rm:
Dan Gohman82a87a02007-06-19 01:48:05 +0000137 // Loads from constant pools are trivially rematerializable.
Chris Lattner505d4ab2008-01-05 05:19:56 +0000138 if (MI->getOperand(1).isReg() && MI->getOperand(2).isImm() &&
139 MI->getOperand(3).isReg() && MI->getOperand(4).isCPI() &&
140 MI->getOperand(1).getReg() == 0 &&
141 MI->getOperand(2).getImm() == 1 &&
142 MI->getOperand(3).getReg() == 0)
143 return true;
144 return false;
Dan Gohmanc101e952007-06-14 20:50:44 +0000145 }
Dan Gohmand45eddd2007-06-26 00:48:07 +0000146 // All other instructions marked M_REMATERIALIZABLE are always trivially
147 // rematerializable.
148 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000149}
150
Bill Wendling627c00b2007-12-17 23:07:56 +0000151/// isReallySideEffectFree - If the M_MAY_HAVE_SIDE_EFFECTS flag is set, this
152/// method is called to determine if the specific instance of this instruction
153/// has side effects. This is useful in cases of instructions, like loads, which
154/// generally always have side effects. A load from a constant pool doesn't have
155/// side effects, though. So we need to differentiate it from the general case.
156bool X86InstrInfo::isReallySideEffectFree(MachineInstr *MI) const {
157 switch (MI->getOpcode()) {
158 default: break;
Bill Wendling6259d512007-12-30 03:18:58 +0000159 case X86::MOV32rm:
160 if (MI->getOperand(1).isRegister()) {
161 unsigned Reg = MI->getOperand(1).getReg();
162
163 // Loads from global addresses which aren't redefined in the function are
164 // side effect free.
Bill Wendling3100afa2008-01-02 21:10:40 +0000165 if (Reg != 0 && MRegisterInfo::isVirtualRegister(Reg) &&
Bill Wendling6259d512007-12-30 03:18:58 +0000166 MI->getOperand(2).isImmediate() &&
167 MI->getOperand(3).isRegister() &&
168 MI->getOperand(4).isGlobalAddress() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000169 MI->getOperand(2).getImm() == 1 &&
Bill Wendling6259d512007-12-30 03:18:58 +0000170 MI->getOperand(3).getReg() == 0)
171 return true;
172 }
Chris Lattner505d4ab2008-01-05 05:19:56 +0000173 break;
Bill Wendling627c00b2007-12-17 23:07:56 +0000174 }
175
Chris Lattner505d4ab2008-01-05 05:19:56 +0000176 // Anything that is rematerializable obviously has no side effects.
177 return isReallyTriviallyReMaterializable(MI);
Bill Wendling627c00b2007-12-17 23:07:56 +0000178}
179
Evan Cheng3f411c72007-10-05 08:04:01 +0000180/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
181/// is not marked dead.
182static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +0000183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
184 MachineOperand &MO = MI->getOperand(i);
185 if (MO.isRegister() && MO.isDef() &&
186 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
187 return true;
188 }
189 }
190 return false;
191}
192
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000193/// convertToThreeAddress - This method must be implemented by targets that
194/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
195/// may be able to convert a two-address instruction into a true
196/// three-address instruction on demand. This allows the X86 target (for
197/// example) to convert ADD and SHL instructions into LEA instructions if they
198/// would require register copies due to two-addressness.
199///
200/// This method returns a null pointer if the transformation cannot be
201/// performed, otherwise it returns the new instruction.
202///
Evan Cheng258ff672006-12-01 21:52:41 +0000203MachineInstr *
204X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
205 MachineBasicBlock::iterator &MBBI,
206 LiveVariables &LV) const {
207 MachineInstr *MI = MBBI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000208 // All instructions input are two-addr instructions. Get the known operands.
209 unsigned Dest = MI->getOperand(0).getReg();
210 unsigned Src = MI->getOperand(1).getReg();
211
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000212 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +0000213 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000214 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +0000215 bool DisableLEA16 = true;
216
Evan Cheng559dc462007-10-05 20:34:26 +0000217 unsigned MIOpc = MI->getOpcode();
218 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +0000219 case X86::SHUFPSrri: {
220 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000221 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
222
Evan Chengaa3c1412006-05-30 21:45:53 +0000223 unsigned A = MI->getOperand(0).getReg();
224 unsigned B = MI->getOperand(1).getReg();
225 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000226 unsigned M = MI->getOperand(3).getImm();
227 if (B != C) return 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000228 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000229 break;
230 }
Chris Lattner995f5502007-03-28 18:12:31 +0000231 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000232 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +0000233 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
234 // the flags produced by a shift yet, so this is safe.
235 unsigned Dest = MI->getOperand(0).getReg();
236 unsigned Src = MI->getOperand(1).getReg();
237 unsigned ShAmt = MI->getOperand(2).getImm();
238 if (ShAmt == 0 || ShAmt >= 4) return 0;
239
240 NewMI = BuildMI(get(X86::LEA64r), Dest)
241 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
242 break;
243 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000244 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000245 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000246 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
247 // the flags produced by a shift yet, so this is safe.
248 unsigned Dest = MI->getOperand(0).getReg();
249 unsigned Src = MI->getOperand(1).getReg();
250 unsigned ShAmt = MI->getOperand(2).getImm();
251 if (ShAmt == 0 || ShAmt >= 4) return 0;
252
Chris Lattnerf2177b82007-03-28 00:58:40 +0000253 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
254 X86::LEA64_32r : X86::LEA32r;
255 NewMI = BuildMI(get(Opc), Dest)
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000256 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
257 break;
258 }
259 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000260 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +0000261 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
262 // the flags produced by a shift yet, so this is safe.
263 unsigned Dest = MI->getOperand(0).getReg();
264 unsigned Src = MI->getOperand(1).getReg();
265 unsigned ShAmt = MI->getOperand(2).getImm();
266 if (ShAmt == 0 || ShAmt >= 4) return 0;
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000267
Christopher Lambb8133712007-08-10 21:18:25 +0000268 if (DisableLEA16) {
269 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner84bc5422007-12-31 04:13:23 +0000270 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng61d9c862007-09-06 00:14:41 +0000271 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
272 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner84bc5422007-12-31 04:13:23 +0000273 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
274 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Christopher Lambb8133712007-08-10 21:18:25 +0000275
Evan Cheng61d9c862007-09-06 00:14:41 +0000276 MachineInstr *Ins =
277 BuildMI(get(X86::INSERT_SUBREG), leaInReg).addReg(Src).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000278 Ins->copyKillDeadInfo(MI);
279
280 NewMI = BuildMI(get(Opc), leaOutReg)
281 .addReg(0).addImm(1 << ShAmt).addReg(leaInReg).addImm(0);
282
Evan Cheng61d9c862007-09-06 00:14:41 +0000283 MachineInstr *Ext =
284 BuildMI(get(X86::EXTRACT_SUBREG), Dest).addReg(leaOutReg).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000285 Ext->copyKillDeadInfo(MI);
286
287 MFI->insert(MBBI, Ins); // Insert the insert_subreg
288 LV.instructionChanged(MI, NewMI); // Update live variables
289 LV.addVirtualRegisterKilled(leaInReg, NewMI);
290 MFI->insert(MBBI, NewMI); // Insert the new inst
291 LV.addVirtualRegisterKilled(leaOutReg, Ext);
Evan Cheng61d9c862007-09-06 00:14:41 +0000292 MFI->insert(MBBI, Ext); // Insert the extract_subreg
Christopher Lambb8133712007-08-10 21:18:25 +0000293 return Ext;
294 } else {
295 NewMI = BuildMI(get(X86::LEA16r), Dest)
296 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
297 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000298 break;
Evan Chengccba76b2006-05-30 20:26:50 +0000299 }
Evan Cheng559dc462007-10-05 20:34:26 +0000300 default: {
301 // The following opcodes also sets the condition code register(s). Only
302 // convert them to equivalent lea if the condition code register def's
303 // are dead!
304 if (hasLiveCondCodeDef(MI))
305 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +0000306
Evan Chengb76143c2007-10-09 07:14:53 +0000307 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng559dc462007-10-05 20:34:26 +0000308 switch (MIOpc) {
309 default: return 0;
310 case X86::INC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000311 case X86::INC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000312 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000313 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
314 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000315 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, 1);
316 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000317 }
Evan Cheng559dc462007-10-05 20:34:26 +0000318 case X86::INC16r:
319 case X86::INC64_16r:
320 if (DisableLEA16) return 0;
321 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
322 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
323 break;
324 case X86::DEC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000325 case X86::DEC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000326 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000327 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
328 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000329 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, -1);
330 break;
331 }
332 case X86::DEC16r:
333 case X86::DEC64_16r:
334 if (DisableLEA16) return 0;
335 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
336 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
337 break;
338 case X86::ADD64rr:
339 case X86::ADD32rr: {
340 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000341 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
342 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000343 NewMI = addRegReg(BuildMI(get(Opc), Dest), Src,
344 MI->getOperand(2).getReg());
345 break;
346 }
347 case X86::ADD16rr:
348 if (DisableLEA16) return 0;
349 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
350 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
351 MI->getOperand(2).getReg());
352 break;
353 case X86::ADD64ri32:
354 case X86::ADD64ri8:
355 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
356 if (MI->getOperand(2).isImmediate())
357 NewMI = addRegOffset(BuildMI(get(X86::LEA64r), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000358 MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +0000359 break;
360 case X86::ADD32ri:
361 case X86::ADD32ri8:
362 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000363 if (MI->getOperand(2).isImmediate()) {
364 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
365 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000366 MI->getOperand(2).getImm());
Evan Chengb76143c2007-10-09 07:14:53 +0000367 }
Evan Cheng559dc462007-10-05 20:34:26 +0000368 break;
369 case X86::ADD16ri:
370 case X86::ADD16ri8:
371 if (DisableLEA16) return 0;
372 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
373 if (MI->getOperand(2).isImmediate())
374 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000375 MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +0000376 break;
377 case X86::SHL16ri:
378 if (DisableLEA16) return 0;
379 case X86::SHL32ri:
380 case X86::SHL64ri: {
381 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImmediate() &&
382 "Unknown shl instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000383 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng559dc462007-10-05 20:34:26 +0000384 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
385 X86AddressMode AM;
386 AM.Scale = 1 << ShAmt;
387 AM.IndexReg = Src;
388 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chengb76143c2007-10-09 07:14:53 +0000389 : (MIOpc == X86::SHL32ri
390 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Evan Cheng559dc462007-10-05 20:34:26 +0000391 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
392 }
393 break;
394 }
395 }
396 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000397 }
398
Evan Cheng559dc462007-10-05 20:34:26 +0000399 NewMI->copyKillDeadInfo(MI);
400 LV.instructionChanged(MI, NewMI); // Update live variables
401 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000402 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000403}
404
Chris Lattner41e431b2005-01-19 07:11:01 +0000405/// commuteInstruction - We have a few instructions that must be hacked on to
406/// commute them.
407///
408MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
409 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000410 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
411 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000412 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +0000413 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
414 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
415 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000416 unsigned Opc;
417 unsigned Size;
418 switch (MI->getOpcode()) {
419 default: assert(0 && "Unreachable!");
420 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
421 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
422 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
423 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +0000424 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
425 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +0000426 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000427 unsigned Amt = MI->getOperand(3).getImm();
Chris Lattner41e431b2005-01-19 07:11:01 +0000428 unsigned A = MI->getOperand(0).getReg();
429 unsigned B = MI->getOperand(1).getReg();
430 unsigned C = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000431 bool BisKill = MI->getOperand(1).isKill();
432 bool CisKill = MI->getOperand(2).isKill();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000433 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000434 .addReg(B, false, false, BisKill).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000435 }
Evan Cheng7ad42d92007-10-05 23:13:21 +0000436 case X86::CMOVB16rr:
437 case X86::CMOVB32rr:
438 case X86::CMOVB64rr:
439 case X86::CMOVAE16rr:
440 case X86::CMOVAE32rr:
441 case X86::CMOVAE64rr:
442 case X86::CMOVE16rr:
443 case X86::CMOVE32rr:
444 case X86::CMOVE64rr:
445 case X86::CMOVNE16rr:
446 case X86::CMOVNE32rr:
447 case X86::CMOVNE64rr:
448 case X86::CMOVBE16rr:
449 case X86::CMOVBE32rr:
450 case X86::CMOVBE64rr:
451 case X86::CMOVA16rr:
452 case X86::CMOVA32rr:
453 case X86::CMOVA64rr:
454 case X86::CMOVL16rr:
455 case X86::CMOVL32rr:
456 case X86::CMOVL64rr:
457 case X86::CMOVGE16rr:
458 case X86::CMOVGE32rr:
459 case X86::CMOVGE64rr:
460 case X86::CMOVLE16rr:
461 case X86::CMOVLE32rr:
462 case X86::CMOVLE64rr:
463 case X86::CMOVG16rr:
464 case X86::CMOVG32rr:
465 case X86::CMOVG64rr:
466 case X86::CMOVS16rr:
467 case X86::CMOVS32rr:
468 case X86::CMOVS64rr:
469 case X86::CMOVNS16rr:
470 case X86::CMOVNS32rr:
471 case X86::CMOVNS64rr:
472 case X86::CMOVP16rr:
473 case X86::CMOVP32rr:
474 case X86::CMOVP64rr:
475 case X86::CMOVNP16rr:
476 case X86::CMOVNP32rr:
477 case X86::CMOVNP64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +0000478 unsigned Opc = 0;
479 switch (MI->getOpcode()) {
480 default: break;
481 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
482 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
483 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
484 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
485 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
486 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
487 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
488 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
489 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
490 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
491 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
492 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
493 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
494 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
495 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
496 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
497 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
498 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
499 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
500 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
501 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
502 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
503 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
504 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
505 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
506 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
507 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
508 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
509 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
510 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
511 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
512 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
513 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
514 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
515 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
516 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
517 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
518 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
519 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
520 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
521 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
522 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
523 }
524
525 MI->setInstrDescriptor(get(Opc));
526 // Fallthrough intended.
527 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000528 default:
Chris Lattner264e6fe2008-01-01 01:05:34 +0000529 return TargetInstrInfoImpl::commuteInstruction(MI);
Chris Lattner41e431b2005-01-19 07:11:01 +0000530 }
531}
532
Chris Lattner7fbe9722006-10-20 17:42:20 +0000533static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
534 switch (BrOpc) {
535 default: return X86::COND_INVALID;
536 case X86::JE: return X86::COND_E;
537 case X86::JNE: return X86::COND_NE;
538 case X86::JL: return X86::COND_L;
539 case X86::JLE: return X86::COND_LE;
540 case X86::JG: return X86::COND_G;
541 case X86::JGE: return X86::COND_GE;
542 case X86::JB: return X86::COND_B;
543 case X86::JBE: return X86::COND_BE;
544 case X86::JA: return X86::COND_A;
545 case X86::JAE: return X86::COND_AE;
546 case X86::JS: return X86::COND_S;
547 case X86::JNS: return X86::COND_NS;
548 case X86::JP: return X86::COND_P;
549 case X86::JNP: return X86::COND_NP;
550 case X86::JO: return X86::COND_O;
551 case X86::JNO: return X86::COND_NO;
552 }
553}
554
555unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
556 switch (CC) {
557 default: assert(0 && "Illegal condition code!");
Evan Chenge5f62042007-09-29 00:00:36 +0000558 case X86::COND_E: return X86::JE;
559 case X86::COND_NE: return X86::JNE;
560 case X86::COND_L: return X86::JL;
561 case X86::COND_LE: return X86::JLE;
562 case X86::COND_G: return X86::JG;
563 case X86::COND_GE: return X86::JGE;
564 case X86::COND_B: return X86::JB;
565 case X86::COND_BE: return X86::JBE;
566 case X86::COND_A: return X86::JA;
567 case X86::COND_AE: return X86::JAE;
568 case X86::COND_S: return X86::JS;
569 case X86::COND_NS: return X86::JNS;
570 case X86::COND_P: return X86::JP;
571 case X86::COND_NP: return X86::JNP;
572 case X86::COND_O: return X86::JO;
573 case X86::COND_NO: return X86::JNO;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000574 }
575}
576
Chris Lattner9cd68752006-10-21 05:52:40 +0000577/// GetOppositeBranchCondition - Return the inverse of the specified condition,
578/// e.g. turning COND_E to COND_NE.
579X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
580 switch (CC) {
581 default: assert(0 && "Illegal condition code!");
582 case X86::COND_E: return X86::COND_NE;
583 case X86::COND_NE: return X86::COND_E;
584 case X86::COND_L: return X86::COND_GE;
585 case X86::COND_LE: return X86::COND_G;
586 case X86::COND_G: return X86::COND_LE;
587 case X86::COND_GE: return X86::COND_L;
588 case X86::COND_B: return X86::COND_AE;
589 case X86::COND_BE: return X86::COND_A;
590 case X86::COND_A: return X86::COND_BE;
591 case X86::COND_AE: return X86::COND_B;
592 case X86::COND_S: return X86::COND_NS;
593 case X86::COND_NS: return X86::COND_S;
594 case X86::COND_P: return X86::COND_NP;
595 case X86::COND_NP: return X86::COND_P;
596 case X86::COND_O: return X86::COND_NO;
597 case X86::COND_NO: return X86::COND_O;
598 }
599}
600
Dale Johannesen318093b2007-06-14 22:03:45 +0000601bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Evan Cheng14c46552007-07-06 23:22:03 +0000602 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
603 if (TID->Flags & M_TERMINATOR_FLAG) {
604 // Conditional branch is a special case.
605 if ((TID->Flags & M_BRANCH_FLAG) != 0 && (TID->Flags & M_BARRIER_FLAG) == 0)
606 return true;
607 if ((TID->Flags & M_PREDICABLE) == 0)
608 return true;
Dale Johannesen318093b2007-06-14 22:03:45 +0000609 return !isPredicated(MI);
Evan Cheng14c46552007-07-06 23:22:03 +0000610 }
Dale Johannesen318093b2007-06-14 22:03:45 +0000611 return false;
612}
Chris Lattner9cd68752006-10-21 05:52:40 +0000613
Evan Cheng85dce6c2007-07-26 17:32:14 +0000614// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
615static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
616 const X86InstrInfo &TII) {
617 if (MI->getOpcode() == X86::FP_REG_KILL)
618 return false;
619 return TII.isUnpredicatedTerminator(MI);
620}
621
Chris Lattner7fbe9722006-10-20 17:42:20 +0000622bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
623 MachineBasicBlock *&TBB,
624 MachineBasicBlock *&FBB,
625 std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000626 // If the block has no terminators, it just falls into the block after it.
627 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng85dce6c2007-07-26 17:32:14 +0000628 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000629 return false;
630
631 // Get the last instruction in the block.
632 MachineInstr *LastInst = I;
633
634 // If there is only one terminator instruction, process it.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000635 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000636 if (!isBranch(LastInst->getOpcode()))
637 return true;
638
639 // If the block ends with a branch there are 3 possibilities:
640 // it's an unconditional, conditional, or indirect branch.
641
642 if (LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000643 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +0000644 return false;
645 }
646 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
647 if (BranchCode == X86::COND_INVALID)
648 return true; // Can't handle indirect branch.
649
650 // Otherwise, block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000651 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +0000652 Cond.push_back(MachineOperand::CreateImm(BranchCode));
653 return false;
654 }
655
656 // Get the instruction before it if it's a terminator.
657 MachineInstr *SecondLastInst = I;
658
659 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000660 if (SecondLastInst && I != MBB.begin() &&
661 isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000662 return true;
663
Chris Lattner6ce64432006-10-30 22:27:23 +0000664 // If the block ends with X86::JMP and a conditional branch, handle it.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000665 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
666 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000667 TBB = SecondLastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +0000668 Cond.push_back(MachineOperand::CreateImm(BranchCode));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000669 FBB = LastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +0000670 return false;
671 }
Chris Lattner7fbe9722006-10-20 17:42:20 +0000672
Dale Johannesen13e8b512007-06-13 17:59:52 +0000673 // If the block ends with two X86::JMPs, handle it. The second one is not
674 // executed, so remove it.
675 if (SecondLastInst->getOpcode() == X86::JMP &&
676 LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000677 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000678 I = LastInst;
679 I->eraseFromParent();
680 return false;
681 }
682
Chris Lattner7fbe9722006-10-20 17:42:20 +0000683 // Otherwise, can't handle this.
684 return true;
685}
686
Evan Cheng6ae36262007-05-18 00:18:17 +0000687unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000688 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000689 if (I == MBB.begin()) return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000690 --I;
691 if (I->getOpcode() != X86::JMP &&
692 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000693 return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000694
695 // Remove the branch.
696 I->eraseFromParent();
697
698 I = MBB.end();
699
Evan Cheng6ae36262007-05-18 00:18:17 +0000700 if (I == MBB.begin()) return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000701 --I;
702 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000703 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000704
705 // Remove the branch.
706 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000707 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000708}
709
Owen Andersonf6372aa2008-01-01 21:11:32 +0000710static const MachineInstrBuilder &X86InstrAddOperand(MachineInstrBuilder &MIB,
711 MachineOperand &MO) {
712 if (MO.isRegister())
713 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit(),
714 false, false, MO.getSubReg());
715 else if (MO.isImmediate())
716 MIB = MIB.addImm(MO.getImm());
717 else if (MO.isFrameIndex())
718 MIB = MIB.addFrameIndex(MO.getIndex());
719 else if (MO.isGlobalAddress())
720 MIB = MIB.addGlobalAddress(MO.getGlobal(), MO.getOffset());
721 else if (MO.isConstantPoolIndex())
722 MIB = MIB.addConstantPoolIndex(MO.getIndex(), MO.getOffset());
723 else if (MO.isJumpTableIndex())
724 MIB = MIB.addJumpTableIndex(MO.getIndex());
725 else if (MO.isExternalSymbol())
726 MIB = MIB.addExternalSymbol(MO.getSymbolName());
727 else
728 assert(0 && "Unknown operand for X86InstrAddOperand!");
729
730 return MIB;
731}
732
Evan Cheng6ae36262007-05-18 00:18:17 +0000733unsigned
734X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
735 MachineBasicBlock *FBB,
736 const std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000737 // Shouldn't be a fall through.
738 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +0000739 assert((Cond.size() == 1 || Cond.size() == 0) &&
740 "X86 branch conditions have one component!");
741
742 if (FBB == 0) { // One way branch.
743 if (Cond.empty()) {
744 // Unconditional branch?
Evan Chengc0f64ff2006-11-27 23:37:22 +0000745 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000746 } else {
747 // Conditional branch.
748 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000749 BuildMI(&MBB, get(Opc)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000750 }
Evan Cheng6ae36262007-05-18 00:18:17 +0000751 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000752 }
753
Chris Lattner879d09c2006-10-21 05:42:09 +0000754 // Two-way Conditional branch.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000755 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000756 BuildMI(&MBB, get(Opc)).addMBB(TBB);
757 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000758 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000759}
760
Owen Andersond10fd972007-12-31 06:32:00 +0000761void X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
762 MachineBasicBlock::iterator MI,
763 unsigned DestReg, unsigned SrcReg,
764 const TargetRegisterClass *DestRC,
765 const TargetRegisterClass *SrcRC) const {
766 if (DestRC != SrcRC) {
767 // Moving EFLAGS to / from another register requires a push and a pop.
768 if (SrcRC == &X86::CCRRegClass) {
769 assert(SrcReg == X86::EFLAGS);
770 if (DestRC == &X86::GR64RegClass) {
771 BuildMI(MBB, MI, get(X86::PUSHFQ));
772 BuildMI(MBB, MI, get(X86::POP64r), DestReg);
773 return;
774 } else if (DestRC == &X86::GR32RegClass) {
775 BuildMI(MBB, MI, get(X86::PUSHFD));
776 BuildMI(MBB, MI, get(X86::POP32r), DestReg);
777 return;
778 }
779 } else if (DestRC == &X86::CCRRegClass) {
780 assert(DestReg == X86::EFLAGS);
781 if (SrcRC == &X86::GR64RegClass) {
782 BuildMI(MBB, MI, get(X86::PUSH64r)).addReg(SrcReg);
783 BuildMI(MBB, MI, get(X86::POPFQ));
784 return;
785 } else if (SrcRC == &X86::GR32RegClass) {
786 BuildMI(MBB, MI, get(X86::PUSH32r)).addReg(SrcReg);
787 BuildMI(MBB, MI, get(X86::POPFD));
788 return;
789 }
790 }
791 cerr << "Not yet supported!";
792 abort();
793 }
794
795 unsigned Opc;
796 if (DestRC == &X86::GR64RegClass) {
797 Opc = X86::MOV64rr;
798 } else if (DestRC == &X86::GR32RegClass) {
799 Opc = X86::MOV32rr;
800 } else if (DestRC == &X86::GR16RegClass) {
801 Opc = X86::MOV16rr;
802 } else if (DestRC == &X86::GR8RegClass) {
803 Opc = X86::MOV8rr;
804 } else if (DestRC == &X86::GR32_RegClass) {
805 Opc = X86::MOV32_rr;
806 } else if (DestRC == &X86::GR16_RegClass) {
807 Opc = X86::MOV16_rr;
808 } else if (DestRC == &X86::RFP32RegClass) {
809 Opc = X86::MOV_Fp3232;
810 } else if (DestRC == &X86::RFP64RegClass || DestRC == &X86::RSTRegClass) {
811 Opc = X86::MOV_Fp6464;
812 } else if (DestRC == &X86::RFP80RegClass) {
813 Opc = X86::MOV_Fp8080;
814 } else if (DestRC == &X86::FR32RegClass) {
815 Opc = X86::FsMOVAPSrr;
816 } else if (DestRC == &X86::FR64RegClass) {
817 Opc = X86::FsMOVAPDrr;
818 } else if (DestRC == &X86::VR128RegClass) {
819 Opc = X86::MOVAPSrr;
820 } else if (DestRC == &X86::VR64RegClass) {
821 Opc = X86::MMX_MOVQ64rr;
822 } else {
823 assert(0 && "Unknown regclass");
824 abort();
825 }
826 BuildMI(MBB, MI, get(Opc), DestReg).addReg(SrcReg);
827}
828
Owen Andersonf6372aa2008-01-01 21:11:32 +0000829static unsigned getStoreRegOpcode(const TargetRegisterClass *RC,
830 unsigned StackAlign) {
831 unsigned Opc = 0;
832 if (RC == &X86::GR64RegClass) {
833 Opc = X86::MOV64mr;
834 } else if (RC == &X86::GR32RegClass) {
835 Opc = X86::MOV32mr;
836 } else if (RC == &X86::GR16RegClass) {
837 Opc = X86::MOV16mr;
838 } else if (RC == &X86::GR8RegClass) {
839 Opc = X86::MOV8mr;
840 } else if (RC == &X86::GR32_RegClass) {
841 Opc = X86::MOV32_mr;
842 } else if (RC == &X86::GR16_RegClass) {
843 Opc = X86::MOV16_mr;
844 } else if (RC == &X86::RFP80RegClass) {
845 Opc = X86::ST_FpP80m; // pops
846 } else if (RC == &X86::RFP64RegClass) {
847 Opc = X86::ST_Fp64m;
848 } else if (RC == &X86::RFP32RegClass) {
849 Opc = X86::ST_Fp32m;
850 } else if (RC == &X86::FR32RegClass) {
851 Opc = X86::MOVSSmr;
852 } else if (RC == &X86::FR64RegClass) {
853 Opc = X86::MOVSDmr;
854 } else if (RC == &X86::VR128RegClass) {
855 // FIXME: Use movaps once we are capable of selectively
856 // aligning functions that spill SSE registers on 16-byte boundaries.
857 Opc = StackAlign >= 16 ? X86::MOVAPSmr : X86::MOVUPSmr;
858 } else if (RC == &X86::VR64RegClass) {
859 Opc = X86::MMX_MOVQ64mr;
860 } else {
861 assert(0 && "Unknown regclass");
862 abort();
863 }
864
865 return Opc;
866}
867
868void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
869 MachineBasicBlock::iterator MI,
870 unsigned SrcReg, bool isKill, int FrameIdx,
871 const TargetRegisterClass *RC) const {
872 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
873 addFrameReference(BuildMI(MBB, MI, get(Opc)), FrameIdx)
874 .addReg(SrcReg, false, false, isKill);
875}
876
877void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
878 bool isKill,
879 SmallVectorImpl<MachineOperand> &Addr,
880 const TargetRegisterClass *RC,
881 SmallVectorImpl<MachineInstr*> &NewMIs) const {
882 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
883 MachineInstrBuilder MIB = BuildMI(get(Opc));
884 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
885 MIB = X86InstrAddOperand(MIB, Addr[i]);
886 MIB.addReg(SrcReg, false, false, isKill);
887 NewMIs.push_back(MIB);
888}
889
890static unsigned getLoadRegOpcode(const TargetRegisterClass *RC,
891 unsigned StackAlign) {
892 unsigned Opc = 0;
893 if (RC == &X86::GR64RegClass) {
894 Opc = X86::MOV64rm;
895 } else if (RC == &X86::GR32RegClass) {
896 Opc = X86::MOV32rm;
897 } else if (RC == &X86::GR16RegClass) {
898 Opc = X86::MOV16rm;
899 } else if (RC == &X86::GR8RegClass) {
900 Opc = X86::MOV8rm;
901 } else if (RC == &X86::GR32_RegClass) {
902 Opc = X86::MOV32_rm;
903 } else if (RC == &X86::GR16_RegClass) {
904 Opc = X86::MOV16_rm;
905 } else if (RC == &X86::RFP80RegClass) {
906 Opc = X86::LD_Fp80m;
907 } else if (RC == &X86::RFP64RegClass) {
908 Opc = X86::LD_Fp64m;
909 } else if (RC == &X86::RFP32RegClass) {
910 Opc = X86::LD_Fp32m;
911 } else if (RC == &X86::FR32RegClass) {
912 Opc = X86::MOVSSrm;
913 } else if (RC == &X86::FR64RegClass) {
914 Opc = X86::MOVSDrm;
915 } else if (RC == &X86::VR128RegClass) {
916 // FIXME: Use movaps once we are capable of selectively
917 // aligning functions that spill SSE registers on 16-byte boundaries.
918 Opc = StackAlign >= 16 ? X86::MOVAPSrm : X86::MOVUPSrm;
919 } else if (RC == &X86::VR64RegClass) {
920 Opc = X86::MMX_MOVQ64rm;
921 } else {
922 assert(0 && "Unknown regclass");
923 abort();
924 }
925
926 return Opc;
927}
928
929void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
930 MachineBasicBlock::iterator MI,
931 unsigned DestReg, int FrameIdx,
932 const TargetRegisterClass *RC) const{
933 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
934 addFrameReference(BuildMI(MBB, MI, get(Opc), DestReg), FrameIdx);
935}
936
937void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
938 SmallVectorImpl<MachineOperand> &Addr,
939 const TargetRegisterClass *RC,
940 SmallVectorImpl<MachineInstr*> &NewMIs) const {
941 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
942 MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg);
943 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
944 MIB = X86InstrAddOperand(MIB, Addr[i]);
945 NewMIs.push_back(MIB);
946}
947
Owen Andersond94b6a12008-01-04 23:57:37 +0000948bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
949 MachineBasicBlock::iterator MI,
950 const std::vector<CalleeSavedInfo> &CSI) const {
951 if (CSI.empty())
952 return false;
953
954 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
955 unsigned SlotSize = is64Bit ? 8 : 4;
956
957 MachineFunction &MF = *MBB.getParent();
958 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
959 X86FI->setCalleeSavedFrameSize(CSI.size() * SlotSize);
960
961 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
962 for (unsigned i = CSI.size(); i != 0; --i) {
963 unsigned Reg = CSI[i-1].getReg();
964 // Add the callee-saved register as live-in. It's killed at the spill.
965 MBB.addLiveIn(Reg);
966 BuildMI(MBB, MI, get(Opc)).addReg(Reg);
967 }
968 return true;
969}
970
971bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
972 MachineBasicBlock::iterator MI,
973 const std::vector<CalleeSavedInfo> &CSI) const {
974 if (CSI.empty())
975 return false;
976
977 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
978
979 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
980 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
981 unsigned Reg = CSI[i].getReg();
982 BuildMI(MBB, MI, get(Opc), Reg);
983 }
984 return true;
985}
986
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000987bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
988 if (MBB.empty()) return false;
989
990 switch (MBB.back().getOpcode()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000991 case X86::TCRETURNri:
992 case X86::TCRETURNdi:
Evan Cheng126f17a2007-05-21 18:44:17 +0000993 case X86::RET: // Return.
994 case X86::RETI:
995 case X86::TAILJMPd:
996 case X86::TAILJMPr:
997 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000998 case X86::JMP: // Uncond branch.
999 case X86::JMP32r: // Indirect branch.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00001000 case X86::JMP64r: // Indirect branch (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00001001 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00001002 case X86::JMP64m: // Indirect branch through mem (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00001003 return true;
1004 default: return false;
1005 }
1006}
1007
Chris Lattner7fbe9722006-10-20 17:42:20 +00001008bool X86InstrInfo::
1009ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00001010 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
1011 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
1012 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001013}
1014
Evan Cheng25ab6902006-09-08 06:48:29 +00001015const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
1016 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
1017 if (Subtarget->is64Bit())
1018 return &X86::GR64RegClass;
1019 else
1020 return &X86::GR32RegClass;
1021}