blob: b6d2a8e9daba63ec768e38459d4bcd7d0f987099 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengf597dc72006-02-10 22:24:32 +000015#define DEBUG_TYPE "isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000024#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000025#include "llvm/Support/CFG.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Support/Debug.h"
Chris Lattner2c79de82006-06-28 23:27:49 +000034#include "llvm/Support/Visibility.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000035#include "llvm/ADT/Statistic.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000036#include <iostream>
Evan Chenga8df1b42006-07-27 16:44:36 +000037#include <list>
Evan Chengba2f0a92006-02-05 06:46:41 +000038#include <set>
Chris Lattnerc961eea2005-11-16 01:54:32 +000039using namespace llvm;
40
41//===----------------------------------------------------------------------===//
42// Pattern Matcher Implementation
43//===----------------------------------------------------------------------===//
44
45namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000046 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
47 /// SDOperand's instead of register numbers for the leaves of the matched
48 /// tree.
49 struct X86ISelAddressMode {
50 enum {
51 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000052 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000053 } BaseType;
54
55 struct { // This is really a union, discriminated by BaseType!
56 SDOperand Reg;
57 int FrameIndex;
58 } Base;
59
60 unsigned Scale;
61 SDOperand IndexReg;
62 unsigned Disp;
63 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000064 Constant *CP;
65 unsigned Align; // CP alignment.
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000066
67 X86ISelAddressMode()
Evan Cheng51a9ed92006-02-25 10:09:08 +000068 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0),
69 CP(0), Align(0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000070 }
71 };
72}
73
74namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +000075 Statistic<>
76 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
77
78 //===--------------------------------------------------------------------===//
79 /// ISel - X86 specific code to select X86 machine instructions for
80 /// SelectionDAG operations.
81 ///
Chris Lattner2c79de82006-06-28 23:27:49 +000082 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +000083 /// ContainsFPCode - Every instruction we select that uses or defines a FP
84 /// register should set this to true.
85 bool ContainsFPCode;
86
87 /// X86Lowering - This object fully describes how to lower LLVM code to an
88 /// X86-specific SelectionDAG.
89 X86TargetLowering X86Lowering;
90
91 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
92 /// make the right decision when generating code for different targets.
93 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +000094
95 unsigned GlobalBaseReg;
Evan Chenga8df1b42006-07-27 16:44:36 +000096
Chris Lattnerc961eea2005-11-16 01:54:32 +000097 public:
Evan Chengc4c62572006-03-13 23:20:37 +000098 X86DAGToDAGISel(X86TargetMachine &TM)
99 : SelectionDAGISel(X86Lowering),
Evan Chenga8df1b42006-07-27 16:44:36 +0000100 X86Lowering(*TM.getTargetLowering()),
101 Subtarget(&TM.getSubtarget<X86Subtarget>()),
102 DAGSize(0), ReachibilityMatrix(NULL) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000103
Evan Cheng7ccced62006-02-18 00:15:05 +0000104 virtual bool runOnFunction(Function &Fn) {
105 // Make sure we re-emit a set of the global base reg if necessary
106 GlobalBaseReg = 0;
107 return SelectionDAGISel::runOnFunction(Fn);
108 }
109
Chris Lattnerc961eea2005-11-16 01:54:32 +0000110 virtual const char *getPassName() const {
111 return "X86 DAG->DAG Instruction Selection";
112 }
113
114 /// InstructionSelectBasicBlock - This callback is invoked by
115 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
116 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
117
Evan Cheng8700e142006-01-11 06:09:51 +0000118 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
119
Evan Chenga8df1b42006-07-27 16:44:36 +0000120 virtual bool IsFoldableBy(SDNode *N, SDNode *U);
121
Chris Lattnerc961eea2005-11-16 01:54:32 +0000122// Include the pieces autogenerated from the target description.
123#include "X86GenDAGISel.inc"
124
125 private:
Evan Chenga8df1b42006-07-27 16:44:36 +0000126 void DetermineTopologicalOrdering();
Evan Cheng5fa5de82006-07-27 22:10:00 +0000127 void DeterminReachibility(SDNode *f, SDNode *t);
Evan Chenga8df1b42006-07-27 16:44:36 +0000128
Evan Cheng34167212006-02-09 00:37:58 +0000129 void Select(SDOperand &Result, SDOperand N);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000130
Evan Cheng2486af12006-02-11 02:05:36 +0000131 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, bool isRoot = true);
Evan Chengec693f72005-12-08 02:01:35 +0000132 bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
133 SDOperand &Index, SDOperand &Disp);
134 bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
135 SDOperand &Index, SDOperand &Disp);
Evan Cheng5e351682006-02-06 06:02:33 +0000136 bool TryFoldLoad(SDOperand P, SDOperand N,
137 SDOperand &Base, SDOperand &Scale,
Evan Cheng0114e942006-01-06 20:36:21 +0000138 SDOperand &Index, SDOperand &Disp);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000139 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
140 /// inline asm expressions.
141 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
142 char ConstraintCode,
143 std::vector<SDOperand> &OutOps,
144 SelectionDAG &DAG);
145
Evan Cheng3649b0e2006-06-02 22:38:37 +0000146 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
147
Evan Chenge5280532005-12-12 21:49:40 +0000148 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
149 SDOperand &Scale, SDOperand &Index,
150 SDOperand &Disp) {
151 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
152 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000153 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000154 Index = AM.IndexReg;
155 Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp)
Evan Cheng51a9ed92006-02-25 10:09:08 +0000156 : (AM.CP ?
157 CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp)
158 : getI32Imm(AM.Disp));
Evan Chenge5280532005-12-12 21:49:40 +0000159 }
160
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000161 /// getI8Imm - Return a target constant with the specified value, of type
162 /// i8.
163 inline SDOperand getI8Imm(unsigned Imm) {
164 return CurDAG->getTargetConstant(Imm, MVT::i8);
165 }
166
Chris Lattnerc961eea2005-11-16 01:54:32 +0000167 /// getI16Imm - Return a target constant with the specified value, of type
168 /// i16.
169 inline SDOperand getI16Imm(unsigned Imm) {
170 return CurDAG->getTargetConstant(Imm, MVT::i16);
171 }
172
173 /// getI32Imm - Return a target constant with the specified value, of type
174 /// i32.
175 inline SDOperand getI32Imm(unsigned Imm) {
176 return CurDAG->getTargetConstant(Imm, MVT::i32);
177 }
Evan Chengf597dc72006-02-10 22:24:32 +0000178
Evan Cheng7ccced62006-02-18 00:15:05 +0000179 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
180 /// base register. Return the virtual register that holds this value.
181 SDOperand getGlobalBaseReg();
182
Evan Chenga8df1b42006-07-27 16:44:36 +0000183 /// DAGSize - Number of nodes in the DAG.
184 ///
185 unsigned DAGSize;
186
187 /// TopOrder - Topological ordering of all nodes in the DAG.
188 ///
Evan Cheng5fa5de82006-07-27 22:10:00 +0000189 SDNode* *TopOrder;
190
191 /// IdToOrder - Node id to topological order map.
192 ///
193 unsigned *IdToOrder;
194
195 /// RMRange - The range of reachibility information available for the
196 /// particular source node.
197 unsigned *RMRange;
Evan Chenga8df1b42006-07-27 16:44:36 +0000198
199 /// ReachibilityMatrix - A N x N matrix representing all pairs reachibility
200 /// information. One bit per potential edge.
201 unsigned char *ReachibilityMatrix;
202
203 inline void setReachable(SDNode *f, SDNode *t) {
204 unsigned Idx = f->getNodeId() * DAGSize + t->getNodeId();
205 ReachibilityMatrix[Idx / 8] |= 1 << (Idx % 8);
206 }
207
208 inline bool isReachable(SDNode *f, SDNode *t) {
209 unsigned Idx = f->getNodeId() * DAGSize + t->getNodeId();
210 return ReachibilityMatrix[Idx / 8] & (1 << (Idx % 8));
211 }
212
Evan Cheng23addc02006-02-10 22:46:26 +0000213#ifndef NDEBUG
214 unsigned Indent;
215#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000216 };
217}
218
Evan Chenga8df1b42006-07-27 16:44:36 +0000219bool X86DAGToDAGISel::IsFoldableBy(SDNode *N, SDNode *U) {
220 // If U use can somehow reach N through another path then U can't fold N or
221 // it will create a cycle. e.g. In the following diagram, U can reach N
222 // through X. If N is foled into into U, then X is both a predecessor and
223 // a successor of U.
224 //
225 // [ N ]
226 // ^ ^
227 // | |
228 // / \---
229 // / [X]
230 // | ^
231 // [U]--------|
Evan Cheng5fa5de82006-07-27 22:10:00 +0000232 DeterminReachibility(U, N);
Evan Chenga8df1b42006-07-27 16:44:36 +0000233 assert(isReachable(U, N) && "Attempting to fold a non-operand node?");
234 for (SDNode::op_iterator I = U->op_begin(), E = U->op_end(); I != E; ++I) {
235 SDNode *P = I->Val;
236 if (P != N && isReachable(P, N))
237 return false;
238 }
239 return true;
240}
241
242/// DetermineTopologicalOrdering - Determine topological ordering of the nodes
243/// in the DAG.
244void X86DAGToDAGISel::DetermineTopologicalOrdering() {
245 DAGSize = CurDAG->AssignNodeIds();
Evan Cheng5fa5de82006-07-27 22:10:00 +0000246 TopOrder = new SDNode*[DAGSize];
247 IdToOrder = new unsigned[DAGSize];
248 memset(IdToOrder, 0, DAGSize * sizeof(unsigned));
249 RMRange = new unsigned[DAGSize];
250 memset(RMRange, 0, DAGSize * sizeof(unsigned));
Evan Chenga8df1b42006-07-27 16:44:36 +0000251
252 std::vector<unsigned> InDegree(DAGSize);
253 std::list<SDNode*> Sources;
254 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
255 E = CurDAG->allnodes_end(); I != E; ++I) {
256 SDNode *N = I;
257 unsigned Degree = N->use_size();
258 InDegree[N->getNodeId()] = Degree;
259 if (Degree == 0)
260 Sources.push_back(I);
261 }
262
263 unsigned Order = 0;
264 while (!Sources.empty()) {
265 SDNode *N = Sources.front();
266 Sources.pop_front();
267 TopOrder[Order] = N;
Evan Cheng5fa5de82006-07-27 22:10:00 +0000268 IdToOrder[N->getNodeId()] = Order;
Evan Chenga8df1b42006-07-27 16:44:36 +0000269 Order++;
270 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I) {
271 SDNode *P = I->Val;
272 int PId = P->getNodeId();
273 unsigned Degree = InDegree[PId] - 1;
274 if (Degree == 0)
275 Sources.push_back(P);
276 InDegree[PId] = Degree;
277 }
278 }
279}
280
Evan Cheng5fa5de82006-07-27 22:10:00 +0000281void X86DAGToDAGISel::DeterminReachibility(SDNode *f, SDNode *t) {
282 if (!ReachibilityMatrix) {
283 DetermineTopologicalOrdering();
Evan Chengb3c33462006-07-27 22:35:40 +0000284 unsigned RMSize = DAGSize * DAGSize / 8;
285 if ((DAGSize * DAGSize) % 8)
286 RMSize++;
287 ReachibilityMatrix = new unsigned char[RMSize];
288 memset(ReachibilityMatrix, 0, RMSize);
Evan Cheng5fa5de82006-07-27 22:10:00 +0000289 }
Evan Chenga8df1b42006-07-27 16:44:36 +0000290
Evan Cheng5fa5de82006-07-27 22:10:00 +0000291 int Idf = f->getNodeId();
292 int Idt = t->getNodeId();
293 unsigned Orderf = IdToOrder[Idf];
294 unsigned Ordert = IdToOrder[Idt];
295 unsigned Range = RMRange[Idf];
296 if (Range >= Ordert)
297 return;
298 if (Range < Orderf)
299 Range = Orderf;
300
301 for (unsigned i = Range; i < Ordert; ++i) {
Evan Chenga8df1b42006-07-27 16:44:36 +0000302 SDNode *N = TopOrder[i];
303 setReachable(N, N);
304 // If N is a leaf node, there is nothing more to do.
305 if (N->getNumOperands() == 0)
306 continue;
307
Evan Cheng5fa5de82006-07-27 22:10:00 +0000308 for (unsigned i2 = Orderf; ; ++i2) {
Evan Chenga8df1b42006-07-27 16:44:36 +0000309 SDNode *M = TopOrder[i2];
310 if (isReachable(M, N)) {
311 // Update reachibility from M to N's operands.
312 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E;++I)
313 setReachable(M, I->Val);
314 }
315 if (M == N) break;
316 }
317 }
Evan Cheng5fa5de82006-07-27 22:10:00 +0000318
319 RMRange[Idf] = Ordert;
Evan Chenga8df1b42006-07-27 16:44:36 +0000320}
321
Chris Lattnerc961eea2005-11-16 01:54:32 +0000322/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
323/// when it has created a SelectionDAG for us to codegen.
324void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
325 DEBUG(BB->dump());
Chris Lattner92cb0af2006-01-11 01:15:34 +0000326 MachineFunction::iterator FirstMBB = BB;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000327
328 // Codegen the basic block.
Evan Chengf597dc72006-02-10 22:24:32 +0000329#ifndef NDEBUG
330 DEBUG(std::cerr << "===== Instruction selection begins:\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000331 Indent = 0;
Evan Chengf597dc72006-02-10 22:24:32 +0000332#endif
Evan Chengba2f0a92006-02-05 06:46:41 +0000333 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Cheng6a3d5a62006-05-25 00:24:28 +0000334 assert(InFlightSet.empty() && "ISel InFlightSet has not been emptied!");
Evan Chengf597dc72006-02-10 22:24:32 +0000335#ifndef NDEBUG
336 DEBUG(std::cerr << "===== Instruction selection ends:\n");
337#endif
Evan Chenga8df1b42006-07-27 16:44:36 +0000338 if (ReachibilityMatrix) {
339 delete[] ReachibilityMatrix;
Evan Cheng5fa5de82006-07-27 22:10:00 +0000340 delete[] TopOrder;
341 delete[] IdToOrder;
342 delete[] RMRange;
Evan Chenga8df1b42006-07-27 16:44:36 +0000343 ReachibilityMatrix = NULL;
Evan Cheng5fa5de82006-07-27 22:10:00 +0000344 TopOrder = NULL;
345 IdToOrder = RMRange = NULL;
Evan Chenga8df1b42006-07-27 16:44:36 +0000346 }
Evan Chengfcaa9952005-12-19 22:36:02 +0000347 CodeGenMap.clear();
Evan Chengafe358e2006-05-24 20:46:25 +0000348 HandleMap.clear();
349 ReplaceMap.clear();
Chris Lattnerc961eea2005-11-16 01:54:32 +0000350 DAG.RemoveDeadNodes();
351
352 // Emit machine code to BB.
353 ScheduleAndEmitDAG(DAG);
Chris Lattner92cb0af2006-01-11 01:15:34 +0000354
355 // If we are emitting FP stack code, scan the basic block to determine if this
356 // block defines any FP values. If so, put an FP_REG_KILL instruction before
357 // the terminator of the block.
Evan Cheng559806f2006-01-27 08:10:46 +0000358 if (!Subtarget->hasSSE2()) {
Chris Lattner92cb0af2006-01-11 01:15:34 +0000359 // Note that FP stack instructions *are* used in SSE code when returning
360 // values, but these are not live out of the basic block, so we don't need
361 // an FP_REG_KILL in this case either.
362 bool ContainsFPCode = false;
363
364 // Scan all of the machine instructions in these MBBs, checking for FP
365 // stores.
366 MachineFunction::iterator MBBI = FirstMBB;
367 do {
368 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
369 !ContainsFPCode && I != E; ++I) {
370 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
371 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
372 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
373 RegMap->getRegClass(I->getOperand(0).getReg()) ==
374 X86::RFPRegisterClass) {
375 ContainsFPCode = true;
376 break;
377 }
378 }
379 }
380 } while (!ContainsFPCode && &*(MBBI++) != BB);
381
382 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
383 // a copy of the input value in this block.
384 if (!ContainsFPCode) {
385 // Final check, check LLVM BB's that are successors to the LLVM BB
386 // corresponding to BB for FP PHI nodes.
387 const BasicBlock *LLVMBB = BB->getBasicBlock();
388 const PHINode *PN;
389 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
390 !ContainsFPCode && SI != E; ++SI) {
391 for (BasicBlock::const_iterator II = SI->begin();
392 (PN = dyn_cast<PHINode>(II)); ++II) {
393 if (PN->getType()->isFloatingPoint()) {
394 ContainsFPCode = true;
395 break;
396 }
397 }
398 }
399 }
400
401 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
402 if (ContainsFPCode) {
403 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
404 ++NumFPKill;
405 }
406 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000407}
408
Evan Cheng8700e142006-01-11 06:09:51 +0000409/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
410/// the main function.
Evan Cheng3649b0e2006-06-02 22:38:37 +0000411void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
412 MachineFrameInfo *MFI) {
413 if (Subtarget->TargetType == X86Subtarget::isCygwin)
414 BuildMI(BB, X86::CALLpcrel32, 1).addExternalSymbol("__main");
415
Evan Cheng8700e142006-01-11 06:09:51 +0000416 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
417 int CWFrameIdx = MFI->CreateStackObject(2, 2);
418 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
419
420 // Set the high part to be 64-bit precision.
421 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
422 CWFrameIdx, 1).addImm(2);
423
424 // Reload the modified control word now.
425 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
426}
427
428void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
429 // If this is main, emit special code for main.
430 MachineBasicBlock *BB = MF.begin();
431 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
432 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
433}
434
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000435/// MatchAddress - Add the specified node to the specified addressing mode,
436/// returning true if it cannot be done. This just pattern matches for the
437/// addressing mode
Evan Cheng2486af12006-02-11 02:05:36 +0000438bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
439 bool isRoot) {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000440 bool Available = false;
441 // If N has already been selected, reuse the result unless in some very
442 // specific cases.
Evan Cheng2486af12006-02-11 02:05:36 +0000443 std::map<SDOperand, SDOperand>::iterator CGMI= CodeGenMap.find(N.getValue(0));
444 if (CGMI != CodeGenMap.end()) {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000445 Available = true;
Evan Cheng2486af12006-02-11 02:05:36 +0000446 }
447
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000448 switch (N.getOpcode()) {
449 default: break;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000450 case ISD::Constant:
451 AM.Disp += cast<ConstantSDNode>(N)->getValue();
452 return false;
453
454 case X86ISD::Wrapper:
455 // If both base and index components have been picked, we can't fit
456 // the result available in the register in the addressing mode. Duplicate
457 // GlobalAddress or ConstantPool as displacement.
458 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
459 if (ConstantPoolSDNode *CP =
460 dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) {
461 if (AM.CP == 0) {
462 AM.CP = CP->get();
463 AM.Align = CP->getAlignment();
464 AM.Disp += CP->getOffset();
465 return false;
466 }
467 } else if (GlobalAddressSDNode *G =
468 dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) {
469 if (AM.GV == 0) {
470 AM.GV = G->getGlobal();
471 AM.Disp += G->getOffset();
472 return false;
473 }
474 }
475 }
476 break;
477
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000478 case ISD::FrameIndex:
479 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
480 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
481 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
482 return false;
483 }
484 break;
Evan Chengec693f72005-12-08 02:01:35 +0000485
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000486 case ISD::SHL:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000487 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000488 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
489 unsigned Val = CN->getValue();
490 if (Val == 1 || Val == 2 || Val == 3) {
491 AM.Scale = 1 << Val;
492 SDOperand ShVal = N.Val->getOperand(0);
493
494 // Okay, we know that we have a scale by now. However, if the scaled
495 // value is an add of something and a constant, we can fold the
496 // constant into the disp field here.
497 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
498 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
499 AM.IndexReg = ShVal.Val->getOperand(0);
500 ConstantSDNode *AddVal =
501 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
502 AM.Disp += AddVal->getValue() << Val;
503 } else {
504 AM.IndexReg = ShVal;
505 }
506 return false;
507 }
508 }
509 break;
Evan Chengec693f72005-12-08 02:01:35 +0000510
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000511 case ISD::MUL:
512 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng51a9ed92006-02-25 10:09:08 +0000513 if (!Available &&
514 AM.BaseType == X86ISelAddressMode::RegBase &&
515 AM.Base.Reg.Val == 0 &&
516 AM.IndexReg.Val == 0)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000517 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
518 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
519 AM.Scale = unsigned(CN->getValue())-1;
520
521 SDOperand MulVal = N.Val->getOperand(0);
522 SDOperand Reg;
523
524 // Okay, we know that we have a scale by now. However, if the scaled
525 // value is an add of something and a constant, we can fold the
526 // constant into the disp field here.
527 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
528 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
529 Reg = MulVal.Val->getOperand(0);
530 ConstantSDNode *AddVal =
531 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
532 AM.Disp += AddVal->getValue() * CN->getValue();
533 } else {
534 Reg = N.Val->getOperand(0);
535 }
536
537 AM.IndexReg = AM.Base.Reg = Reg;
538 return false;
539 }
540 break;
541
542 case ISD::ADD: {
Evan Cheng51a9ed92006-02-25 10:09:08 +0000543 if (!Available) {
Evan Cheng2486af12006-02-11 02:05:36 +0000544 X86ISelAddressMode Backup = AM;
545 if (!MatchAddress(N.Val->getOperand(0), AM, false) &&
546 !MatchAddress(N.Val->getOperand(1), AM, false))
547 return false;
548 AM = Backup;
549 if (!MatchAddress(N.Val->getOperand(1), AM, false) &&
550 !MatchAddress(N.Val->getOperand(0), AM, false))
551 return false;
552 AM = Backup;
553 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000554 break;
555 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000556
557 case ISD::OR: {
558 if (!Available) {
559 X86ISelAddressMode Backup = AM;
560 // Look for (x << c1) | c2 where (c2 < c1)
561 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(0));
562 if (CN && !MatchAddress(N.Val->getOperand(1), AM, false)) {
563 if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) {
564 AM.Disp = CN->getValue();
565 return false;
566 }
567 }
568 AM = Backup;
569 CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1));
570 if (CN && !MatchAddress(N.Val->getOperand(0), AM, false)) {
571 if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) {
572 AM.Disp = CN->getValue();
573 return false;
574 }
575 }
576 AM = Backup;
577 }
578 break;
579 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000580 }
581
582 // Is the base register already occupied?
583 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
584 // If so, check to see if the scale index register is set.
585 if (AM.IndexReg.Val == 0) {
586 AM.IndexReg = N;
587 AM.Scale = 1;
588 return false;
589 }
590
591 // Otherwise, we cannot select it.
592 return true;
593 }
594
595 // Default, generate it as a register.
596 AM.BaseType = X86ISelAddressMode::RegBase;
597 AM.Base.Reg = N;
598 return false;
599}
600
Evan Chengec693f72005-12-08 02:01:35 +0000601/// SelectAddr - returns true if it is able pattern match an addressing mode.
602/// It returns the operands which make up the maximal addressing mode it can
603/// match by reference.
604bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
605 SDOperand &Index, SDOperand &Disp) {
606 X86ISelAddressMode AM;
Evan Cheng8700e142006-01-11 06:09:51 +0000607 if (MatchAddress(N, AM))
608 return false;
Evan Chengec693f72005-12-08 02:01:35 +0000609
Evan Cheng8700e142006-01-11 06:09:51 +0000610 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Cheng7dd281b2006-02-05 05:25:07 +0000611 if (!AM.Base.Reg.Val)
Evan Cheng8700e142006-01-11 06:09:51 +0000612 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
Evan Chengec693f72005-12-08 02:01:35 +0000613 }
Evan Cheng8700e142006-01-11 06:09:51 +0000614
Evan Cheng7dd281b2006-02-05 05:25:07 +0000615 if (!AM.IndexReg.Val)
Evan Cheng8700e142006-01-11 06:09:51 +0000616 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
617
618 getAddressOperands(AM, Base, Scale, Index, Disp);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000619
Evan Cheng8700e142006-01-11 06:09:51 +0000620 return true;
Evan Chengec693f72005-12-08 02:01:35 +0000621}
622
Evan Cheng51a9ed92006-02-25 10:09:08 +0000623/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
624/// mode it matches can be cost effectively emitted as an LEA instruction.
Evan Cheng51a9ed92006-02-25 10:09:08 +0000625bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base,
626 SDOperand &Scale,
627 SDOperand &Index, SDOperand &Disp) {
628 X86ISelAddressMode AM;
629 if (MatchAddress(N, AM))
630 return false;
631
632 unsigned Complexity = 0;
633 if (AM.BaseType == X86ISelAddressMode::RegBase)
634 if (AM.Base.Reg.Val)
635 Complexity = 1;
636 else
637 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
638 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
639 Complexity = 4;
640
641 if (AM.IndexReg.Val)
642 Complexity++;
643 else
644 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
645
Evan Cheng8c03fe42006-02-28 21:13:57 +0000646 if (AM.Scale > 2)
Evan Cheng51a9ed92006-02-25 10:09:08 +0000647 Complexity += 2;
Evan Cheng8c03fe42006-02-28 21:13:57 +0000648 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg
649 else if (AM.Scale > 1)
650 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000651
652 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
653 // to a LEA. This is determined with some expermentation but is by no means
654 // optimal (especially for code size consideration). LEA is nice because of
655 // its three-address nature. Tweak the cost function again when we can run
656 // convertToThreeAddress() at register allocation time.
657 if (AM.GV || AM.CP)
658 Complexity += 2;
659
660 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
661 Complexity++;
662
663 if (Complexity > 2) {
664 getAddressOperands(AM, Base, Scale, Index, Disp);
665 return true;
666 }
667
668 return false;
669}
670
Evan Cheng5e351682006-02-06 06:02:33 +0000671bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
672 SDOperand &Base, SDOperand &Scale,
673 SDOperand &Index, SDOperand &Disp) {
674 if (N.getOpcode() == ISD::LOAD &&
675 N.hasOneUse() &&
676 !CodeGenMap.count(N.getValue(0)) &&
Evan Cheng8cbc93a2006-07-27 21:19:10 +0000677 !IsFoldableBy(N.Val, P.Val))
Evan Cheng0114e942006-01-06 20:36:21 +0000678 return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp);
679 return false;
680}
681
682static bool isRegister0(SDOperand Op) {
Evan Chengec693f72005-12-08 02:01:35 +0000683 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op))
684 return (R->getReg() == 0);
685 return false;
686}
687
Evan Cheng7ccced62006-02-18 00:15:05 +0000688/// getGlobalBaseReg - Output the instructions required to put the
689/// base address to use for accessing globals into a register.
690///
691SDOperand X86DAGToDAGISel::getGlobalBaseReg() {
692 if (!GlobalBaseReg) {
693 // Insert the set of GlobalBaseReg into the first MBB of the function
694 MachineBasicBlock &FirstMBB = BB->getParent()->front();
695 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
696 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
697 // FIXME: when we get to LP64, we will need to create the appropriate
698 // type of register here.
Evan Cheng069287d2006-05-16 07:21:53 +0000699 GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass);
Evan Cheng7ccced62006-02-18 00:15:05 +0000700 BuildMI(FirstMBB, MBBI, X86::MovePCtoStack, 0);
701 BuildMI(FirstMBB, MBBI, X86::POP32r, 1, GlobalBaseReg);
702 }
703 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
704}
705
Evan Chengb245d922006-05-20 01:36:52 +0000706static SDNode *FindCallStartFromCall(SDNode *Node) {
707 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
708 assert(Node->getOperand(0).getValueType() == MVT::Other &&
709 "Node doesn't have a token chain argument!");
710 return FindCallStartFromCall(Node->getOperand(0).Val);
711}
712
Evan Cheng34167212006-02-09 00:37:58 +0000713void X86DAGToDAGISel::Select(SDOperand &Result, SDOperand N) {
Evan Chengdef941b2005-12-15 01:02:48 +0000714 SDNode *Node = N.Val;
715 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +0000716 unsigned Opc, MOpc;
717 unsigned Opcode = Node->getOpcode();
Chris Lattnerc961eea2005-11-16 01:54:32 +0000718
Evan Chengf597dc72006-02-10 22:24:32 +0000719#ifndef NDEBUG
Evan Cheng23addc02006-02-10 22:46:26 +0000720 DEBUG(std::cerr << std::string(Indent, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000721 DEBUG(std::cerr << "Selecting: ");
722 DEBUG(Node->dump(CurDAG));
723 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000724 Indent += 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000725#endif
726
Evan Cheng34167212006-02-09 00:37:58 +0000727 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
728 Result = N;
Evan Chengf597dc72006-02-10 22:24:32 +0000729#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000730 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000731 DEBUG(std::cerr << "== ");
732 DEBUG(Node->dump(CurDAG));
733 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000734 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000735#endif
Evan Cheng34167212006-02-09 00:37:58 +0000736 return; // Already selected.
737 }
Evan Cheng38262ca2006-01-11 22:15:18 +0000738
739 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(N);
Evan Cheng34167212006-02-09 00:37:58 +0000740 if (CGMI != CodeGenMap.end()) {
741 Result = CGMI->second;
Evan Chengf597dc72006-02-10 22:24:32 +0000742#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000743 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000744 DEBUG(std::cerr << "== ");
745 DEBUG(Result.Val->dump(CurDAG));
746 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000747 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000748#endif
Evan Cheng34167212006-02-09 00:37:58 +0000749 return;
750 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000751
Evan Cheng0114e942006-01-06 20:36:21 +0000752 switch (Opcode) {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000753 default: break;
Evan Cheng020d2e82006-02-23 20:41:18 +0000754 case X86ISD::GlobalBaseReg:
755 Result = getGlobalBaseReg();
756 return;
757
Evan Cheng51a9ed92006-02-25 10:09:08 +0000758 case ISD::ADD: {
759 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
760 // code and is matched first so to prevent it from being turned into
761 // LEA32r X+c.
762 SDOperand N0 = N.getOperand(0);
763 SDOperand N1 = N.getOperand(1);
764 if (N.Val->getValueType(0) == MVT::i32 &&
765 N0.getOpcode() == X86ISD::Wrapper &&
766 N1.getOpcode() == ISD::Constant) {
767 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
768 SDOperand C(0, 0);
769 // TODO: handle ExternalSymbolSDNode.
770 if (GlobalAddressSDNode *G =
771 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
772 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), MVT::i32,
773 G->getOffset() + Offset);
774 } else if (ConstantPoolSDNode *CP =
775 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
776 C = CurDAG->getTargetConstantPool(CP->get(), MVT::i32,
777 CP->getAlignment(),
778 CP->getOffset()+Offset);
779 }
780
781 if (C.Val) {
782 if (N.Val->hasOneUse()) {
783 Result = CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, MVT::i32, C);
784 } else {
785 SDNode *ResNode = CurDAG->getTargetNode(X86::MOV32ri, MVT::i32, C);
786 Result = CodeGenMap[N] = SDOperand(ResNode, 0);
787 }
788 return;
789 }
790 }
791
792 // Other cases are handled by auto-generated code.
793 break;
Evan Chenga0ea0532006-02-23 02:43:52 +0000794 }
Evan Cheng020d2e82006-02-23 20:41:18 +0000795
Evan Cheng0114e942006-01-06 20:36:21 +0000796 case ISD::MULHU:
797 case ISD::MULHS: {
798 if (Opcode == ISD::MULHU)
799 switch (NVT) {
800 default: assert(0 && "Unsupported VT!");
801 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
802 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
803 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
804 }
805 else
806 switch (NVT) {
807 default: assert(0 && "Unsupported VT!");
808 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
809 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
810 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
811 }
812
813 unsigned LoReg, HiReg;
814 switch (NVT) {
815 default: assert(0 && "Unsupported VT!");
816 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
817 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
818 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
819 }
820
821 SDOperand N0 = Node->getOperand(0);
822 SDOperand N1 = Node->getOperand(1);
823
824 bool foldedLoad = false;
825 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng5e351682006-02-06 06:02:33 +0000826 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +0000827 // MULHU and MULHS are commmutative
828 if (!foldedLoad) {
Evan Cheng5e351682006-02-06 06:02:33 +0000829 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +0000830 if (foldedLoad) {
831 N0 = Node->getOperand(1);
832 N1 = Node->getOperand(0);
833 }
834 }
835
Evan Cheng34167212006-02-09 00:37:58 +0000836 SDOperand Chain;
837 if (foldedLoad)
838 Select(Chain, N1.getOperand(0));
839 else
840 Chain = CurDAG->getEntryNode();
Evan Cheng0114e942006-01-06 20:36:21 +0000841
Evan Cheng34167212006-02-09 00:37:58 +0000842 SDOperand InFlag(0, 0);
843 Select(N0, N0);
Evan Cheng0114e942006-01-06 20:36:21 +0000844 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +0000845 N0, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +0000846 InFlag = Chain.getValue(1);
847
848 if (foldedLoad) {
Evan Cheng34167212006-02-09 00:37:58 +0000849 Select(Tmp0, Tmp0);
850 Select(Tmp1, Tmp1);
851 Select(Tmp2, Tmp2);
852 Select(Tmp3, Tmp3);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000853 SDNode *CNode =
854 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
855 Tmp2, Tmp3, Chain, InFlag);
856 Chain = SDOperand(CNode, 0);
857 InFlag = SDOperand(CNode, 1);
Evan Cheng0114e942006-01-06 20:36:21 +0000858 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000859 Select(N1, N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000860 InFlag =
861 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng0114e942006-01-06 20:36:21 +0000862 }
863
Evan Cheng34167212006-02-09 00:37:58 +0000864 Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +0000865 CodeGenMap[N.getValue(0)] = Result;
Evan Cheng5e351682006-02-06 06:02:33 +0000866 if (foldedLoad) {
Evan Cheng948f3432006-01-06 23:19:29 +0000867 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng7d82d602006-02-09 22:12:53 +0000868 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Cheng5e351682006-02-06 06:02:33 +0000869 }
Evan Cheng34167212006-02-09 00:37:58 +0000870
Evan Chengf597dc72006-02-10 22:24:32 +0000871#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000872 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000873 DEBUG(std::cerr << "== ");
874 DEBUG(Result.Val->dump(CurDAG));
875 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000876 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000877#endif
Evan Cheng34167212006-02-09 00:37:58 +0000878 return;
Evan Cheng948f3432006-01-06 23:19:29 +0000879 }
Evan Cheng7ccced62006-02-18 00:15:05 +0000880
Evan Cheng948f3432006-01-06 23:19:29 +0000881 case ISD::SDIV:
882 case ISD::UDIV:
883 case ISD::SREM:
884 case ISD::UREM: {
885 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
886 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
887 if (!isSigned)
888 switch (NVT) {
889 default: assert(0 && "Unsupported VT!");
890 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
891 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
892 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
893 }
894 else
895 switch (NVT) {
896 default: assert(0 && "Unsupported VT!");
897 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
898 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
899 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
900 }
901
902 unsigned LoReg, HiReg;
903 unsigned ClrOpcode, SExtOpcode;
904 switch (NVT) {
905 default: assert(0 && "Unsupported VT!");
906 case MVT::i8:
907 LoReg = X86::AL; HiReg = X86::AH;
Evan Chengaede9b92006-06-02 21:20:34 +0000908 ClrOpcode = X86::MOV8r0;
Evan Cheng948f3432006-01-06 23:19:29 +0000909 SExtOpcode = X86::CBW;
910 break;
911 case MVT::i16:
912 LoReg = X86::AX; HiReg = X86::DX;
Evan Chengaede9b92006-06-02 21:20:34 +0000913 ClrOpcode = X86::MOV16r0;
Evan Cheng948f3432006-01-06 23:19:29 +0000914 SExtOpcode = X86::CWD;
915 break;
916 case MVT::i32:
917 LoReg = X86::EAX; HiReg = X86::EDX;
Evan Chengaede9b92006-06-02 21:20:34 +0000918 ClrOpcode = X86::MOV32r0;
Evan Cheng948f3432006-01-06 23:19:29 +0000919 SExtOpcode = X86::CDQ;
920 break;
921 }
922
923 SDOperand N0 = Node->getOperand(0);
924 SDOperand N1 = Node->getOperand(1);
925
926 bool foldedLoad = false;
927 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng5e351682006-02-06 06:02:33 +0000928 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng34167212006-02-09 00:37:58 +0000929 SDOperand Chain;
930 if (foldedLoad)
931 Select(Chain, N1.getOperand(0));
932 else
933 Chain = CurDAG->getEntryNode();
Evan Cheng948f3432006-01-06 23:19:29 +0000934
Evan Cheng34167212006-02-09 00:37:58 +0000935 SDOperand InFlag(0, 0);
936 Select(N0, N0);
Evan Cheng948f3432006-01-06 23:19:29 +0000937 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +0000938 N0, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +0000939 InFlag = Chain.getValue(1);
940
941 if (isSigned) {
942 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000943 InFlag =
944 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000945 } else {
946 // Zero out the high part, effectively zero extending the input.
Evan Chengaede9b92006-06-02 21:20:34 +0000947 SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000948 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT),
949 ClrNode, InFlag);
950 InFlag = Chain.getValue(1);
951 }
952
953 if (foldedLoad) {
Evan Cheng34167212006-02-09 00:37:58 +0000954 Select(Tmp0, Tmp0);
955 Select(Tmp1, Tmp1);
956 Select(Tmp2, Tmp2);
957 Select(Tmp3, Tmp3);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000958 SDNode *CNode =
959 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
960 Tmp2, Tmp3, Chain, InFlag);
961 Chain = SDOperand(CNode, 0);
962 InFlag = SDOperand(CNode, 1);
Evan Cheng948f3432006-01-06 23:19:29 +0000963 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000964 Select(N1, N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000965 InFlag =
966 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +0000967 }
968
Evan Cheng34167212006-02-09 00:37:58 +0000969 Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg,
970 NVT, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +0000971 CodeGenMap[N.getValue(0)] = Result;
Evan Cheng5e351682006-02-06 06:02:33 +0000972 if (foldedLoad) {
Evan Cheng948f3432006-01-06 23:19:29 +0000973 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng7d82d602006-02-09 22:12:53 +0000974 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Cheng5e351682006-02-06 06:02:33 +0000975 }
Evan Chengf597dc72006-02-10 22:24:32 +0000976
977#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +0000978 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +0000979 DEBUG(std::cerr << "== ");
980 DEBUG(Result.Val->dump(CurDAG));
981 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000982 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000983#endif
Evan Cheng34167212006-02-09 00:37:58 +0000984 return;
Evan Cheng0114e942006-01-06 20:36:21 +0000985 }
Evan Cheng403be7e2006-05-08 08:01:26 +0000986
987 case ISD::TRUNCATE: {
988 if (NVT == MVT::i8) {
989 unsigned Opc2;
990 MVT::ValueType VT;
991 switch (Node->getOperand(0).getValueType()) {
992 default: assert(0 && "Unknown truncate!");
993 case MVT::i16:
994 Opc = X86::MOV16to16_;
995 VT = MVT::i16;
Evan Cheng069287d2006-05-16 07:21:53 +0000996 Opc2 = X86::TRUNC_GR16_GR8;
Evan Cheng403be7e2006-05-08 08:01:26 +0000997 break;
998 case MVT::i32:
999 Opc = X86::MOV32to32_;
1000 VT = MVT::i32;
Evan Cheng069287d2006-05-16 07:21:53 +00001001 Opc2 = X86::TRUNC_GR32_GR8;
Evan Cheng403be7e2006-05-08 08:01:26 +00001002 break;
1003 }
1004
1005 SDOperand Tmp0, Tmp1;
1006 Select(Tmp0, Node->getOperand(0));
1007 Tmp1 = SDOperand(CurDAG->getTargetNode(Opc, VT, Tmp0), 0);
1008 Result = CodeGenMap[N] =
1009 SDOperand(CurDAG->getTargetNode(Opc2, NVT, Tmp1), 0);
1010
1011#ifndef NDEBUG
1012 DEBUG(std::cerr << std::string(Indent-2, ' '));
1013 DEBUG(std::cerr << "== ");
1014 DEBUG(Result.Val->dump(CurDAG));
1015 DEBUG(std::cerr << "\n");
1016 Indent -= 2;
1017#endif
1018 return;
1019 }
Evan Cheng6b2e2542006-05-20 07:44:28 +00001020
1021 break;
Evan Cheng403be7e2006-05-08 08:01:26 +00001022 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001023 }
1024
Evan Cheng34167212006-02-09 00:37:58 +00001025 SelectCode(Result, N);
Evan Chengf597dc72006-02-10 22:24:32 +00001026#ifndef NDEBUG
Evan Cheng2486af12006-02-11 02:05:36 +00001027 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengf597dc72006-02-10 22:24:32 +00001028 DEBUG(std::cerr << "=> ");
1029 DEBUG(Result.Val->dump(CurDAG));
1030 DEBUG(std::cerr << "\n");
Evan Cheng23addc02006-02-10 22:46:26 +00001031 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001032#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +00001033}
1034
Chris Lattnerc0bad572006-06-08 18:03:49 +00001035bool X86DAGToDAGISel::
1036SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode,
1037 std::vector<SDOperand> &OutOps, SelectionDAG &DAG){
1038 SDOperand Op0, Op1, Op2, Op3;
1039 switch (ConstraintCode) {
1040 case 'o': // offsetable ??
1041 case 'v': // not offsetable ??
1042 default: return true;
1043 case 'm': // memory
1044 if (!SelectAddr(Op, Op0, Op1, Op2, Op3))
1045 return true;
1046 break;
1047 }
1048
1049 OutOps.resize(4);
1050 Select(OutOps[0], Op0);
1051 Select(OutOps[1], Op1);
1052 Select(OutOps[2], Op2);
1053 Select(OutOps[3], Op3);
1054 return false;
1055}
1056
Chris Lattnerc961eea2005-11-16 01:54:32 +00001057/// createX86ISelDag - This pass converts a legalized DAG into a
1058/// X86-specific DAG, ready for instruction scheduling.
1059///
Evan Chengc4c62572006-03-13 23:20:37 +00001060FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM) {
Chris Lattnerc961eea2005-11-16 01:54:32 +00001061 return new X86DAGToDAGISel(TM);
1062}