blob: 071b39954c0987bb78dc68478c77ad0f5363ddcc [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
19// A op= C
20//
21// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
27//
28//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
31#include "llvm/CodeGen/Passes.h"
32#include "llvm/Function.h"
33#include "llvm/CodeGen/LiveVariables.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000037#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000040#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/Support/Compiler.h"
Evan Cheng0c85fe62008-03-13 06:37:55 +000042#include "llvm/Support/Debug.h"
Evan Cheng990dd2b2008-06-18 07:49:14 +000043#include "llvm/ADT/BitVector.h"
44#include "llvm/ADT/DenseMap.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000045#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046#include "llvm/ADT/Statistic.h"
47#include "llvm/ADT/STLExtras.h"
48using namespace llvm;
49
50STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
51STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
52STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng0c85fe62008-03-13 06:37:55 +000053STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng990dd2b2008-06-18 07:49:14 +000054STATISTIC(NumReMats, "Number of instructions re-materialized");
Evan Cheng0c85fe62008-03-13 06:37:55 +000055
56namespace {
Bill Wendling06289272008-05-10 00:12:52 +000057 class VISIBILITY_HIDDEN TwoAddressInstructionPass
58 : public MachineFunctionPass {
Evan Cheng0c85fe62008-03-13 06:37:55 +000059 const TargetInstrInfo *TII;
60 const TargetRegisterInfo *TRI;
61 MachineRegisterInfo *MRI;
62 LiveVariables *LV;
63
Bill Wendling06289272008-05-10 00:12:52 +000064 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
65 unsigned Reg,
66 MachineBasicBlock::iterator OldPos);
Evan Cheng990dd2b2008-06-18 07:49:14 +000067
Evan Cheng990dd2b2008-06-18 07:49:14 +000068 bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC,
Evan Chengd2b9d302008-06-25 01:16:38 +000069 MachineInstr *MI, MachineInstr *DefMI,
70 MachineBasicBlock *MBB, unsigned Loc,
Evan Cheng990dd2b2008-06-18 07:49:14 +000071 DenseMap<MachineInstr*, unsigned> &DistanceMap);
Evan Chengb473d2e2009-01-23 23:27:33 +000072
73 bool CommuteInstruction(MachineBasicBlock::iterator &mi,
74 MachineFunction::iterator &mbbi,
75 unsigned RegC, unsigned Dist,
76 DenseMap<MachineInstr*, unsigned> &DistanceMap);
Evan Cheng0c85fe62008-03-13 06:37:55 +000077 public:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 static char ID; // Pass identification, replacement for typeid
Dan Gohman26f8c272008-09-04 17:05:41 +000079 TwoAddressInstructionPass() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
Bill Wendling06289272008-05-10 00:12:52 +000081 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Bill Wendling06289272008-05-10 00:12:52 +000082 AU.addPreserved<LiveVariables>();
83 AU.addPreservedID(MachineLoopInfoID);
84 AU.addPreservedID(MachineDominatorsID);
Owen Andersonbac9ae22008-10-07 20:22:28 +000085 if (StrongPHIElim)
86 AU.addPreservedID(StrongPHIEliminationID);
87 else
88 AU.addPreservedID(PHIEliminationID);
Bill Wendling06289272008-05-10 00:12:52 +000089 MachineFunctionPass::getAnalysisUsage(AU);
90 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
Bill Wendling06289272008-05-10 00:12:52 +000092 /// runOnMachineFunction - Pass entry point.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 bool runOnMachineFunction(MachineFunction&);
94 };
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095}
96
Dan Gohman089efff2008-05-13 00:00:25 +000097char TwoAddressInstructionPass::ID = 0;
98static RegisterPass<TwoAddressInstructionPass>
99X("twoaddressinstruction", "Two-Address instruction pass");
100
Dan Gohman66a636e2008-05-13 02:05:11 +0000101const PassInfo *const llvm::TwoAddressInstructionPassID = &X;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
Evan Cheng0c85fe62008-03-13 06:37:55 +0000103/// Sink3AddrInstruction - A two-address instruction has been converted to a
104/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling06289272008-05-10 00:12:52 +0000105/// past the instruction that would kill the above mentioned register to reduce
106/// register pressure.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000107bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
108 MachineInstr *MI, unsigned SavedReg,
109 MachineBasicBlock::iterator OldPos) {
110 // Check if it's safe to move this instruction.
111 bool SeenStore = true; // Be conservative.
112 if (!MI->isSafeToMove(TII, SeenStore))
113 return false;
114
115 unsigned DefReg = 0;
116 SmallSet<unsigned, 4> UseRegs;
Bill Wendling06289272008-05-10 00:12:52 +0000117
Evan Cheng0c85fe62008-03-13 06:37:55 +0000118 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
119 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000120 if (!MO.isReg())
Evan Cheng0c85fe62008-03-13 06:37:55 +0000121 continue;
122 unsigned MOReg = MO.getReg();
123 if (!MOReg)
124 continue;
125 if (MO.isUse() && MOReg != SavedReg)
126 UseRegs.insert(MO.getReg());
127 if (!MO.isDef())
128 continue;
129 if (MO.isImplicit())
130 // Don't try to move it if it implicitly defines a register.
131 return false;
132 if (DefReg)
133 // For now, don't move any instructions that define multiple registers.
134 return false;
135 DefReg = MO.getReg();
136 }
137
138 // Find the instruction that kills SavedReg.
139 MachineInstr *KillMI = NULL;
140 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SavedReg),
141 UE = MRI->use_end(); UI != UE; ++UI) {
142 MachineOperand &UseMO = UI.getOperand();
143 if (!UseMO.isKill())
144 continue;
145 KillMI = UseMO.getParent();
146 break;
147 }
Bill Wendling06289272008-05-10 00:12:52 +0000148
Evan Cheng0c85fe62008-03-13 06:37:55 +0000149 if (!KillMI || KillMI->getParent() != MBB)
150 return false;
151
Bill Wendling06289272008-05-10 00:12:52 +0000152 // If any of the definitions are used by another instruction between the
153 // position and the kill use, then it's not safe to sink it.
154 //
155 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng990dd2b2008-06-18 07:49:14 +0000156 // instruction is before or after another instruction. Then we can use
Bill Wendling06289272008-05-10 00:12:52 +0000157 // MachineRegisterInfo def / use instead.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000158 MachineOperand *KillMO = NULL;
159 MachineBasicBlock::iterator KillPos = KillMI;
160 ++KillPos;
Bill Wendling06289272008-05-10 00:12:52 +0000161
Evan Cheng990dd2b2008-06-18 07:49:14 +0000162 unsigned NumVisited = 0;
Evan Cheng0c85fe62008-03-13 06:37:55 +0000163 for (MachineBasicBlock::iterator I = next(OldPos); I != KillPos; ++I) {
164 MachineInstr *OtherMI = I;
Evan Cheng990dd2b2008-06-18 07:49:14 +0000165 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
166 return false;
167 ++NumVisited;
Evan Cheng0c85fe62008-03-13 06:37:55 +0000168 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
169 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000170 if (!MO.isReg())
Evan Cheng0c85fe62008-03-13 06:37:55 +0000171 continue;
172 unsigned MOReg = MO.getReg();
173 if (!MOReg)
174 continue;
175 if (DefReg == MOReg)
176 return false;
Bill Wendling06289272008-05-10 00:12:52 +0000177
Evan Cheng0c85fe62008-03-13 06:37:55 +0000178 if (MO.isKill()) {
179 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng990dd2b2008-06-18 07:49:14 +0000180 // Save the operand that kills the register. We want to unset the kill
181 // marker if we can sink MI past it.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000182 KillMO = &MO;
183 else if (UseRegs.count(MOReg))
184 // One of the uses is killed before the destination.
185 return false;
186 }
187 }
188 }
189
Evan Cheng0c85fe62008-03-13 06:37:55 +0000190 // Update kill and LV information.
191 KillMO->setIsKill(false);
192 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
193 KillMO->setIsKill(true);
Owen Andersonb9232172008-07-02 21:28:58 +0000194
Evan Chenge52c1912008-07-03 09:09:37 +0000195 if (LV)
196 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng0c85fe62008-03-13 06:37:55 +0000197
198 // Move instruction to its destination.
199 MBB->remove(MI);
200 MBB->insert(KillPos, MI);
201
202 ++Num3AddrSunk;
203 return true;
204}
205
Evan Cheng990dd2b2008-06-18 07:49:14 +0000206/// isTwoAddrUse - Return true if the specified MI is using the specified
207/// register as a two-address operand.
208static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) {
209 const TargetInstrDesc &TID = UseMI->getDesc();
210 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
211 MachineOperand &MO = UseMI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000212 if (MO.isReg() && MO.getReg() == Reg &&
Evan Cheng990dd2b2008-06-18 07:49:14 +0000213 (MO.isDef() || TID.getOperandConstraint(i, TOI::TIED_TO) != -1))
214 // Earlier use is a two-address one.
215 return true;
216 }
217 return false;
218}
219
220/// isProfitableToReMat - Return true if the heuristics determines it is likely
221/// to be profitable to re-materialize the definition of Reg rather than copy
222/// the register.
223bool
224TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg,
225 const TargetRegisterClass *RC,
Evan Chengd2b9d302008-06-25 01:16:38 +0000226 MachineInstr *MI, MachineInstr *DefMI,
227 MachineBasicBlock *MBB, unsigned Loc,
228 DenseMap<MachineInstr*, unsigned> &DistanceMap){
Evan Cheng990dd2b2008-06-18 07:49:14 +0000229 bool OtherUse = false;
230 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
231 UE = MRI->use_end(); UI != UE; ++UI) {
232 MachineOperand &UseMO = UI.getOperand();
233 if (!UseMO.isUse())
234 continue;
235 MachineInstr *UseMI = UseMO.getParent();
Evan Chengd2b9d302008-06-25 01:16:38 +0000236 MachineBasicBlock *UseMBB = UseMI->getParent();
237 if (UseMBB == MBB) {
238 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
239 if (DI != DistanceMap.end() && DI->second == Loc)
240 continue; // Current use.
241 OtherUse = true;
242 // There is at least one other use in the MBB that will clobber the
243 // register.
244 if (isTwoAddrUse(UseMI, Reg))
245 return true;
246 }
Evan Cheng990dd2b2008-06-18 07:49:14 +0000247 }
Evan Chengd2b9d302008-06-25 01:16:38 +0000248
249 // If other uses in MBB are not two-address uses, then don't remat.
250 if (OtherUse)
251 return false;
252
253 // No other uses in the same block, remat if it's defined in the same
254 // block so it does not unnecessarily extend the live range.
255 return MBB == DefMI->getParent();
Evan Cheng990dd2b2008-06-18 07:49:14 +0000256}
257
Evan Chengb473d2e2009-01-23 23:27:33 +0000258/// CommuteInstruction - Commute a two-address instruction and update the basic
259/// block, distance map, and live variables if needed. Return true if it is
260/// successful.
261bool
262TwoAddressInstructionPass::CommuteInstruction(MachineBasicBlock::iterator &mi,
263 MachineFunction::iterator &mbbi,
264 unsigned RegC, unsigned Dist,
265 DenseMap<MachineInstr*, unsigned> &DistanceMap) {
266 MachineInstr *MI = mi;
267 DOUT << "2addr: COMMUTING : " << *MI;
268 MachineInstr *NewMI = TII->commuteInstruction(MI);
269
270 if (NewMI == 0) {
271 DOUT << "2addr: COMMUTING FAILED!\n";
272 return false;
273 }
274
275 DOUT << "2addr: COMMUTED TO: " << *NewMI;
276 // If the instruction changed to commute it, update livevar.
277 if (NewMI != MI) {
278 if (LV)
279 // Update live variables
280 LV->replaceKillInstruction(RegC, MI, NewMI);
281
282 mbbi->insert(mi, NewMI); // Insert the new inst
283 mbbi->erase(mi); // Nuke the old inst.
284 mi = NewMI;
285 DistanceMap.insert(std::make_pair(NewMI, Dist));
286 }
287 return true;
288}
289
Bill Wendling06289272008-05-10 00:12:52 +0000290/// runOnMachineFunction - Reduce two-address instructions to two operands.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291///
292bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
293 DOUT << "Machine Function\n";
294 const TargetMachine &TM = MF.getTarget();
Evan Cheng0c85fe62008-03-13 06:37:55 +0000295 MRI = &MF.getRegInfo();
296 TII = TM.getInstrInfo();
297 TRI = TM.getRegisterInfo();
Owen Andersonb9232172008-07-02 21:28:58 +0000298 LV = getAnalysisToUpdate<LiveVariables>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
300 bool MadeChange = false;
301
302 DOUT << "********** REWRITING TWO-ADDR INSTRS **********\n";
303 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
304
Evan Cheng990dd2b2008-06-18 07:49:14 +0000305 // ReMatRegs - Keep track of the registers whose def's are remat'ed.
306 BitVector ReMatRegs;
307 ReMatRegs.resize(MRI->getLastVirtReg()+1);
308
309 // DistanceMap - Keep track the distance of a MI from the start of the
310 // current basic block.
311 DenseMap<MachineInstr*, unsigned> DistanceMap;
Bill Wendling3334b272008-05-26 05:18:34 +0000312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
314 mbbi != mbbe; ++mbbi) {
Evan Cheng990dd2b2008-06-18 07:49:14 +0000315 unsigned Dist = 0;
316 DistanceMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng478568d2008-03-27 01:27:25 +0000318 mi != me; ) {
319 MachineBasicBlock::iterator nmi = next(mi);
Chris Lattner5b930372008-01-07 07:27:27 +0000320 const TargetInstrDesc &TID = mi->getDesc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 bool FirstTied = true;
Bill Wendling06289272008-05-10 00:12:52 +0000322
Evan Cheng990dd2b2008-06-18 07:49:14 +0000323 DistanceMap.insert(std::make_pair(mi, ++Dist));
Chris Lattner5b930372008-01-07 07:27:27 +0000324 for (unsigned si = 1, e = TID.getNumOperands(); si < e; ++si) {
325 int ti = TID.getOperandConstraint(si, TOI::TIED_TO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 if (ti == -1)
327 continue;
328
329 if (FirstTied) {
330 ++NumTwoAddressInstrs;
331 DOUT << '\t'; DEBUG(mi->print(*cerr.stream(), &TM));
332 }
Bill Wendling06289272008-05-10 00:12:52 +0000333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 FirstTied = false;
335
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000336 assert(mi->getOperand(si).isReg() && mi->getOperand(si).getReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 mi->getOperand(si).isUse() && "two address instruction invalid");
338
Bill Wendling06289272008-05-10 00:12:52 +0000339 // If the two operands are the same we just remove the use
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 // and mark the def as def&use, otherwise we have to insert a copy.
341 if (mi->getOperand(ti).getReg() != mi->getOperand(si).getReg()) {
Bill Wendling06289272008-05-10 00:12:52 +0000342 // Rewrite:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 // a = b op c
344 // to:
345 // a = b
346 // a = a op c
347 unsigned regA = mi->getOperand(ti).getReg();
348 unsigned regB = mi->getOperand(si).getReg();
349
Dan Gohman1e57df32008-02-10 18:45:23 +0000350 assert(TargetRegisterInfo::isVirtualRegister(regA) &&
351 TargetRegisterInfo::isVirtualRegister(regB) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 "cannot update physical register live information");
353
354#ifndef NDEBUG
355 // First, verify that we don't have a use of a in the instruction (a =
356 // b + a for example) because our transformation will not work. This
357 // should never occur because we are in SSA form.
358 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
359 assert((int)i == ti ||
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000360 !mi->getOperand(i).isReg() ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 mi->getOperand(i).getReg() != regA);
362#endif
363
364 // If this instruction is not the killing user of B, see if we can
365 // rearrange the code to make it so. Making it the killing user will
366 // allow us to coalesce A and B together, eliminating the copy we are
367 // about to insert.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000368 if (!mi->killsRegister(regB)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 // If this instruction is commutative, check to see if C dies. If
370 // so, swap the B and C operands. This makes the live ranges of A
371 // and C joinable.
372 // FIXME: This code also works for A := B op C instructions.
Chris Lattner5b930372008-01-07 07:27:27 +0000373 if (TID.isCommutable() && mi->getNumOperands() >= 3) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000374 assert(mi->getOperand(3-si).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 "Not a proper commutative instruction!");
376 unsigned regC = mi->getOperand(3-si).getReg();
Evan Chengc7daf1f2008-03-05 00:59:57 +0000377 if (mi->killsRegister(regC)) {
Evan Chengb473d2e2009-01-23 23:27:33 +0000378 if (CommuteInstruction(mi, mbbi, regC, Dist, DistanceMap)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 ++NumCommuted;
380 regB = regC;
381 goto InstructionRearranged;
382 }
383 }
384 }
385
386 // If this instruction is potentially convertible to a true
387 // three-address instruction,
Chris Lattner5b930372008-01-07 07:27:27 +0000388 if (TID.isConvertibleTo3Addr()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 // FIXME: This assumes there are no more operands which are tied
390 // to another register.
391#ifndef NDEBUG
Bill Wendling06289272008-05-10 00:12:52 +0000392 for (unsigned i = si + 1, e = TID.getNumOperands(); i < e; ++i)
Chris Lattner5b930372008-01-07 07:27:27 +0000393 assert(TID.getOperandConstraint(i, TOI::TIED_TO) == -1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394#endif
395
Owen Andersonc6959722008-07-02 23:41:07 +0000396 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, LV);
Evan Cheng990dd2b2008-06-18 07:49:14 +0000397 if (NewMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 DOUT << "2addr: CONVERTING 2-ADDR: " << *mi;
Evan Cheng990dd2b2008-06-18 07:49:14 +0000399 DOUT << "2addr: TO 3-ADDR: " << *NewMI;
Evan Chengfdde77b2008-03-13 07:56:58 +0000400 bool Sunk = false;
Bill Wendling06289272008-05-10 00:12:52 +0000401
Evan Cheng990dd2b2008-06-18 07:49:14 +0000402 if (NewMI->findRegisterUseOperand(regB, false, TRI))
Evan Chengfdde77b2008-03-13 07:56:58 +0000403 // FIXME: Temporary workaround. If the new instruction doesn't
404 // uses regB, convertToThreeAddress must have created more
405 // then one instruction.
Evan Cheng990dd2b2008-06-18 07:49:14 +0000406 Sunk = Sink3AddrInstruction(mbbi, NewMI, regB, mi);
Bill Wendling06289272008-05-10 00:12:52 +0000407
408 mbbi->erase(mi); // Nuke the old inst.
409
Evan Cheng478568d2008-03-27 01:27:25 +0000410 if (!Sunk) {
Evan Cheng990dd2b2008-06-18 07:49:14 +0000411 DistanceMap.insert(std::make_pair(NewMI, Dist));
412 mi = NewMI;
Evan Cheng478568d2008-03-27 01:27:25 +0000413 nmi = next(mi);
414 }
Bill Wendling06289272008-05-10 00:12:52 +0000415
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 ++NumConvertedTo3Addr;
Bill Wendling06289272008-05-10 00:12:52 +0000417 break; // Done with this instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 }
Evan Cheng8ba2af52007-10-20 04:01:47 +0000419 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 }
421
422 InstructionRearranged:
Evan Cheng990dd2b2008-06-18 07:49:14 +0000423 const TargetRegisterClass* rc = MRI->getRegClass(regA);
424 MachineInstr *DefMI = MRI->getVRegDef(regB);
425 // If it's safe and profitable, remat the definition instead of
426 // copying it.
Evan Chengd2b9d302008-06-25 01:16:38 +0000427 if (DefMI &&
Evan Chenga02c6692008-08-27 20:58:54 +0000428 DefMI->getDesc().isAsCheapAsAMove() &&
Evan Cheng75e2cee2008-08-27 20:33:50 +0000429 DefMI->isSafeToReMat(TII, regB) &&
Evan Chengd2b9d302008-06-25 01:16:38 +0000430 isProfitableToReMat(regB, rc, mi, DefMI, mbbi, Dist,DistanceMap)){
Evan Cheng990dd2b2008-06-18 07:49:14 +0000431 DEBUG(cerr << "2addr: REMATTING : " << *DefMI << "\n");
432 TII->reMaterialize(*mbbi, mi, regA, DefMI);
433 ReMatRegs.set(regB);
434 ++NumReMats;
Bill Wendling3334b272008-05-26 05:18:34 +0000435 } else {
436 TII->copyRegToReg(*mbbi, mi, regA, regB, rc, rc);
437 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438
439 MachineBasicBlock::iterator prevMi = prior(mi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
Bill Wendling06289272008-05-10 00:12:52 +0000441 // Update live variables for regB.
Owen Andersonb9232172008-07-02 21:28:58 +0000442 if (LV) {
443 LiveVariables::VarInfo& varInfoB = LV->getVarInfo(regB);
Bill Wendling06289272008-05-10 00:12:52 +0000444
Owen Andersonb9232172008-07-02 21:28:58 +0000445 // regB is used in this BB.
446 varInfoB.UsedBlocks[mbbi->getNumber()] = true;
Bill Wendling06289272008-05-10 00:12:52 +0000447
Evan Chenge52c1912008-07-03 09:09:37 +0000448 if (LV->removeVirtualRegisterKilled(regB, mi))
Owen Andersonb9232172008-07-02 21:28:58 +0000449 LV->addVirtualRegisterKilled(regB, prevMi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450
Evan Chenge52c1912008-07-03 09:09:37 +0000451 if (LV->removeVirtualRegisterDead(regB, mi))
Owen Andersonb9232172008-07-02 21:28:58 +0000452 LV->addVirtualRegisterDead(regB, prevMi);
Owen Andersonb9232172008-07-02 21:28:58 +0000453 }
Dan Gohman4db58f92008-11-12 17:15:19 +0000454
455 DOUT << "\t\tprepend:\t"; DEBUG(prevMi->print(*cerr.stream(), &TM));
Owen Andersonb9232172008-07-02 21:28:58 +0000456
Bill Wendling06289272008-05-10 00:12:52 +0000457 // Replace all occurences of regB with regA.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000459 if (mi->getOperand(i).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 mi->getOperand(i).getReg() == regB)
461 mi->getOperand(i).setReg(regA);
462 }
463 }
464
465 assert(mi->getOperand(ti).isDef() && mi->getOperand(si).isUse());
466 mi->getOperand(ti).setReg(mi->getOperand(si).getReg());
467 MadeChange = true;
468
469 DOUT << "\t\trewrite to:\t"; DEBUG(mi->print(*cerr.stream(), &TM));
470 }
Bill Wendling06289272008-05-10 00:12:52 +0000471
Evan Cheng478568d2008-03-27 01:27:25 +0000472 mi = nmi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 }
474 }
475
Evan Chengd2b9d302008-06-25 01:16:38 +0000476 // Some remat'ed instructions are dead.
477 int VReg = ReMatRegs.find_first();
478 while (VReg != -1) {
479 if (MRI->use_empty(VReg)) {
480 MachineInstr *DefMI = MRI->getVRegDef(VReg);
481 DefMI->eraseFromParent();
Bill Wendlingc3852fc2008-05-26 05:49:49 +0000482 }
Evan Chengd2b9d302008-06-25 01:16:38 +0000483 VReg = ReMatRegs.find_next(VReg);
Bill Wendling3334b272008-05-26 05:18:34 +0000484 }
485
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 return MadeChange;
487}