blob: 05794e4ebddb19c78799d13177ff0bf588788a39 [file] [log] [blame]
Evan Chengf7d87ee2010-05-21 00:43:17 +00001; RUN: llc < %s -march=arm -mcpu=cortex-a8 | FileCheck %s
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +00002; RUN: llc < %s -march=arm -mcpu=cortex-a8 -regalloc=basic | FileCheck %s
Evan Cheng62061242010-05-17 19:51:20 +00003; Implementing vld / vst as REG_SEQUENCE eliminates the extra vmov's.
4
5%struct.int16x8_t = type { <8 x i16> }
6%struct.int32x4_t = type { <4 x i32> }
Evan Cheng53c779b2010-05-17 20:57:12 +00007%struct.__neon_int8x8x2_t = type { <8 x i8>, <8 x i8> }
Evan Cheng62061242010-05-17 19:51:20 +00008%struct.__neon_int8x8x3_t = type { <8 x i8>, <8 x i8>, <8 x i8> }
9%struct.__neon_int16x8x2_t = type { <8 x i16>, <8 x i16> }
10%struct.__neon_int32x4x2_t = type { <4 x i32>, <4 x i32> }
11
Rafael Espindola1e819662010-06-17 15:18:27 +000012define void @t1(i16* %i_ptr, i16* %o_ptr, %struct.int32x4_t* nocapture %vT0ptr, %struct.int32x4_t* nocapture %vT1ptr) nounwind {
Evan Cheng62061242010-05-17 19:51:20 +000013entry:
14; CHECK: t1:
15; CHECK: vld1.16
16; CHECK-NOT: vmov d
17; CHECK: vmovl.s16
18; CHECK: vshrn.i32
19; CHECK: vshrn.i32
20; CHECK-NOT: vmov d
21; CHECK-NEXT: vst1.16
22 %0 = getelementptr inbounds %struct.int32x4_t* %vT0ptr, i32 0, i32 0 ; <<4 x i32>*> [#uses=1]
23 %1 = load <4 x i32>* %0, align 16 ; <<4 x i32>> [#uses=1]
24 %2 = getelementptr inbounds %struct.int32x4_t* %vT1ptr, i32 0, i32 0 ; <<4 x i32>*> [#uses=1]
25 %3 = load <4 x i32>* %2, align 16 ; <<4 x i32>> [#uses=1]
26 %4 = bitcast i16* %i_ptr to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000027 %5 = tail call <8 x i16> @llvm.arm.neon.vld1.v8i16(i8* %4, i32 1) ; <<8 x i16>> [#uses=1]
Evan Cheng62061242010-05-17 19:51:20 +000028 %6 = bitcast <8 x i16> %5 to <2 x double> ; <<2 x double>> [#uses=2]
29 %7 = extractelement <2 x double> %6, i32 0 ; <double> [#uses=1]
30 %8 = bitcast double %7 to <4 x i16> ; <<4 x i16>> [#uses=1]
Bob Wilsond58b51e2010-08-20 23:22:43 +000031 %9 = sext <4 x i16> %8 to <4 x i32> ; <<4 x i32>> [#uses=1]
Evan Cheng62061242010-05-17 19:51:20 +000032 %10 = extractelement <2 x double> %6, i32 1 ; <double> [#uses=1]
33 %11 = bitcast double %10 to <4 x i16> ; <<4 x i16>> [#uses=1]
Bob Wilsond58b51e2010-08-20 23:22:43 +000034 %12 = sext <4 x i16> %11 to <4 x i32> ; <<4 x i32>> [#uses=1]
Evan Cheng62061242010-05-17 19:51:20 +000035 %13 = mul <4 x i32> %1, %9 ; <<4 x i32>> [#uses=1]
36 %14 = mul <4 x i32> %3, %12 ; <<4 x i32>> [#uses=1]
37 %15 = tail call <4 x i16> @llvm.arm.neon.vshiftn.v4i16(<4 x i32> %13, <4 x i32> <i32 -12, i32 -12, i32 -12, i32 -12>) ; <<4 x i16>> [#uses=1]
38 %16 = tail call <4 x i16> @llvm.arm.neon.vshiftn.v4i16(<4 x i32> %14, <4 x i32> <i32 -12, i32 -12, i32 -12, i32 -12>) ; <<4 x i16>> [#uses=1]
39 %17 = shufflevector <4 x i16> %15, <4 x i16> %16, <8 x i32> <i32 0, i32 1, i32 2, i32 3, i32 4, i32 5, i32 6, i32 7> ; <<8 x i16>> [#uses=1]
40 %18 = bitcast i16* %o_ptr to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000041 tail call void @llvm.arm.neon.vst1.v8i16(i8* %18, <8 x i16> %17, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +000042 ret void
43}
44
Rafael Espindola1e819662010-06-17 15:18:27 +000045define void @t2(i16* %i_ptr, i16* %o_ptr, %struct.int16x8_t* nocapture %vT0ptr, %struct.int16x8_t* nocapture %vT1ptr) nounwind {
Evan Cheng62061242010-05-17 19:51:20 +000046entry:
47; CHECK: t2:
48; CHECK: vld1.16
Evan Cheng046fa3f2010-05-28 23:26:21 +000049; CHECK-NOT: vmov
Evan Chengf7d87ee2010-05-21 00:43:17 +000050; CHECK: vmul.i16
Evan Chengd2ca8132010-10-09 01:03:04 +000051; CHECK: vld1.16
Bob Wilsonffde0802010-09-02 16:00:54 +000052; CHECK: vmul.i16
Evan Chengf7d87ee2010-05-21 00:43:17 +000053; CHECK-NOT: vmov
54; CHECK: vst1.16
Evan Cheng62061242010-05-17 19:51:20 +000055; CHECK: vst1.16
56 %0 = getelementptr inbounds %struct.int16x8_t* %vT0ptr, i32 0, i32 0 ; <<8 x i16>*> [#uses=1]
57 %1 = load <8 x i16>* %0, align 16 ; <<8 x i16>> [#uses=1]
58 %2 = getelementptr inbounds %struct.int16x8_t* %vT1ptr, i32 0, i32 0 ; <<8 x i16>*> [#uses=1]
59 %3 = load <8 x i16>* %2, align 16 ; <<8 x i16>> [#uses=1]
60 %4 = bitcast i16* %i_ptr to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000061 %5 = tail call <8 x i16> @llvm.arm.neon.vld1.v8i16(i8* %4, i32 1) ; <<8 x i16>> [#uses=1]
Evan Cheng62061242010-05-17 19:51:20 +000062 %6 = getelementptr inbounds i16* %i_ptr, i32 8 ; <i16*> [#uses=1]
63 %7 = bitcast i16* %6 to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000064 %8 = tail call <8 x i16> @llvm.arm.neon.vld1.v8i16(i8* %7, i32 1) ; <<8 x i16>> [#uses=1]
Evan Cheng62061242010-05-17 19:51:20 +000065 %9 = mul <8 x i16> %1, %5 ; <<8 x i16>> [#uses=1]
66 %10 = mul <8 x i16> %3, %8 ; <<8 x i16>> [#uses=1]
67 %11 = bitcast i16* %o_ptr to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000068 tail call void @llvm.arm.neon.vst1.v8i16(i8* %11, <8 x i16> %9, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +000069 %12 = getelementptr inbounds i16* %o_ptr, i32 8 ; <i16*> [#uses=1]
70 %13 = bitcast i16* %12 to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +000071 tail call void @llvm.arm.neon.vst1.v8i16(i8* %13, <8 x i16> %10, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +000072 ret void
73}
74
75define <8 x i8> @t3(i8* %A, i8* %B) nounwind {
76; CHECK: t3:
77; CHECK: vld3.8
78; CHECK: vmul.i8
Andrew Trick5b7a8252010-10-21 03:40:16 +000079; CHECK: vmov r
80; CHECK-NOT: vmov d
Evan Cheng62061242010-05-17 19:51:20 +000081; CHECK: vst3.8
Bob Wilson7a9ef442010-08-27 17:13:24 +000082 %tmp1 = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
Evan Cheng62061242010-05-17 19:51:20 +000083 %tmp2 = extractvalue %struct.__neon_int8x8x3_t %tmp1, 0 ; <<8 x i8>> [#uses=1]
84 %tmp3 = extractvalue %struct.__neon_int8x8x3_t %tmp1, 2 ; <<8 x i8>> [#uses=1]
85 %tmp4 = extractvalue %struct.__neon_int8x8x3_t %tmp1, 1 ; <<8 x i8>> [#uses=1]
86 %tmp5 = sub <8 x i8> %tmp3, %tmp4
87 %tmp6 = add <8 x i8> %tmp2, %tmp3 ; <<8 x i8>> [#uses=1]
88 %tmp7 = mul <8 x i8> %tmp4, %tmp2
Bob Wilson7a9ef442010-08-27 17:13:24 +000089 tail call void @llvm.arm.neon.vst3.v8i8(i8* %B, <8 x i8> %tmp5, <8 x i8> %tmp6, <8 x i8> %tmp7, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +000090 ret <8 x i8> %tmp4
91}
92
Rafael Espindola1e819662010-06-17 15:18:27 +000093define void @t4(i32* %in, i32* %out) nounwind {
Evan Cheng62061242010-05-17 19:51:20 +000094entry:
95; CHECK: t4:
96; CHECK: vld2.32
97; CHECK-NOT: vmov
98; CHECK: vld2.32
99; CHECK-NOT: vmov
100; CHECK: bne
101 %tmp1 = bitcast i32* %in to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000102 %tmp2 = tail call %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8* %tmp1, i32 1) ; <%struct.__neon_int32x4x2_t> [#uses=2]
Evan Cheng62061242010-05-17 19:51:20 +0000103 %tmp3 = getelementptr inbounds i32* %in, i32 8 ; <i32*> [#uses=1]
104 %tmp4 = bitcast i32* %tmp3 to i8* ; <i8*> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000105 %tmp5 = tail call %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8* %tmp4, i32 1) ; <%struct.__neon_int32x4x2_t> [#uses=2]
Evan Cheng62061242010-05-17 19:51:20 +0000106 %tmp8 = bitcast i32* %out to i8* ; <i8*> [#uses=1]
107 br i1 undef, label %return1, label %return2
108
109return1:
110; CHECK: %return1
111; CHECK-NOT: vmov
112; CHECK-NEXT: vadd.i32
113; CHECK-NEXT: vadd.i32
114; CHECK-NEXT: vst2.32
115 %tmp52 = extractvalue %struct.__neon_int32x4x2_t %tmp2, 0 ; <<4 x i32>> [#uses=1]
116 %tmp57 = extractvalue %struct.__neon_int32x4x2_t %tmp2, 1 ; <<4 x i32>> [#uses=1]
117 %tmp = extractvalue %struct.__neon_int32x4x2_t %tmp5, 0 ; <<4 x i32>> [#uses=1]
118 %tmp39 = extractvalue %struct.__neon_int32x4x2_t %tmp5, 1 ; <<4 x i32>> [#uses=1]
119 %tmp6 = add <4 x i32> %tmp52, %tmp ; <<4 x i32>> [#uses=1]
120 %tmp7 = add <4 x i32> %tmp57, %tmp39 ; <<4 x i32>> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000121 tail call void @llvm.arm.neon.vst2.v4i32(i8* %tmp8, <4 x i32> %tmp6, <4 x i32> %tmp7, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +0000122 ret void
123
124return2:
125; CHECK: %return2
126; CHECK: vadd.i32
Owen Anderson43967a92011-07-15 18:46:47 +0000127; CHECK: vorr {{q[0-9]+}}, {{q[0-9]+}}
Evan Cheng62061242010-05-17 19:51:20 +0000128; CHECK-NOT: vmov
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000129; CHECK: vst2.32 {d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}}
Evan Cheng62061242010-05-17 19:51:20 +0000130 %tmp100 = extractvalue %struct.__neon_int32x4x2_t %tmp2, 0 ; <<4 x i32>> [#uses=1]
131 %tmp101 = extractvalue %struct.__neon_int32x4x2_t %tmp5, 1 ; <<4 x i32>> [#uses=1]
132 %tmp102 = add <4 x i32> %tmp100, %tmp101 ; <<4 x i32>> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000133 tail call void @llvm.arm.neon.vst2.v4i32(i8* %tmp8, <4 x i32> %tmp102, <4 x i32> %tmp101, i32 1)
Evan Cheng62061242010-05-17 19:51:20 +0000134 call void @llvm.trap()
135 unreachable
136}
137
138define <8 x i16> @t5(i16* %A, <8 x i16>* %B) nounwind {
139; CHECK: t5:
140; CHECK: vldmia
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000141; How can FileCheck match Q and D registers? We need a lisp interpreter.
Owen Anderson43967a92011-07-15 18:46:47 +0000142; CHECK: vorr {{q[0-9]+}}, {{q[0-9]+}}, {{q[0-9]+}}
Evan Cheng62061242010-05-17 19:51:20 +0000143; CHECK-NOT: vmov
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000144; CHECK: vld2.16 {d{{[0-9]+}}[1], d{{[0-9]+}}[1]}, [r0]
Evan Cheng62061242010-05-17 19:51:20 +0000145; CHECK-NOT: vmov
146; CHECK: vadd.i16
147 %tmp0 = bitcast i16* %A to i8* ; <i8*> [#uses=1]
148 %tmp1 = load <8 x i16>* %B ; <<8 x i16>> [#uses=2]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000149 %tmp2 = call %struct.__neon_int16x8x2_t @llvm.arm.neon.vld2lane.v8i16(i8* %tmp0, <8 x i16> %tmp1, <8 x i16> %tmp1, i32 1, i32 1) ; <%struct.__neon_int16x8x2_t> [#uses=2]
Evan Cheng62061242010-05-17 19:51:20 +0000150 %tmp3 = extractvalue %struct.__neon_int16x8x2_t %tmp2, 0 ; <<8 x i16>> [#uses=1]
151 %tmp4 = extractvalue %struct.__neon_int16x8x2_t %tmp2, 1 ; <<8 x i16>> [#uses=1]
152 %tmp5 = add <8 x i16> %tmp3, %tmp4 ; <<8 x i16>> [#uses=1]
153 ret <8 x i16> %tmp5
154}
155
Evan Cheng53c779b2010-05-17 20:57:12 +0000156define <8 x i8> @t6(i8* %A, <8 x i8>* %B) nounwind {
157; CHECK: t6:
Jim Grosbachffc658b2011-11-14 23:03:21 +0000158; CHECK: vldr
Owen Anderson43967a92011-07-15 18:46:47 +0000159; CHECK: vorr d[[D0:[0-9]+]], d[[D1:[0-9]+]]
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000160; CHECK-NEXT: vld2.8 {d[[D1]][1], d[[D0]][1]}
Evan Cheng53c779b2010-05-17 20:57:12 +0000161 %tmp1 = load <8 x i8>* %B ; <<8 x i8>> [#uses=2]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000162 %tmp2 = call %struct.__neon_int8x8x2_t @llvm.arm.neon.vld2lane.v8i8(i8* %A, <8 x i8> %tmp1, <8 x i8> %tmp1, i32 1, i32 1) ; <%struct.__neon_int8x8x2_t> [#uses=2]
Evan Cheng53c779b2010-05-17 20:57:12 +0000163 %tmp3 = extractvalue %struct.__neon_int8x8x2_t %tmp2, 0 ; <<8 x i8>> [#uses=1]
164 %tmp4 = extractvalue %struct.__neon_int8x8x2_t %tmp2, 1 ; <<8 x i8>> [#uses=1]
165 %tmp5 = add <8 x i8> %tmp3, %tmp4 ; <<8 x i8>> [#uses=1]
166 ret <8 x i8> %tmp5
167}
168
Rafael Espindola1e819662010-06-17 15:18:27 +0000169define void @t7(i32* %iptr, i32* %optr) nounwind {
Evan Cheng53c779b2010-05-17 20:57:12 +0000170entry:
171; CHECK: t7:
172; CHECK: vld2.32
173; CHECK: vst2.32
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000174; CHECK: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}},
Owen Anderson43967a92011-07-15 18:46:47 +0000175; CHECK: vorr q[[Q0:[0-9]+]], q[[Q1:[0-9]+]], q[[Q1:[0-9]+]]
Evan Cheng53c779b2010-05-17 20:57:12 +0000176; CHECK-NOT: vmov
Jakob Stoklund Olesenca6fd002011-03-31 22:14:03 +0000177; CHECK: vuzp.32 q[[Q1]], q[[Q0]]
Evan Cheng53c779b2010-05-17 20:57:12 +0000178; CHECK: vst1.32
179 %0 = bitcast i32* %iptr to i8* ; <i8*> [#uses=2]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000180 %1 = tail call %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8* %0, i32 1) ; <%struct.__neon_int32x4x2_t> [#uses=2]
Evan Cheng53c779b2010-05-17 20:57:12 +0000181 %tmp57 = extractvalue %struct.__neon_int32x4x2_t %1, 0 ; <<4 x i32>> [#uses=1]
182 %tmp60 = extractvalue %struct.__neon_int32x4x2_t %1, 1 ; <<4 x i32>> [#uses=1]
183 %2 = bitcast i32* %optr to i8* ; <i8*> [#uses=2]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000184 tail call void @llvm.arm.neon.vst2.v4i32(i8* %2, <4 x i32> %tmp57, <4 x i32> %tmp60, i32 1)
185 %3 = tail call <4 x i32> @llvm.arm.neon.vld1.v4i32(i8* %0, i32 1) ; <<4 x i32>> [#uses=1]
Evan Cheng53c779b2010-05-17 20:57:12 +0000186 %4 = shufflevector <4 x i32> %3, <4 x i32> undef, <4 x i32> <i32 0, i32 2, i32 0, i32 2> ; <<4 x i32>> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000187 tail call void @llvm.arm.neon.vst1.v4i32(i8* %2, <4 x i32> %4, i32 1)
Evan Cheng53c779b2010-05-17 20:57:12 +0000188 ret void
189}
190
Evan Cheng44bfdd32010-05-17 22:09:49 +0000191; PR7156
192define arm_aapcs_vfpcc i32 @t8() nounwind {
193; CHECK: t8:
Bob Wilson7d247052010-10-08 06:15:13 +0000194; CHECK: vrsqrte.f32 q8, q8
Evan Cheng44bfdd32010-05-17 22:09:49 +0000195bb.nph55.bb.nph55.split_crit_edge:
196 br label %bb3
197
198bb3: ; preds = %bb3, %bb.nph55.bb.nph55.split_crit_edge
199 br i1 undef, label %bb5, label %bb3
200
201bb5: ; preds = %bb3
202 br label %bb.i25
203
204bb.i25: ; preds = %bb.i25, %bb5
205 %0 = shufflevector <2 x float> undef, <2 x float> undef, <4 x i32> <i32 0, i32 1, i32 2, i32 3> ; <<4 x float>> [#uses=1]
206 %1 = call <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float> %0) nounwind ; <<4 x float>> [#uses=1]
207 %2 = fmul <4 x float> %1, undef ; <<4 x float>> [#uses=1]
208 %3 = fmul <4 x float> undef, %2 ; <<4 x float>> [#uses=1]
209 %tmp26.i = bitcast <4 x float> %3 to <2 x double> ; <<2 x double>> [#uses=1]
210 %4 = extractelement <2 x double> %tmp26.i, i32 0 ; <double> [#uses=1]
211 %5 = bitcast double %4 to <2 x float> ; <<2 x float>> [#uses=1]
212 %6 = extractelement <2 x float> %5, i32 1 ; <float> [#uses=1]
213 store float %6, float* undef, align 4
214 br i1 undef, label %bb6, label %bb.i25
215
216bb6: ; preds = %bb.i25
217 br i1 undef, label %bb7, label %bb14
218
219bb7: ; preds = %bb6
220 br label %bb.i49
221
222bb.i49: ; preds = %bb.i49, %bb7
223 br i1 undef, label %bb.i19, label %bb.i49
224
225bb.i19: ; preds = %bb.i19, %bb.i49
226 br i1 undef, label %exit, label %bb.i19
227
228exit: ; preds = %bb.i19
229 unreachable
230
231bb14: ; preds = %bb6
232 ret i32 0
233}
234
Evan Chengc6dcce32010-05-17 23:24:12 +0000235%0 = type { %1, %1, %1, %1 }
236%1 = type { %2 }
237%2 = type { <4 x float> }
238%3 = type { %0, %1 }
239
240; PR7157
241define arm_aapcs_vfpcc float @t9(%0* nocapture, %3* nocapture) nounwind {
242; CHECK: t9:
Jim Grosbachffc658b2011-11-14 23:03:21 +0000243; CHECK: vldr
Bob Wilson7d247052010-10-08 06:15:13 +0000244; CHECK-NOT: vmov d{{.*}}, d16
245; CHECK: vmov.i32 d17
246; CHECK-NEXT: vstmia r0, {d16, d17}
247; CHECK-NEXT: vstmia r0, {d16, d17}
Evan Chengc6dcce32010-05-17 23:24:12 +0000248 %3 = bitcast double 0.000000e+00 to <2 x float> ; <<2 x float>> [#uses=2]
249 %4 = shufflevector <2 x float> %3, <2 x float> undef, <4 x i32> <i32 0, i32 1, i32 2, i32 3> ; <<4 x float>> [#uses=1]
250 store <4 x float> %4, <4 x float>* undef, align 16
251 %5 = shufflevector <2 x float> %3, <2 x float> zeroinitializer, <4 x i32> <i32 0, i32 1, i32 2, i32 3> ; <<4 x float>> [#uses=1]
252 store <4 x float> %5, <4 x float>* undef, align 16
253 br label %8
254
255; <label>:6 ; preds = %8
Dan Gohmanee1c8702010-06-24 15:24:03 +0000256 br label %7
Evan Chengc6dcce32010-05-17 23:24:12 +0000257
258; <label>:7 ; preds = %6
259 br label %8
260
261; <label>:8 ; preds = %7, %2
Dan Gohmanee1c8702010-06-24 15:24:03 +0000262 br label %6
Evan Chengc6dcce32010-05-17 23:24:12 +0000263
264; <label>:9 ; preds = %8
265 ret float undef
266
267; <label>:10 ; preds = %6
268 ret float 9.990000e+02
269}
270
Evan Cheng27e48402010-05-18 20:03:28 +0000271; PR7162
272define arm_aapcs_vfpcc i32 @t10() nounwind {
273entry:
274; CHECK: t10:
Benjamin Kramer70be28a2011-11-07 21:00:59 +0000275; CHECK: vmov.i32 q[[Q0:[0-9]+]], #0x3f000000
Nadav Rotem4ac90812012-04-01 19:31:22 +0000276; CHECK: vmul.f32 q8, q8, d[[DREG:[0-1]+]]
Evan Cheng48575f62010-12-05 22:04:16 +0000277; CHECK: vadd.f32 q8, q8, q8
Evan Cheng27e48402010-05-18 20:03:28 +0000278 %0 = shufflevector <4 x float> zeroinitializer, <4 x float> undef, <4 x i32> zeroinitializer ; <<4 x float>> [#uses=1]
279 %1 = insertelement <4 x float> %0, float undef, i32 1 ; <<4 x float>> [#uses=1]
280 %2 = insertelement <4 x float> %1, float undef, i32 2 ; <<4 x float>> [#uses=1]
281 %3 = insertelement <4 x float> %2, float undef, i32 3 ; <<4 x float>> [#uses=1]
282 %tmp54.i = bitcast <4 x float> %3 to <2 x double> ; <<2 x double>> [#uses=1]
283 %4 = extractelement <2 x double> %tmp54.i, i32 1 ; <double> [#uses=1]
284 %5 = bitcast double %4 to <2 x float> ; <<2 x float>> [#uses=1]
285 %6 = shufflevector <2 x float> %5, <2 x float> undef, <4 x i32> zeroinitializer ; <<4 x float>> [#uses=1]
286 %7 = fmul <4 x float> undef, %6 ; <<4 x float>> [#uses=1]
287 %8 = fadd <4 x float> %7, undef ; <<4 x float>> [#uses=1]
288 %9 = fadd <4 x float> %8, undef ; <<4 x float>> [#uses=1]
289 %10 = shufflevector <4 x float> undef, <4 x float> %9, <4 x i32> <i32 0, i32 1, i32 2, i32 7> ; <<4 x float>> [#uses=1]
290 %11 = fmul <4 x float> %10, <float 5.000000e-01, float 5.000000e-01, float 5.000000e-01, float 5.000000e-01> ; <<4 x float>> [#uses=1]
291 %12 = shufflevector <4 x float> %11, <4 x float> undef, <4 x i32> <i32 3, i32 undef, i32 undef, i32 undef> ; <<4 x float>> [#uses=1]
292 %13 = shufflevector <4 x float> %12, <4 x float> undef, <4 x i32> zeroinitializer ; <<4 x float>> [#uses=1]
293 %14 = fmul <4 x float> %13, undef ; <<4 x float>> [#uses=1]
294 %15 = fadd <4 x float> undef, %14 ; <<4 x float>> [#uses=1]
295 %16 = shufflevector <4 x float> undef, <4 x float> %15, <4 x i32> <i32 0, i32 1, i32 6, i32 3> ; <<4 x float>> [#uses=1]
296 %17 = fmul <4 x float> %16, undef ; <<4 x float>> [#uses=1]
297 %18 = extractelement <4 x float> %17, i32 2 ; <float> [#uses=1]
298 store float %18, float* undef, align 4
299 br i1 undef, label %exit, label %bb14
300
301exit: ; preds = %bb.i19
302 unreachable
303
304bb14: ; preds = %bb6
305 ret i32 0
306}
307
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +0000308; This test crashes the coalescer because live variables were not updated properly.
309define <8 x i8> @t11(i8* %A1, i8* %A2, i8* %A3, i8* %A4, i8* %A5, i8* %A6, i8* %A7, i8* %A8, i8* %B) nounwind {
Bob Wilson7a9ef442010-08-27 17:13:24 +0000310 %tmp1d = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A4, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +0000311 %tmp2d = extractvalue %struct.__neon_int8x8x3_t %tmp1d, 0 ; <<8 x i8>> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000312 %tmp1f = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A6, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +0000313 %tmp2f = extractvalue %struct.__neon_int8x8x3_t %tmp1f, 0 ; <<8 x i8>> [#uses=1]
314 %tmp2bd = add <8 x i8> zeroinitializer, %tmp2d ; <<8 x i8>> [#uses=1]
315 %tmp2abcd = mul <8 x i8> zeroinitializer, %tmp2bd ; <<8 x i8>> [#uses=1]
316 %tmp2ef = sub <8 x i8> zeroinitializer, %tmp2f ; <<8 x i8>> [#uses=1]
317 %tmp2efgh = mul <8 x i8> %tmp2ef, undef ; <<8 x i8>> [#uses=2]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000318 call void @llvm.arm.neon.vst3.v8i8(i8* %A2, <8 x i8> undef, <8 x i8> undef, <8 x i8> %tmp2efgh, i32 1)
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +0000319 %tmp2 = sub <8 x i8> %tmp2efgh, %tmp2abcd ; <<8 x i8>> [#uses=1]
320 %tmp7 = mul <8 x i8> undef, %tmp2 ; <<8 x i8>> [#uses=1]
Bob Wilson7a9ef442010-08-27 17:13:24 +0000321 tail call void @llvm.arm.neon.vst3.v8i8(i8* %B, <8 x i8> undef, <8 x i8> undef, <8 x i8> %tmp7, i32 1)
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +0000322 ret <8 x i8> undef
323}
324
Bob Wilson7a9ef442010-08-27 17:13:24 +0000325declare <4 x i32> @llvm.arm.neon.vld1.v4i32(i8*, i32) nounwind readonly
Evan Cheng53c779b2010-05-17 20:57:12 +0000326
Bob Wilson7a9ef442010-08-27 17:13:24 +0000327declare <8 x i16> @llvm.arm.neon.vld1.v8i16(i8*, i32) nounwind readonly
Evan Cheng62061242010-05-17 19:51:20 +0000328
Evan Cheng62061242010-05-17 19:51:20 +0000329declare <4 x i16> @llvm.arm.neon.vshiftn.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
330
Bob Wilson7a9ef442010-08-27 17:13:24 +0000331declare void @llvm.arm.neon.vst1.v4i32(i8*, <4 x i32>, i32) nounwind
Evan Cheng53c779b2010-05-17 20:57:12 +0000332
Bob Wilson7a9ef442010-08-27 17:13:24 +0000333declare void @llvm.arm.neon.vst1.v8i16(i8*, <8 x i16>, i32) nounwind
Evan Cheng62061242010-05-17 19:51:20 +0000334
Bob Wilson7a9ef442010-08-27 17:13:24 +0000335declare void @llvm.arm.neon.vst3.v8i8(i8*, <8 x i8>, <8 x i8>, <8 x i8>, i32)
336nounwind
Evan Cheng62061242010-05-17 19:51:20 +0000337
Bob Wilson7a9ef442010-08-27 17:13:24 +0000338declare %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8*, i32) nounwind readonly
Evan Cheng62061242010-05-17 19:51:20 +0000339
Bob Wilson7a9ef442010-08-27 17:13:24 +0000340declare %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8*, i32) nounwind readonly
Evan Cheng62061242010-05-17 19:51:20 +0000341
Bob Wilson7a9ef442010-08-27 17:13:24 +0000342declare %struct.__neon_int8x8x2_t @llvm.arm.neon.vld2lane.v8i8(i8*, <8 x i8>, <8 x i8>, i32, i32) nounwind readonly
Evan Cheng53c779b2010-05-17 20:57:12 +0000343
Bob Wilson7a9ef442010-08-27 17:13:24 +0000344declare %struct.__neon_int16x8x2_t @llvm.arm.neon.vld2lane.v8i16(i8*, <8 x i16>, <8 x i16>, i32, i32) nounwind readonly
Evan Cheng62061242010-05-17 19:51:20 +0000345
Bob Wilson7a9ef442010-08-27 17:13:24 +0000346declare void @llvm.arm.neon.vst2.v4i32(i8*, <4 x i32>, <4 x i32>, i32) nounwind
Evan Cheng62061242010-05-17 19:51:20 +0000347
Evan Cheng44bfdd32010-05-17 22:09:49 +0000348declare <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float>) nounwind readnone
349
Evan Cheng62061242010-05-17 19:51:20 +0000350declare void @llvm.trap() nounwind