blob: 52c4486392e058c8b2c5eb0fb2a292edf80ffd33 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- llvm/CodeGen/VirtRegMap.h - Virtual Register Map -*- C++ -*--------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a virtual register map. This maps virtual registers to
11// physical registers and virtual registers to stack slots. It is created and
12// updated by a register allocator and then used by a machine code rewriter that
13// adds spill code and rewrites virtual into physical register references.
14//
15//===----------------------------------------------------------------------===//
16
17#ifndef LLVM_CODEGEN_VIRTREGMAP_H
18#define LLVM_CODEGEN_VIRTREGMAP_H
19
Dan Gohman1e57df32008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng7b88cbc2008-04-11 17:53:36 +000021#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/ADT/IndexedMap.h"
Evan Chengda872532008-02-27 03:04:06 +000023#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/Support/Streams.h"
25#include <map>
26
27namespace llvm {
28 class MachineInstr;
David Greene44a3bfb2007-08-07 16:34:05 +000029 class MachineFunction;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030 class TargetInstrInfo;
31
32 class VirtRegMap {
33 public:
34 enum {
35 NO_PHYS_REG = 0,
36 NO_STACK_SLOT = (1L << 30)-1,
37 MAX_STACK_SLOT = (1L << 18)-1
38 };
39
40 enum ModRef { isRef = 1, isMod = 2, isModRef = 3 };
41 typedef std::multimap<MachineInstr*,
42 std::pair<unsigned, ModRef> > MI2VirtMapTy;
43
44 private:
45 const TargetInstrInfo &TII;
46
47 MachineFunction &MF;
48 /// Virt2PhysMap - This is a virtual to physical register
49 /// mapping. Each virtual register is required to have an entry in
50 /// it; even spilled virtual registers (the register mapped to a
51 /// spilled register is the temporary used to load it from the
52 /// stack).
53 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysMap;
Evan Chengcecc8222007-11-17 00:40:40 +000054
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 /// Virt2StackSlotMap - This is virtual register to stack slot
56 /// mapping. Each spilled virtual register has an entry in it
57 /// which corresponds to the stack slot this register is spilled
58 /// at.
59 IndexedMap<int, VirtReg2IndexFunctor> Virt2StackSlotMap;
Evan Chengcecc8222007-11-17 00:40:40 +000060
Dan Gohman7d45f4d2008-03-12 20:50:04 +000061 /// Virt2ReMatIdMap - This is virtual register to rematerialization id
Evan Chengcecc8222007-11-17 00:40:40 +000062 /// mapping. Each spilled virtual register that should be remat'd has an
63 /// entry in it which corresponds to the remat id.
Evan Cheng1204d172007-08-13 23:45:17 +000064 IndexedMap<int, VirtReg2IndexFunctor> Virt2ReMatIdMap;
Evan Chengcecc8222007-11-17 00:40:40 +000065
66 /// Virt2SplitMap - This is virtual register to splitted virtual register
67 /// mapping.
68 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2SplitMap;
69
Evan Cheng6f522672007-12-05 09:51:10 +000070 /// Virt2SplitKillMap - This is splitted virtual register to its last use
Evan Chengd9731042007-12-05 10:24:35 +000071 /// (kill) index mapping.
72 IndexedMap<unsigned> Virt2SplitKillMap;
Evan Cheng6f522672007-12-05 09:51:10 +000073
Evan Chengcecc8222007-11-17 00:40:40 +000074 /// ReMatMap - This is virtual register to re-materialized instruction
75 /// mapping. Each virtual register whose definition is going to be
76 /// re-materialized has an entry in it.
77 IndexedMap<MachineInstr*, VirtReg2IndexFunctor> ReMatMap;
78
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 /// MI2VirtMap - This is MachineInstr to virtual register
80 /// mapping. In the case of memory spill code being folded into
81 /// instructions, we need to know which virtual register was
82 /// read/written by this instruction.
83 MI2VirtMapTy MI2VirtMap;
84
Evan Chengcecc8222007-11-17 00:40:40 +000085 /// SpillPt2VirtMap - This records the virtual registers which should
86 /// be spilled right after the MachineInstr due to live interval
87 /// splitting.
Evan Chenged17a892007-12-05 08:16:32 +000088 std::map<MachineInstr*, std::vector<std::pair<unsigned,bool> > >
89 SpillPt2VirtMap;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
Evan Cheng96c61312007-11-29 01:06:25 +000091 /// RestorePt2VirtMap - This records the virtual registers which should
92 /// be restored right before the MachineInstr due to live interval
93 /// splitting.
94 std::map<MachineInstr*, std::vector<unsigned> > RestorePt2VirtMap;
95
Evan Cheng14cc83f2008-03-11 07:19:34 +000096 /// EmergencySpillMap - This records the physical registers that should
97 /// be spilled / restored around the MachineInstr since the register
98 /// allocator has run out of registers.
99 std::map<MachineInstr*, std::vector<unsigned> > EmergencySpillMap;
100
101 /// EmergencySpillSlots - This records emergency spill slots used to
102 /// spill physical registers when the register allocator runs out of
103 /// registers. Ideally only one stack slot is used per function per
104 /// register class.
105 std::map<const TargetRegisterClass*, int> EmergencySpillSlots;
106
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 /// ReMatId - Instead of assigning a stack slot to a to be rematerialized
108 /// virtual register, an unique id is being assigned. This keeps track of
109 /// the highest id used so far. Note, this starts at (1<<18) to avoid
110 /// conflicts with stack slot numbers.
111 int ReMatId;
112
Evan Chengda872532008-02-27 03:04:06 +0000113 /// LowSpillSlot, HighSpillSlot - Lowest and highest spill slot indexes.
114 int LowSpillSlot, HighSpillSlot;
115
116 /// SpillSlotToUsesMap - Records uses for each register spill slot.
117 SmallVector<SmallPtrSet<MachineInstr*, 4>, 8> SpillSlotToUsesMap;
118
Evan Cheng7b88cbc2008-04-11 17:53:36 +0000119 /// ImplicitDefed - One bit for each virtual register. If set it indicates
120 /// the register is implicitly defined.
121 BitVector ImplicitDefed;
122
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 VirtRegMap(const VirtRegMap&); // DO NOT IMPLEMENT
124 void operator=(const VirtRegMap&); // DO NOT IMPLEMENT
125
126 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000127 explicit VirtRegMap(MachineFunction &mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
129 void grow();
130
131 /// @brief returns true if the specified virtual register is
132 /// mapped to a physical register
133 bool hasPhys(unsigned virtReg) const {
134 return getPhys(virtReg) != NO_PHYS_REG;
135 }
136
137 /// @brief returns the physical register mapped to the specified
138 /// virtual register
139 unsigned getPhys(unsigned virtReg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000140 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 return Virt2PhysMap[virtReg];
142 }
143
144 /// @brief creates a mapping for the specified virtual register to
145 /// the specified physical register
146 void assignVirt2Phys(unsigned virtReg, unsigned physReg) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000147 assert(TargetRegisterInfo::isVirtualRegister(virtReg) &&
148 TargetRegisterInfo::isPhysicalRegister(physReg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 assert(Virt2PhysMap[virtReg] == NO_PHYS_REG &&
150 "attempt to assign physical register to already mapped "
151 "virtual register");
152 Virt2PhysMap[virtReg] = physReg;
153 }
154
155 /// @brief clears the specified virtual register's, physical
156 /// register mapping
157 void clearVirt(unsigned virtReg) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000158 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 assert(Virt2PhysMap[virtReg] != NO_PHYS_REG &&
160 "attempt to clear a not assigned virtual register");
161 Virt2PhysMap[virtReg] = NO_PHYS_REG;
162 }
163
164 /// @brief clears all virtual to physical register mappings
165 void clearAllVirt() {
166 Virt2PhysMap.clear();
167 grow();
168 }
169
Evan Chengcecc8222007-11-17 00:40:40 +0000170 /// @brief records virtReg is a split live interval from SReg.
171 void setIsSplitFromReg(unsigned virtReg, unsigned SReg) {
172 Virt2SplitMap[virtReg] = SReg;
173 }
174
175 /// @brief returns the live interval virtReg is split from.
176 unsigned getPreSplitReg(unsigned virtReg) {
177 return Virt2SplitMap[virtReg];
178 }
179
Dan Gohman7d45f4d2008-03-12 20:50:04 +0000180 /// @brief returns true if the specified virtual register is not
Evan Cheng1204d172007-08-13 23:45:17 +0000181 /// mapped to a stack slot or rematerialized.
182 bool isAssignedReg(unsigned virtReg) const {
Evan Chengcecc8222007-11-17 00:40:40 +0000183 if (getStackSlot(virtReg) == NO_STACK_SLOT &&
184 getReMatId(virtReg) == NO_STACK_SLOT)
185 return true;
186 // Split register can be assigned a physical register as well as a
187 // stack slot or remat id.
188 return (Virt2SplitMap[virtReg] && Virt2PhysMap[virtReg] != NO_PHYS_REG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 }
190
191 /// @brief returns the stack slot mapped to the specified virtual
192 /// register
193 int getStackSlot(unsigned virtReg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000194 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195 return Virt2StackSlotMap[virtReg];
196 }
197
Evan Cheng1204d172007-08-13 23:45:17 +0000198 /// @brief returns the rematerialization id mapped to the specified virtual
199 /// register
200 int getReMatId(unsigned virtReg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000201 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng1204d172007-08-13 23:45:17 +0000202 return Virt2ReMatIdMap[virtReg];
203 }
204
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 /// @brief create a mapping for the specifed virtual register to
206 /// the next available stack slot
207 int assignVirt2StackSlot(unsigned virtReg);
208 /// @brief create a mapping for the specified virtual register to
209 /// the specified stack slot
210 void assignVirt2StackSlot(unsigned virtReg, int frameIndex);
211
212 /// @brief assign an unique re-materialization id to the specified
213 /// virtual register.
214 int assignVirtReMatId(unsigned virtReg);
Evan Cheng1204d172007-08-13 23:45:17 +0000215 /// @brief assign an unique re-materialization id to the specified
216 /// virtual register.
217 void assignVirtReMatId(unsigned virtReg, int id);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218
219 /// @brief returns true if the specified virtual register is being
220 /// re-materialized.
221 bool isReMaterialized(unsigned virtReg) const {
Evan Cheng1204d172007-08-13 23:45:17 +0000222 return ReMatMap[virtReg] != NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 }
224
225 /// @brief returns the original machine instruction being re-issued
226 /// to re-materialize the specified virtual register.
Evan Cheng1204d172007-08-13 23:45:17 +0000227 MachineInstr *getReMaterializedMI(unsigned virtReg) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 return ReMatMap[virtReg];
229 }
230
231 /// @brief records the specified virtual register will be
232 /// re-materialized and the original instruction which will be re-issed
Evan Cheng1204d172007-08-13 23:45:17 +0000233 /// for this purpose. If parameter all is true, then all uses of the
234 /// registers are rematerialized and it's safe to delete the definition.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 void setVirtIsReMaterialized(unsigned virtReg, MachineInstr *def) {
236 ReMatMap[virtReg] = def;
237 }
238
Evan Cheng6f522672007-12-05 09:51:10 +0000239 /// @brief record the last use (kill) of a split virtual register.
Evan Chengd9731042007-12-05 10:24:35 +0000240 void addKillPoint(unsigned virtReg, unsigned index) {
241 Virt2SplitKillMap[virtReg] = index;
Evan Cheng6f522672007-12-05 09:51:10 +0000242 }
243
Evan Chengd9731042007-12-05 10:24:35 +0000244 unsigned getKillPoint(unsigned virtReg) const {
245 return Virt2SplitKillMap[virtReg];
246 }
247
248 /// @brief remove the last use (kill) of a split virtual register.
Evan Cheng6f522672007-12-05 09:51:10 +0000249 void removeKillPoint(unsigned virtReg) {
Evan Chengd9731042007-12-05 10:24:35 +0000250 Virt2SplitKillMap[virtReg] = 0;
Evan Cheng6f522672007-12-05 09:51:10 +0000251 }
252
Evan Cheng91e32d02007-11-28 01:28:46 +0000253 /// @brief returns true if the specified MachineInstr is a spill point.
254 bool isSpillPt(MachineInstr *Pt) const {
255 return SpillPt2VirtMap.find(Pt) != SpillPt2VirtMap.end();
256 }
257
Evan Chengcecc8222007-11-17 00:40:40 +0000258 /// @brief returns the virtual registers that should be spilled due to
259 /// splitting right after the specified MachineInstr.
Evan Chenged17a892007-12-05 08:16:32 +0000260 std::vector<std::pair<unsigned,bool> > &getSpillPtSpills(MachineInstr *Pt) {
Evan Chengcecc8222007-11-17 00:40:40 +0000261 return SpillPt2VirtMap[Pt];
262 }
263
264 /// @brief records the specified MachineInstr as a spill point for virtReg.
Evan Chenged17a892007-12-05 08:16:32 +0000265 void addSpillPoint(unsigned virtReg, bool isKill, MachineInstr *Pt) {
Evan Cheng91e32d02007-11-28 01:28:46 +0000266 if (SpillPt2VirtMap.find(Pt) != SpillPt2VirtMap.end())
Evan Chenged17a892007-12-05 08:16:32 +0000267 SpillPt2VirtMap[Pt].push_back(std::make_pair(virtReg, isKill));
Evan Cheng91e32d02007-11-28 01:28:46 +0000268 else {
Evan Chenged17a892007-12-05 08:16:32 +0000269 std::vector<std::pair<unsigned,bool> > Virts;
270 Virts.push_back(std::make_pair(virtReg, isKill));
Evan Cheng91e32d02007-11-28 01:28:46 +0000271 SpillPt2VirtMap.insert(std::make_pair(Pt, Virts));
272 }
Evan Chengcecc8222007-11-17 00:40:40 +0000273 }
274
Evan Cheng1eeb2ef2008-03-11 21:34:46 +0000275 /// @brief - transfer spill point information from one instruction to
276 /// another.
Evan Chengcecc8222007-11-17 00:40:40 +0000277 void transferSpillPts(MachineInstr *Old, MachineInstr *New) {
Evan Chenged17a892007-12-05 08:16:32 +0000278 std::map<MachineInstr*,std::vector<std::pair<unsigned,bool> > >::iterator
279 I = SpillPt2VirtMap.find(Old);
Evan Cheng91e32d02007-11-28 01:28:46 +0000280 if (I == SpillPt2VirtMap.end())
281 return;
282 while (!I->second.empty()) {
Evan Chenged17a892007-12-05 08:16:32 +0000283 unsigned virtReg = I->second.back().first;
284 bool isKill = I->second.back().second;
Evan Cheng91e32d02007-11-28 01:28:46 +0000285 I->second.pop_back();
Evan Chenged17a892007-12-05 08:16:32 +0000286 addSpillPoint(virtReg, isKill, New);
Evan Chengcecc8222007-11-17 00:40:40 +0000287 }
Evan Cheng91e32d02007-11-28 01:28:46 +0000288 SpillPt2VirtMap.erase(I);
Evan Chengcecc8222007-11-17 00:40:40 +0000289 }
290
Evan Cheng96c61312007-11-29 01:06:25 +0000291 /// @brief returns true if the specified MachineInstr is a restore point.
292 bool isRestorePt(MachineInstr *Pt) const {
293 return RestorePt2VirtMap.find(Pt) != RestorePt2VirtMap.end();
294 }
295
296 /// @brief returns the virtual registers that should be restoreed due to
297 /// splitting right after the specified MachineInstr.
298 std::vector<unsigned> &getRestorePtRestores(MachineInstr *Pt) {
299 return RestorePt2VirtMap[Pt];
300 }
301
302 /// @brief records the specified MachineInstr as a restore point for virtReg.
303 void addRestorePoint(unsigned virtReg, MachineInstr *Pt) {
304 if (RestorePt2VirtMap.find(Pt) != RestorePt2VirtMap.end())
305 RestorePt2VirtMap[Pt].push_back(virtReg);
306 else {
307 std::vector<unsigned> Virts;
308 Virts.push_back(virtReg);
309 RestorePt2VirtMap.insert(std::make_pair(Pt, Virts));
310 }
311 }
312
Evan Cheng14cc83f2008-03-11 07:19:34 +0000313 /// @brief - transfer restore point information from one instruction to
314 /// another.
Evan Cheng96c61312007-11-29 01:06:25 +0000315 void transferRestorePts(MachineInstr *Old, MachineInstr *New) {
316 std::map<MachineInstr*,std::vector<unsigned> >::iterator I =
317 RestorePt2VirtMap.find(Old);
318 if (I == RestorePt2VirtMap.end())
319 return;
320 while (!I->second.empty()) {
321 unsigned virtReg = I->second.back();
322 I->second.pop_back();
323 addRestorePoint(virtReg, New);
324 }
325 RestorePt2VirtMap.erase(I);
326 }
327
Evan Cheng14cc83f2008-03-11 07:19:34 +0000328 /// @brief records that the specified physical register must be spilled
329 /// around the specified machine instr.
330 void addEmergencySpill(unsigned PhysReg, MachineInstr *MI) {
331 if (EmergencySpillMap.find(MI) != EmergencySpillMap.end())
332 EmergencySpillMap[MI].push_back(PhysReg);
333 else {
334 std::vector<unsigned> PhysRegs;
335 PhysRegs.push_back(PhysReg);
336 EmergencySpillMap.insert(std::make_pair(MI, PhysRegs));
337 }
338 }
339
340 /// @brief returns true if one or more physical registers must be spilled
341 /// around the specified instruction.
342 bool hasEmergencySpills(MachineInstr *MI) const {
343 return EmergencySpillMap.find(MI) != EmergencySpillMap.end();
344 }
345
346 /// @brief returns the physical registers to be spilled and restored around
347 /// the instruction.
348 std::vector<unsigned> &getEmergencySpills(MachineInstr *MI) {
349 return EmergencySpillMap[MI];
350 }
351
Evan Cheng1eeb2ef2008-03-11 21:34:46 +0000352 /// @brief - transfer emergency spill information from one instruction to
353 /// another.
354 void transferEmergencySpills(MachineInstr *Old, MachineInstr *New) {
355 std::map<MachineInstr*,std::vector<unsigned> >::iterator I =
356 EmergencySpillMap.find(Old);
357 if (I == EmergencySpillMap.end())
358 return;
359 while (!I->second.empty()) {
360 unsigned virtReg = I->second.back();
361 I->second.pop_back();
362 addEmergencySpill(virtReg, New);
363 }
364 EmergencySpillMap.erase(I);
365 }
366
Evan Cheng14cc83f2008-03-11 07:19:34 +0000367 /// @brief return or get a emergency spill slot for the register class.
368 int getEmergencySpillSlot(const TargetRegisterClass *RC);
369
Evan Chengda872532008-02-27 03:04:06 +0000370 /// @brief Return lowest spill slot index.
371 int getLowSpillSlot() const {
372 return LowSpillSlot;
373 }
374
375 /// @brief Return highest spill slot index.
376 int getHighSpillSlot() const {
377 return HighSpillSlot;
378 }
379
380 /// @brief Records a spill slot use.
381 void addSpillSlotUse(int FrameIndex, MachineInstr *MI);
382
383 /// @brief Returns true if spill slot has been used.
384 bool isSpillSlotUsed(int FrameIndex) const {
385 assert(FrameIndex >= 0 && "Spill slot index should not be negative!");
386 return !SpillSlotToUsesMap[FrameIndex-LowSpillSlot].empty();
387 }
388
Evan Cheng7b88cbc2008-04-11 17:53:36 +0000389 /// @brief Mark the specified register as being implicitly defined.
390 void setIsImplicitlyDefined(unsigned VirtReg) {
391 ImplicitDefed.set(VirtReg-TargetRegisterInfo::FirstVirtualRegister);
392 }
393
394 /// @brief Returns true if the virtual register is implicitly defined.
395 bool isImplicitlyDefined(unsigned VirtReg) const {
396 return ImplicitDefed[VirtReg-TargetRegisterInfo::FirstVirtualRegister];
397 }
398
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 /// @brief Updates information about the specified virtual register's value
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000400 /// folded into newMI machine instruction.
401 void virtFolded(unsigned VirtReg, MachineInstr *OldMI, MachineInstr *NewMI,
402 ModRef MRInfo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
Evan Chengf3255842007-10-13 02:50:24 +0000404 /// @brief Updates information about the specified virtual register's value
405 /// folded into the specified machine instruction.
406 void virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo);
407
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 /// @brief returns the virtual registers' values folded in memory
409 /// operands of this instruction
410 std::pair<MI2VirtMapTy::const_iterator, MI2VirtMapTy::const_iterator>
411 getFoldedVirts(MachineInstr* MI) const {
412 return MI2VirtMap.equal_range(MI);
413 }
414
Evan Cheng91e32d02007-11-28 01:28:46 +0000415 /// RemoveMachineInstrFromMaps - MI is being erased, remove it from the
416 /// the folded instruction map and spill point map.
Evan Chengda872532008-02-27 03:04:06 +0000417 void RemoveMachineInstrFromMaps(MachineInstr *MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418
419 void print(std::ostream &OS) const;
420 void print(std::ostream *OS) const { if (OS) print(*OS); }
421 void dump() const;
422 };
423
424 inline std::ostream *operator<<(std::ostream *OS, const VirtRegMap &VRM) {
425 VRM.print(OS);
426 return OS;
427 }
428 inline std::ostream &operator<<(std::ostream &OS, const VirtRegMap &VRM) {
429 VRM.print(OS);
430 return OS;
431 }
432
433 /// Spiller interface: Implementations of this interface assign spilled
434 /// virtual registers to stack slots, rewriting the code.
435 struct Spiller {
436 virtual ~Spiller();
437 virtual bool runOnMachineFunction(MachineFunction &MF,
438 VirtRegMap &VRM) = 0;
439 };
440
441 /// createSpiller - Create an return a spiller object, as specified on the
442 /// command line.
443 Spiller* createSpiller();
444
445} // End llvm namespace
446
447#endif