blob: 7fbb1f2380d8b427a7f82f1ea09335d3122a38f9 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000018#include "ARMRegisterInfo.h"
19#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
21#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Instructions.h"
25#include "llvm/IntrinsicInst.h"
26#include "llvm/CodeGen/Analysis.h"
27#include "llvm/CodeGen/FastISel.h"
28#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/MachineConstantPool.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000035#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Target/TargetOptions.h"
43using namespace llvm;
44
Eric Christopher038fea52010-08-17 00:46:57 +000045static cl::opt<bool>
46EnableARMFastISel("arm-fast-isel",
47 cl::desc("Turn on experimental ARM fast-isel support"),
48 cl::init(false), cl::Hidden);
49
Eric Christopherab695882010-07-21 22:26:11 +000050namespace {
51
52class ARMFastISel : public FastISel {
53
54 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
55 /// make the right decision when generating code for different targets.
56 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000057 const TargetMachine &TM;
58 const TargetInstrInfo &TII;
59 const TargetLowering &TLI;
Eric Christopher7fe55b72010-08-23 22:32:45 +000060 const ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000061
Eric Christophereaa204b2010-09-02 01:39:14 +000062 // Convenience variable to avoid checking all the time.
63 bool isThumb;
64
Eric Christopherab695882010-07-21 22:26:11 +000065 public:
Eric Christopher0fe7d542010-08-17 01:25:29 +000066 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
67 : FastISel(funcInfo),
68 TM(funcInfo.MF->getTarget()),
69 TII(*TM.getInstrInfo()),
70 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000071 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000072 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +000073 isThumb = AFI->isThumbFunction();
Eric Christopherab695882010-07-21 22:26:11 +000074 }
75
Eric Christophercb592292010-08-20 00:20:31 +000076 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +000077 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
78 const TargetRegisterClass *RC);
79 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
80 const TargetRegisterClass *RC,
81 unsigned Op0, bool Op0IsKill);
82 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
83 const TargetRegisterClass *RC,
84 unsigned Op0, bool Op0IsKill,
85 unsigned Op1, bool Op1IsKill);
86 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
87 const TargetRegisterClass *RC,
88 unsigned Op0, bool Op0IsKill,
89 uint64_t Imm);
90 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
91 const TargetRegisterClass *RC,
92 unsigned Op0, bool Op0IsKill,
93 const ConstantFP *FPImm);
94 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
95 const TargetRegisterClass *RC,
96 uint64_t Imm);
97 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
98 const TargetRegisterClass *RC,
99 unsigned Op0, bool Op0IsKill,
100 unsigned Op1, bool Op1IsKill,
101 uint64_t Imm);
102 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
103 unsigned Op0, bool Op0IsKill,
104 uint32_t Idx);
Eric Christophercb592292010-08-20 00:20:31 +0000105
106 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000107 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000108 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherab695882010-07-21 22:26:11 +0000109
110 #include "ARMGenFastISel.inc"
Eric Christopher83007122010-08-23 21:44:12 +0000111
112 // Instruction selection routines.
113 virtual bool ARMSelectLoad(const Instruction *I);
Eric Christopher543cf052010-09-01 22:16:27 +0000114 virtual bool ARMSelectStore(const Instruction *I);
Eric Christophere5734102010-09-03 00:35:47 +0000115 virtual bool ARMSelectBranch(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000116
Eric Christopher83007122010-08-23 21:44:12 +0000117 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000118 private:
Eric Christopherb1cc8482010-08-25 07:23:49 +0000119 bool isTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000120 bool isLoadTypeLegal(const Type *Ty, EVT &VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000121 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, unsigned Reg, int Offset);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000122 bool ARMEmitStore(EVT VT, unsigned SrcReg, unsigned Reg, int Offset);
Eric Christopher30b66332010-09-08 21:49:50 +0000123 bool ARMLoadAlloca(const Instruction *I, EVT VT);
124 bool ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT);
Eric Christophercb0b04b2010-08-24 00:07:24 +0000125 bool ARMComputeRegOffset(const Value *Obj, unsigned &Reg, int &Offset);
Eric Christopher83007122010-08-23 21:44:12 +0000126
Eric Christopher456144e2010-08-19 00:37:05 +0000127 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
128 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
129};
Eric Christopherab695882010-07-21 22:26:11 +0000130
131} // end anonymous namespace
132
133// #include "ARMGenCallingConv.inc"
134
Eric Christopher456144e2010-08-19 00:37:05 +0000135// DefinesOptionalPredicate - This is different from DefinesPredicate in that
136// we don't care about implicit defs here, just places we'll need to add a
137// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
138bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
139 const TargetInstrDesc &TID = MI->getDesc();
140 if (!TID.hasOptionalDef())
141 return false;
142
143 // Look to see if our OptionalDef is defining CPSR or CCR.
144 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
145 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000146 if (!MO.isReg() || !MO.isDef()) continue;
147 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000148 *CPSR = true;
149 }
150 return true;
151}
152
153// If the machine is predicable go ahead and add the predicate operands, if
154// it needs default CC operands add those.
155const MachineInstrBuilder &
156ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
157 MachineInstr *MI = &*MIB;
158
159 // Do we use a predicate?
160 if (TII.isPredicable(MI))
161 AddDefaultPred(MIB);
162
163 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
164 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000165 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000166 if (DefinesOptionalPredicate(MI, &CPSR)) {
167 if (CPSR)
168 AddDefaultT1CC(MIB);
169 else
170 AddDefaultCC(MIB);
171 }
172 return MIB;
173}
174
Eric Christopher0fe7d542010-08-17 01:25:29 +0000175unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
176 const TargetRegisterClass* RC) {
177 unsigned ResultReg = createResultReg(RC);
178 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
179
Eric Christopher456144e2010-08-19 00:37:05 +0000180 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000181 return ResultReg;
182}
183
184unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
185 const TargetRegisterClass *RC,
186 unsigned Op0, bool Op0IsKill) {
187 unsigned ResultReg = createResultReg(RC);
188 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
189
190 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000191 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000192 .addReg(Op0, Op0IsKill * RegState::Kill));
193 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000194 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000195 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000196 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000197 TII.get(TargetOpcode::COPY), ResultReg)
198 .addReg(II.ImplicitDefs[0]));
199 }
200 return ResultReg;
201}
202
203unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
204 const TargetRegisterClass *RC,
205 unsigned Op0, bool Op0IsKill,
206 unsigned Op1, bool Op1IsKill) {
207 unsigned ResultReg = createResultReg(RC);
208 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
209
210 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000211 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000212 .addReg(Op0, Op0IsKill * RegState::Kill)
213 .addReg(Op1, Op1IsKill * RegState::Kill));
214 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000215 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000216 .addReg(Op0, Op0IsKill * RegState::Kill)
217 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000218 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000219 TII.get(TargetOpcode::COPY), ResultReg)
220 .addReg(II.ImplicitDefs[0]));
221 }
222 return ResultReg;
223}
224
225unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
226 const TargetRegisterClass *RC,
227 unsigned Op0, bool Op0IsKill,
228 uint64_t Imm) {
229 unsigned ResultReg = createResultReg(RC);
230 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
231
232 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000233 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000234 .addReg(Op0, Op0IsKill * RegState::Kill)
235 .addImm(Imm));
236 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000237 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000238 .addReg(Op0, Op0IsKill * RegState::Kill)
239 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000240 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000241 TII.get(TargetOpcode::COPY), ResultReg)
242 .addReg(II.ImplicitDefs[0]));
243 }
244 return ResultReg;
245}
246
247unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
248 const TargetRegisterClass *RC,
249 unsigned Op0, bool Op0IsKill,
250 const ConstantFP *FPImm) {
251 unsigned ResultReg = createResultReg(RC);
252 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
253
254 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000255 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000256 .addReg(Op0, Op0IsKill * RegState::Kill)
257 .addFPImm(FPImm));
258 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000259 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000260 .addReg(Op0, Op0IsKill * RegState::Kill)
261 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000262 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000263 TII.get(TargetOpcode::COPY), ResultReg)
264 .addReg(II.ImplicitDefs[0]));
265 }
266 return ResultReg;
267}
268
269unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
270 const TargetRegisterClass *RC,
271 unsigned Op0, bool Op0IsKill,
272 unsigned Op1, bool Op1IsKill,
273 uint64_t Imm) {
274 unsigned ResultReg = createResultReg(RC);
275 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
276
277 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000278 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000279 .addReg(Op0, Op0IsKill * RegState::Kill)
280 .addReg(Op1, Op1IsKill * RegState::Kill)
281 .addImm(Imm));
282 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000283 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000284 .addReg(Op0, Op0IsKill * RegState::Kill)
285 .addReg(Op1, Op1IsKill * RegState::Kill)
286 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288 TII.get(TargetOpcode::COPY), ResultReg)
289 .addReg(II.ImplicitDefs[0]));
290 }
291 return ResultReg;
292}
293
294unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
295 const TargetRegisterClass *RC,
296 uint64_t Imm) {
297 unsigned ResultReg = createResultReg(RC);
298 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
299
300 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302 .addImm(Imm));
303 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 TII.get(TargetOpcode::COPY), ResultReg)
308 .addReg(II.ImplicitDefs[0]));
309 }
310 return ResultReg;
311}
312
313unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
314 unsigned Op0, bool Op0IsKill,
315 uint32_t Idx) {
316 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
317 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
318 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000319 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000320 DL, TII.get(TargetOpcode::COPY), ResultReg)
321 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
322 return ResultReg;
323}
324
Eric Christopher1b61ef42010-09-02 01:48:11 +0000325unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Eric Christopher56d2b722010-09-02 23:43:26 +0000326 EVT VT = TLI.getValueType(C->getType(), true);
327
328 // Only handle simple types.
329 if (!VT.isSimple()) return 0;
Eric Christopher845c5752010-09-08 18:56:34 +0000330
331 // Handle double width floating point?
332 if (VT.getSimpleVT().SimpleTy == MVT::f64) return 0;
Eric Christopher56d2b722010-09-02 23:43:26 +0000333
Eric Christopher845c5752010-09-08 18:56:34 +0000334 // TODO: Theoretically we could materialize fp constants directly with
335 // instructions from VFP3.
Eric Christopher56d2b722010-09-02 23:43:26 +0000336
337 // MachineConstantPool wants an explicit alignment.
338 unsigned Align = TD.getPrefTypeAlignment(C->getType());
339 if (Align == 0) {
340 // TODO: Figure out if this is correct.
341 Align = TD.getTypeAllocSize(C->getType());
342 }
343 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
344
Eric Christopher845c5752010-09-08 18:56:34 +0000345 unsigned DestReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christopher56d2b722010-09-02 23:43:26 +0000346 if (isThumb)
347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
348 TII.get(ARM::t2LDRpci))
349 .addReg(DestReg).addConstantPoolIndex(Idx));
350 else
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
352 TII.get(ARM::LDRcp))
Eric Christopher845c5752010-09-08 18:56:34 +0000353 .addReg(DestReg).addConstantPoolIndex(Idx)
Eric Christopher56d2b722010-09-02 23:43:26 +0000354 .addReg(0).addImm(0));
Eric Christopher845c5752010-09-08 18:56:34 +0000355
356 // If we have a floating point constant we expect it in a floating point
357 // register.
358 // TODO: Make this use ARMBaseInstrInfo::copyPhysReg.
359 if (C->getType()->isFloatTy()) {
360 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
362 TII.get(ARM::VMOVRS), MoveReg)
363 .addReg(DestReg));
364 return MoveReg;
365 }
Eric Christopher56d2b722010-09-02 23:43:26 +0000366
367 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000368}
369
Eric Christopherb1cc8482010-08-25 07:23:49 +0000370bool ARMFastISel::isTypeLegal(const Type *Ty, EVT &VT) {
371 VT = TLI.getValueType(Ty, true);
372
373 // Only handle simple types.
374 if (VT == MVT::Other || !VT.isSimple()) return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000375
Eric Christopherdc908042010-08-31 01:28:42 +0000376 // Handle all legal types, i.e. a register that will directly hold this
377 // value.
378 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000379}
380
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000381bool ARMFastISel::isLoadTypeLegal(const Type *Ty, EVT &VT) {
382 if (isTypeLegal(Ty, VT)) return true;
383
384 // If this is a type than can be sign or zero-extended to a basic operation
385 // go ahead and accept it now.
386 if (VT == MVT::i8 || VT == MVT::i16)
387 return true;
388
389 return false;
390}
391
Eric Christophercb0b04b2010-08-24 00:07:24 +0000392// Computes the Reg+Offset to get to an object.
393bool ARMFastISel::ARMComputeRegOffset(const Value *Obj, unsigned &Reg,
Eric Christopher83007122010-08-23 21:44:12 +0000394 int &Offset) {
395 // Some boilerplate from the X86 FastISel.
396 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000397 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000398 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000399 // Don't walk into other basic blocks; it's possible we haven't
400 // visited them yet, so the instructions may not yet be assigned
401 // virtual registers.
402 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
403 return false;
404
405 Opcode = I->getOpcode();
406 U = I;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000407 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000408 Opcode = C->getOpcode();
409 U = C;
410 }
411
Eric Christophercb0b04b2010-08-24 00:07:24 +0000412 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000413 if (Ty->getAddressSpace() > 255)
414 // Fast instruction selection doesn't support the special
415 // address spaces.
416 return false;
417
418 switch (Opcode) {
419 default:
420 //errs() << "Failing Opcode is: " << *Op1 << "\n";
421 break;
422 case Instruction::Alloca: {
Eric Christopherf06f3092010-08-24 00:50:47 +0000423 assert(false && "Alloca should have been handled earlier!");
424 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000425 }
426 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000427
428 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
429 //errs() << "Failing GV is: " << GV << "\n";
Eric Christopherf06f3092010-08-24 00:50:47 +0000430 (void)GV;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000431 return false;
432 }
433
434 // Try to get this in a register if nothing else has worked.
435 Reg = getRegForValue(Obj);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000436 if (Reg == 0) return false;
437
438 // Since the offset may be too large for the load instruction
439 // get the reg+offset into a register.
440 // TODO: Verify the additions work, otherwise we'll need to add the
441 // offset instead of 0 to the instructions and do all sorts of operand
442 // munging.
443 // TODO: Optimize this somewhat.
444 if (Offset != 0) {
445 ARMCC::CondCodes Pred = ARMCC::AL;
446 unsigned PredReg = 0;
447
Eric Christophereaa204b2010-09-02 01:39:14 +0000448 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000449 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
450 Reg, Reg, Offset, Pred, PredReg,
451 static_cast<const ARMBaseInstrInfo&>(TII));
452 else {
453 assert(AFI->isThumb2Function());
454 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
455 Reg, Reg, Offset, Pred, PredReg,
456 static_cast<const ARMBaseInstrInfo&>(TII));
457 }
458 }
459
460 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000461}
462
Eric Christopher30b66332010-09-08 21:49:50 +0000463bool ARMFastISel::ARMLoadAlloca(const Instruction *I, EVT VT) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000464 Value *Op0 = I->getOperand(0);
465
466 // Verify it's an alloca.
Eric Christophere24d66f2010-08-24 22:07:27 +0000467 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op0)) {
468 DenseMap<const AllocaInst*, int>::iterator SI =
469 FuncInfo.StaticAllocaMap.find(AI);
Eric Christopherf06f3092010-08-24 00:50:47 +0000470
Eric Christophere24d66f2010-08-24 22:07:27 +0000471 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000472 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000473 unsigned ResultReg = createResultReg(RC);
Eric Christophere24d66f2010-08-24 22:07:27 +0000474 TII.loadRegFromStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopherb1cc8482010-08-25 07:23:49 +0000475 ResultReg, SI->second, RC,
Eric Christophere24d66f2010-08-24 22:07:27 +0000476 TM.getRegisterInfo());
477 UpdateValueMap(I, ResultReg);
478 return true;
479 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000480 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000481 return false;
482}
483
Eric Christopherb1cc8482010-08-25 07:23:49 +0000484bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg,
485 unsigned Reg, int Offset) {
486
487 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000488 unsigned Opc;
489
Eric Christopherb1cc8482010-08-25 07:23:49 +0000490 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher548d1bb2010-08-30 23:48:26 +0000491 default:
492 assert(false && "Trying to emit for an unhandled type!");
493 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000494 case MVT::i16:
495 Opc = isThumb ? ARM::tLDRH : ARM::LDRH;
496 VT = MVT::i32;
497 break;
498 case MVT::i8:
499 Opc = isThumb ? ARM::tLDRB : ARM::LDRB;
500 VT = MVT::i32;
501 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000502 case MVT::i32:
503 Opc = isThumb ? ARM::tLDR : ARM::LDR;
504 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000505 }
Eric Christopherdc908042010-08-31 01:28:42 +0000506
507 ResultReg = createResultReg(TLI.getRegClassFor(VT));
508
509 // TODO: Fix the Addressing modes so that these can share some code.
510 // Since this is a Thumb1 load this will work in Thumb1 or 2 mode.
511 if (isThumb)
512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
513 TII.get(Opc), ResultReg)
514 .addReg(Reg).addImm(Offset).addReg(0));
515 else
516 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
517 TII.get(Opc), ResultReg)
518 .addReg(Reg).addReg(0).addImm(Offset));
519
520 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000521}
522
Eric Christopher30b66332010-09-08 21:49:50 +0000523bool ARMFastISel::ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT){
Eric Christopher543cf052010-09-01 22:16:27 +0000524 Value *Op1 = I->getOperand(1);
525
526 // Verify it's an alloca.
527 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op1)) {
528 DenseMap<const AllocaInst*, int>::iterator SI =
529 FuncInfo.StaticAllocaMap.find(AI);
530
531 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000532 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000533 assert(SrcReg != 0 && "Nothing to store!");
Eric Christopher543cf052010-09-01 22:16:27 +0000534 TII.storeRegToStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000535 SrcReg, true /*isKill*/, SI->second, RC,
Eric Christopher543cf052010-09-01 22:16:27 +0000536 TM.getRegisterInfo());
537 return true;
538 }
539 }
540 return false;
541}
542
Eric Christopher318b6ee2010-09-02 00:53:56 +0000543bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg,
544 unsigned DstReg, int Offset) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000545 unsigned StrOpc;
546 switch (VT.getSimpleVT().SimpleTy) {
547 default: return false;
548 case MVT::i1:
549 case MVT::i8: StrOpc = isThumb ? ARM::tSTRB : ARM::STRB; break;
550 case MVT::i16: StrOpc = isThumb ? ARM::tSTRH : ARM::STRH; break;
551 case MVT::i32: StrOpc = isThumb ? ARM::tSTR : ARM::STR; break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000552 case MVT::f32:
553 if (!Subtarget->hasVFP2()) return false;
554 StrOpc = ARM::VSTRS;
555 break;
556 case MVT::f64:
557 if (!Subtarget->hasVFP2()) return false;
558 StrOpc = ARM::VSTRD;
559 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000560 }
561
562 if (isThumb)
563 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
564 TII.get(StrOpc), SrcReg)
565 .addReg(DstReg).addImm(Offset).addReg(0));
566 else
567 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
568 TII.get(StrOpc), SrcReg)
569 .addReg(DstReg).addReg(0).addImm(Offset));
570
571 return true;
572}
573
574bool ARMFastISel::ARMSelectStore(const Instruction *I) {
575 Value *Op0 = I->getOperand(0);
576 unsigned SrcReg = 0;
577
Eric Christopher543cf052010-09-01 22:16:27 +0000578 // Yay type legalization
579 EVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000580 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000581 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000582
Eric Christopher1b61ef42010-09-02 01:48:11 +0000583 // Get the value to be stored into a register.
584 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000585 if (SrcReg == 0)
586 return false;
587
588 // If we're an alloca we know we have a frame index and can emit the store
589 // quickly.
Eric Christopher30b66332010-09-08 21:49:50 +0000590 if (ARMStoreAlloca(I, SrcReg, VT))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000591 return true;
592
593 // Our register and offset with innocuous defaults.
594 unsigned Reg = 0;
595 int Offset = 0;
596
597 // See if we can handle this as Reg + Offset
598 if (!ARMComputeRegOffset(I->getOperand(1), Reg, Offset))
599 return false;
600
601 if (!ARMEmitStore(VT, SrcReg, Reg, Offset /* 0 */)) return false;
602
Eric Christopher543cf052010-09-01 22:16:27 +0000603 return false;
604
605}
606
Eric Christopher83007122010-08-23 21:44:12 +0000607bool ARMFastISel::ARMSelectLoad(const Instruction *I) {
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000608 // Verify we have a legal type before going any further.
609 EVT VT;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000610 if (!isLoadTypeLegal(I->getType(), VT))
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000611 return false;
612
Eric Christopher30b66332010-09-08 21:49:50 +0000613 // If we're an alloca we know we have a frame index and can emit the load
614 // directly in short order.
615 if (ARMLoadAlloca(I, VT))
616 return true;
617
Eric Christopher61c3f9a2010-08-25 08:43:57 +0000618 // Our register and offset with innocuous defaults.
619 unsigned Reg = 0;
620 int Offset = 0;
Eric Christopher8654c712010-08-23 23:14:31 +0000621
Eric Christopher83007122010-08-23 21:44:12 +0000622 // See if we can handle this as Reg + Offset
Eric Christophercb0b04b2010-08-24 00:07:24 +0000623 if (!ARMComputeRegOffset(I->getOperand(0), Reg, Offset))
Eric Christopher83007122010-08-23 21:44:12 +0000624 return false;
Eric Christopher1dfb4d32010-08-23 23:28:04 +0000625
Eric Christopherb1cc8482010-08-25 07:23:49 +0000626 unsigned ResultReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000627 if (!ARMEmitLoad(VT, ResultReg, Reg, Offset /* 0 */)) return false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000628
Eric Christopherf06f3092010-08-24 00:50:47 +0000629 UpdateValueMap(I, ResultReg);
Eric Christopher83007122010-08-23 21:44:12 +0000630 return true;
631}
632
Eric Christophere5734102010-09-03 00:35:47 +0000633bool ARMFastISel::ARMSelectBranch(const Instruction *I) {
634 const BranchInst *BI = cast<BranchInst>(I);
635 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
636 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
637
638 // Simple branch support.
639 unsigned CondReg = getRegForValue(BI->getCondition());
640 if (CondReg == 0) return false;
641
642 unsigned CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
643 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
644 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
645 .addReg(CondReg).addReg(CondReg));
646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
647 .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
648 FastEmitBranch(FBB, DL);
649 FuncInfo.MBB->addSuccessor(TBB);
650 return true;
651}
652
Eric Christopher56d2b722010-09-02 23:43:26 +0000653// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +0000654bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher7fe55b72010-08-23 22:32:45 +0000655 // No Thumb-1 for now.
Eric Christophereaa204b2010-09-02 01:39:14 +0000656 if (isThumb && !AFI->isThumb2Function()) return false;
Eric Christopher7fe55b72010-08-23 22:32:45 +0000657
Eric Christopherab695882010-07-21 22:26:11 +0000658 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +0000659 case Instruction::Load:
660 return ARMSelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +0000661 case Instruction::Store:
662 return ARMSelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +0000663 case Instruction::Br:
664 return ARMSelectBranch(I);
Eric Christopherab695882010-07-21 22:26:11 +0000665 default: break;
666 }
667 return false;
668}
669
670namespace llvm {
671 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopher038fea52010-08-17 00:46:57 +0000672 if (EnableARMFastISel) return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +0000673 return 0;
Eric Christopherab695882010-07-21 22:26:11 +0000674 }
675}