blob: 87a5aea0256274203dcce4e2bd6bb8d1c22d3f88 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000020#include "llvm/DerivedTypes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000027#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetRegisterInfo.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000031#include "llvm/Support/Compiler.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000033#include "llvm/ADT/DenseMap.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000036#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000037#include "llvm/ADT/SmallVector.h"
38#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039using namespace llvm;
40
41STATISTIC(NumLDMGened , "Number of ldm instructions generated");
42STATISTIC(NumSTMGened , "Number of stm instructions generated");
43STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
44STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000045STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000046STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
47STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
48STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
49STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
50STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
51STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000052
53/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
54/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000055
56namespace {
57 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000058 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000059 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000060
Evan Chenga8e29892007-01-19 07:51:42 +000061 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000062 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000063 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000064 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000065 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000066
67 virtual bool runOnMachineFunction(MachineFunction &Fn);
68
69 virtual const char *getPassName() const {
70 return "ARM load / store optimization pass";
71 }
72
73 private:
74 struct MemOpQueueEntry {
75 int Offset;
76 unsigned Position;
77 MachineBasicBlock::iterator MBBI;
78 bool Merged;
79 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
80 : Offset(o), Position(p), MBBI(i), Merged(false) {};
81 };
82 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
83 typedef MemOpQueue::iterator MemOpQueueIter;
84
Evan Cheng92549222009-06-05 19:08:58 +000085 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000086 int Offset, unsigned Base, bool BaseKill, int Opcode,
87 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
88 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5ba71882009-06-05 17:56:14 +000089 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
90 int Opcode, unsigned Size,
91 ARMCC::CondCodes Pred, unsigned PredReg,
92 unsigned Scratch, MemOpQueue &MemOps,
93 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +000094
Evan Cheng11788fd2007-03-08 02:55:08 +000095 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +000096 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +000098 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
99 MachineBasicBlock::iterator MBBI,
100 const TargetInstrInfo *TII,
101 bool &Advance,
102 MachineBasicBlock::iterator &I);
103 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
104 MachineBasicBlock::iterator MBBI,
105 bool &Advance,
106 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000107 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
108 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
109 };
Devang Patel19974732007-05-03 01:11:54 +0000110 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000111}
112
Evan Chenga8e29892007-01-19 07:51:42 +0000113static int getLoadStoreMultipleOpcode(int Opcode) {
114 switch (Opcode) {
115 case ARM::LDR:
116 NumLDMGened++;
117 return ARM::LDM;
118 case ARM::STR:
119 NumSTMGened++;
120 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000121 case ARM::t2LDRi8:
122 case ARM::t2LDRi12:
123 NumLDMGened++;
124 return ARM::t2LDM;
125 case ARM::t2STRi8:
126 case ARM::t2STRi12:
127 NumSTMGened++;
128 return ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000129 case ARM::FLDS:
130 NumFLDMGened++;
131 return ARM::FLDMS;
132 case ARM::FSTS:
133 NumFSTMGened++;
134 return ARM::FSTMS;
135 case ARM::FLDD:
136 NumFLDMGened++;
137 return ARM::FLDMD;
138 case ARM::FSTD:
139 NumFSTMGened++;
140 return ARM::FSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000141 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000142 }
143 return 0;
144}
145
Evan Cheng27934da2009-08-04 01:43:45 +0000146static bool isT2i32Load(unsigned Opc) {
147 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
148}
149
Evan Cheng45032f22009-07-09 23:11:34 +0000150static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000151 return Opc == ARM::LDR || isT2i32Load(Opc);
152}
153
154static bool isT2i32Store(unsigned Opc) {
155 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000156}
157
158static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000159 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000160}
161
Evan Cheng92549222009-06-05 19:08:58 +0000162/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000163/// registers in Regs as the register operands that would be loaded / stored.
164/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000165bool
Evan Cheng92549222009-06-05 19:08:58 +0000166ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000167 MachineBasicBlock::iterator MBBI,
168 int Offset, unsigned Base, bool BaseKill,
169 int Opcode, ARMCC::CondCodes Pred,
170 unsigned PredReg, unsigned Scratch, DebugLoc dl,
171 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000172 // Only a single register to load / store. Don't bother.
173 unsigned NumRegs = Regs.size();
174 if (NumRegs <= 1)
175 return false;
176
177 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000178 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000179 if (isAM4 && Offset == 4)
180 Mode = ARM_AM::ib;
181 else if (isAM4 && Offset == -4 * (int)NumRegs + 4)
182 Mode = ARM_AM::da;
183 else if (isAM4 && Offset == -4 * (int)NumRegs)
184 Mode = ARM_AM::db;
185 else if (Offset != 0) {
186 // If starting offset isn't zero, insert a MI to materialize a new base.
187 // But only do so if it is cost effective, i.e. merging more than two
188 // loads / stores.
189 if (NumRegs <= 2)
190 return false;
191
192 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000194 // If it is a load, then just use one of the destination register to
195 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000196 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000197 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000198 // Use the scratch register to use as a new base.
199 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000200 if (NewBase == 0)
201 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000202 }
Evan Cheng45032f22009-07-09 23:11:34 +0000203 int BaseOpc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 if (Offset < 0) {
Evan Cheng45032f22009-07-09 23:11:34 +0000205 BaseOpc = isThumb2 ? ARM::t2SUBri : ARM::SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Offset = - Offset;
207 }
Evan Cheng45032f22009-07-09 23:11:34 +0000208 int ImmedOffset = isThumb2
209 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
210 if (ImmedOffset == -1)
211 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000212 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000213
Dale Johannesenb6728402009-02-13 02:25:56 +0000214 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000215 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000216 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000217 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000218 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000219 }
220
221 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
Evan Cheng27934da2009-08-04 01:43:45 +0000222 bool isDef = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 Opcode = getLoadStoreMultipleOpcode(Opcode);
224 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000225 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000226 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000227 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000228 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000229 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000230 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000231 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000232 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000233 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
234 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000235
236 return true;
237}
238
Evan Chenga90f3402007-03-06 21:59:20 +0000239/// MergeLDR_STR - Merge a number of load / store instructions into one or more
240/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000241void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000242ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000243 unsigned Base, int Opcode, unsigned Size,
244 ARMCC::CondCodes Pred, unsigned PredReg,
245 unsigned Scratch, MemOpQueue &MemOps,
246 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000247 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 int Offset = MemOps[SIndex].Offset;
249 int SOffset = Offset;
250 unsigned Pos = MemOps[SIndex].Position;
251 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000252 DebugLoc dl = Loc->getDebugLoc();
253 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000254 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng87d59e42009-06-05 18:19:23 +0000255 bool isKill = Loc->getOperand(0).isKill();
Evan Cheng44bec522007-05-15 01:29:07 +0000256
257 SmallVector<std::pair<unsigned,bool>, 8> Regs;
Evan Chenga90f3402007-03-06 21:59:20 +0000258 Regs.push_back(std::make_pair(PReg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000259 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
260 int NewOffset = MemOps[i].Offset;
261 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
262 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga90f3402007-03-06 21:59:20 +0000263 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000264 // AM4 - register numbers in ascending order.
265 // AM5 - consecutive register numbers in ascending order.
266 if (NewOffset == Offset + (int)Size &&
267 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
268 Offset += Size;
Evan Chenga90f3402007-03-06 21:59:20 +0000269 Regs.push_back(std::make_pair(Reg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000270 PRegNum = RegNum;
271 } else {
272 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng92549222009-06-05 19:08:58 +0000273 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000274 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000275 Merges.push_back(prior(Loc));
276 for (unsigned j = SIndex; j < i; ++j) {
277 MBB.erase(MemOps[j].MBBI);
278 MemOps[j].Merged = true;
279 }
280 }
Evan Cheng5ba71882009-06-05 17:56:14 +0000281 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
282 MemOps, Merges);
283 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000284 }
285
286 if (MemOps[i].Position > Pos) {
287 Pos = MemOps[i].Position;
288 Loc = MemOps[i].MBBI;
289 }
290 }
291
Evan Chengfaa51072007-04-26 19:00:32 +0000292 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng92549222009-06-05 19:08:58 +0000293 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000294 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000295 Merges.push_back(prior(Loc));
296 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
297 MBB.erase(MemOps[i].MBBI);
298 MemOps[i].Merged = true;
299 }
300 }
301
Evan Cheng5ba71882009-06-05 17:56:14 +0000302 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000303}
304
Evan Cheng44bec522007-05-15 01:29:07 +0000305/// getInstrPredicate - If instruction is predicated, returns its predicate
Evan Cheng0e1d3792007-07-05 07:18:20 +0000306/// condition, otherwise returns AL. It also returns the condition code
307/// register by reference.
308static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000309 int PIdx = MI->findFirstPredOperandIdx();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000310 if (PIdx == -1) {
311 PredReg = 0;
312 return ARMCC::AL;
313 }
314
315 PredReg = MI->getOperand(PIdx+1).getReg();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000316 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000317}
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000320 unsigned Bytes, unsigned Limit,
321 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000322 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000323 if (!MI)
324 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000325 if (MI->getOpcode() != ARM::t2SUBri &&
326 MI->getOpcode() != ARM::SUBri)
327 return false;
328
329 // Make sure the offset fits in 8 bits.
330 if (Bytes <= 0 || (Limit && Bytes >= Limit))
331 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000332
333 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000334 MI->getOperand(1).getReg() == Base &&
Evan Cheng45032f22009-07-09 23:11:34 +0000335 MI->getOperand(2).getImm() == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000336 getInstrPredicate(MI, MyPredReg) == Pred &&
337 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000338}
339
340static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000341 unsigned Bytes, unsigned Limit,
342 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000343 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000344 if (!MI)
345 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000346 if (MI->getOpcode() != ARM::t2ADDri &&
347 MI->getOpcode() != ARM::ADDri)
348 return false;
349
350 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000351 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000352 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000353
354 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000355 MI->getOperand(1).getReg() == Base &&
Evan Cheng45032f22009-07-09 23:11:34 +0000356 MI->getOperand(2).getImm() == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000357 getInstrPredicate(MI, MyPredReg) == Pred &&
358 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000359}
360
361static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
362 switch (MI->getOpcode()) {
363 default: return 0;
364 case ARM::LDR:
365 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000366 case ARM::t2LDRi8:
367 case ARM::t2LDRi12:
368 case ARM::t2STRi8:
369 case ARM::t2STRi12:
Evan Chenga8e29892007-01-19 07:51:42 +0000370 case ARM::FLDS:
371 case ARM::FSTS:
372 return 4;
373 case ARM::FLDD:
374 case ARM::FSTD:
375 return 8;
376 case ARM::LDM:
377 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000378 case ARM::t2LDM:
379 case ARM::t2STM:
Evan Cheng0e1d3792007-07-05 07:18:20 +0000380 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000381 case ARM::FLDMS:
382 case ARM::FSTMS:
383 case ARM::FLDMD:
384 case ARM::FSTMD:
385 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
386 }
387}
388
Evan Cheng45032f22009-07-09 23:11:34 +0000389/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000390/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
391///
392/// stmia rn, <ra, rb, rc>
393/// rn := rn + 4 * 3;
394/// =>
395/// stmia rn!, <ra, rb, rc>
396///
397/// rn := rn - 4 * 3;
398/// ldmia rn, <ra, rb, rc>
399/// =>
400/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000401bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
402 MachineBasicBlock::iterator MBBI,
403 bool &Advance,
404 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000405 MachineInstr *MI = MBBI;
406 unsigned Base = MI->getOperand(0).getReg();
407 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000408 unsigned PredReg = 0;
409 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000410 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000411 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
412 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000413
414 if (isAM4) {
415 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
416 return false;
417
418 // Can't use the updating AM4 sub-mode if the base register is also a dest
419 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000420 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000421 if (MI->getOperand(i).getReg() == Base)
422 return false;
423 }
424
425 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
426 if (MBBI != MBB.begin()) {
427 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
428 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000429 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000430 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
431 MBB.erase(PrevMBBI);
432 return true;
433 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000434 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000435 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
436 MBB.erase(PrevMBBI);
437 return true;
438 }
439 }
440
441 if (MBBI != MBB.end()) {
442 MachineBasicBlock::iterator NextMBBI = next(MBBI);
443 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000444 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000445 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000446 if (NextMBBI == I) {
447 Advance = true;
448 ++I;
449 }
Evan Chenga8e29892007-01-19 07:51:42 +0000450 MBB.erase(NextMBBI);
451 return true;
452 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000453 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000454 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000455 if (NextMBBI == I) {
456 Advance = true;
457 ++I;
458 }
Evan Chenga8e29892007-01-19 07:51:42 +0000459 MBB.erase(NextMBBI);
460 return true;
461 }
462 }
463 } else {
464 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
465 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
466 return false;
467
468 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
469 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
470 if (MBBI != MBB.begin()) {
471 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
472 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000473 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000474 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
475 MBB.erase(PrevMBBI);
476 return true;
477 }
478 }
479
480 if (MBBI != MBB.end()) {
481 MachineBasicBlock::iterator NextMBBI = next(MBBI);
482 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000483 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000484 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chenge71bff72007-09-19 21:48:07 +0000485 if (NextMBBI == I) {
486 Advance = true;
487 ++I;
488 }
Evan Chenga8e29892007-01-19 07:51:42 +0000489 MBB.erase(NextMBBI);
490 }
491 return true;
492 }
493 }
494
495 return false;
496}
497
498static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
499 switch (Opc) {
500 case ARM::LDR: return ARM::LDR_PRE;
501 case ARM::STR: return ARM::STR_PRE;
502 case ARM::FLDS: return ARM::FLDMS;
503 case ARM::FLDD: return ARM::FLDMD;
504 case ARM::FSTS: return ARM::FSTMS;
505 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000506 case ARM::t2LDRi8:
507 case ARM::t2LDRi12:
508 return ARM::t2LDR_PRE;
509 case ARM::t2STRi8:
510 case ARM::t2STRi12:
511 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000512 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000513 }
514 return 0;
515}
516
517static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
518 switch (Opc) {
519 case ARM::LDR: return ARM::LDR_POST;
520 case ARM::STR: return ARM::STR_POST;
521 case ARM::FLDS: return ARM::FLDMS;
522 case ARM::FLDD: return ARM::FLDMD;
523 case ARM::FSTS: return ARM::FSTMS;
524 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000525 case ARM::t2LDRi8:
526 case ARM::t2LDRi12:
527 return ARM::t2LDR_POST;
528 case ARM::t2STRi8:
529 case ARM::t2STRi12:
530 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000531 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000532 }
533 return 0;
534}
535
Evan Cheng45032f22009-07-09 23:11:34 +0000536/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000537/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000538bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
539 MachineBasicBlock::iterator MBBI,
540 const TargetInstrInfo *TII,
541 bool &Advance,
542 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000543 MachineInstr *MI = MBBI;
544 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000545 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000546 unsigned Bytes = getLSMultipleTransferSize(MI);
547 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000548 DebugLoc dl = MI->getDebugLoc();
Evan Cheng27934da2009-08-04 01:43:45 +0000549 bool isAM5 = Opcode == ARM::FLDD || Opcode == ARM::FLDS ||
550 Opcode == ARM::FSTD || Opcode == ARM::FSTS;
Evan Chenga8e29892007-01-19 07:51:42 +0000551 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000552 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
553 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000554 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000555 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000556 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
557 if (MI->getOperand(2).getImm() != 0)
558 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000559
Evan Cheng45032f22009-07-09 23:11:34 +0000560 bool isLd = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Evan Chenga8e29892007-01-19 07:51:42 +0000561 // Can't do the merge if the destination register is the same as the would-be
562 // writeback register.
563 if (isLd && MI->getOperand(0).getReg() == Base)
564 return false;
565
Evan Cheng0e1d3792007-07-05 07:18:20 +0000566 unsigned PredReg = 0;
567 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000568 bool DoMerge = false;
569 ARM_AM::AddrOpc AddSub = ARM_AM::add;
570 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000571 // AM2 - 12 bits, thumb2 - 8 bits.
572 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000573 if (MBBI != MBB.begin()) {
574 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000575 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000576 DoMerge = true;
577 AddSub = ARM_AM::sub;
578 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000579 } else if (!isAM5 &&
580 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000581 DoMerge = true;
582 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
583 }
584 if (DoMerge)
585 MBB.erase(PrevMBBI);
586 }
587
588 if (!DoMerge && MBBI != MBB.end()) {
589 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000590 if (!isAM5 &&
591 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000592 DoMerge = true;
593 AddSub = ARM_AM::sub;
594 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000595 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000596 DoMerge = true;
597 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
598 }
Evan Chenge71bff72007-09-19 21:48:07 +0000599 if (DoMerge) {
600 if (NextMBBI == I) {
601 Advance = true;
602 ++I;
603 }
Evan Chenga8e29892007-01-19 07:51:42 +0000604 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000605 }
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
607
608 if (!DoMerge)
609 return false;
610
611 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
Evan Cheng27934da2009-08-04 01:43:45 +0000612 unsigned Offset = isAM5
613 ? ARM_AM::getAM5Opc((AddSub == ARM_AM::sub) ? ARM_AM::db : ARM_AM::ia,
614 true, isDPR ? 2 : 1)
615 : (isAM2
616 ? ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift)
617 : Bytes);
Evan Chenga8e29892007-01-19 07:51:42 +0000618 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000619 if (isAM5)
Evan Cheng44bec522007-05-15 01:29:07 +0000620 // FLDMS, FLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000621 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000622 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000623 .addImm(Offset).addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000624 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000625 else if (isAM2)
626 // LDR_PRE, LDR_POST,
627 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
628 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000629 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000630 else
Evan Cheng27934da2009-08-04 01:43:45 +0000631 // t2LDR_PRE, t2LDR_POST
632 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
633 .addReg(Base, RegState::Define)
634 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
635 } else {
636 MachineOperand &MO = MI->getOperand(0);
637 if (isAM5)
Evan Cheng44bec522007-05-15 01:29:07 +0000638 // FSTMS, FSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000639 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000640 .addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000641 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000642 else if (isAM2)
643 // STR_PRE, STR_POST
644 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
645 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
646 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
647 else
648 // t2STR_PRE, t2STR_POST
649 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
650 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
651 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000652 }
653 MBB.erase(MBBI);
654
655 return true;
656}
657
Evan Chengcc1c4272007-03-06 18:02:41 +0000658/// isMemoryOp - Returns true if instruction is a memory operations (that this
659/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000660static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000661 int Opcode = MI->getOpcode();
662 switch (Opcode) {
663 default: break;
664 case ARM::LDR:
665 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000666 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Evan Chengcc1c4272007-03-06 18:02:41 +0000667 case ARM::FLDS:
668 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000669 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000670 case ARM::FLDD:
671 case ARM::FSTD:
Dan Gohmand735b802008-10-03 15:45:36 +0000672 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000673 case ARM::t2LDRi8:
674 case ARM::t2LDRi12:
675 case ARM::t2STRi8:
676 case ARM::t2STRi12:
677 return true;
Evan Chengcc1c4272007-03-06 18:02:41 +0000678 }
679 return false;
680}
681
Evan Cheng11788fd2007-03-08 02:55:08 +0000682/// AdvanceRS - Advance register scavenger to just before the earliest memory
683/// op that is being merged.
684void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
685 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
686 unsigned Position = MemOps[0].Position;
687 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
688 if (MemOps[i].Position < Position) {
689 Position = MemOps[i].Position;
690 Loc = MemOps[i].MBBI;
691 }
692 }
693
694 if (Loc != MBB.begin())
695 RS->forward(prior(Loc));
696}
697
Evan Chenge7d6df72009-06-13 09:12:55 +0000698static int getMemoryOpOffset(const MachineInstr *MI) {
699 int Opcode = MI->getOpcode();
700 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000701 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000702 unsigned NumOperands = MI->getDesc().getNumOperands();
703 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000704
705 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
706 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
707 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
708 return OffField;
709
Evan Chenge7d6df72009-06-13 09:12:55 +0000710 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000711 ? ARM_AM::getAM2Offset(OffField)
712 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
713 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000714 if (isAM2) {
715 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
716 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000717 } else if (isAM3) {
718 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
719 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000720 } else {
721 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
722 Offset = -Offset;
723 }
724 return Offset;
725}
726
Evan Cheng358dec52009-06-15 08:28:29 +0000727static void InsertLDR_STR(MachineBasicBlock &MBB,
728 MachineBasicBlock::iterator &MBBI,
729 int OffImm, bool isDef,
730 DebugLoc dl, unsigned NewOpc,
Evan Cheng974fe5d2009-06-19 01:59:04 +0000731 unsigned Reg, bool RegDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000732 unsigned BaseReg, bool BaseKill,
733 unsigned OffReg, bool OffKill,
734 ARMCC::CondCodes Pred, unsigned PredReg,
735 const TargetInstrInfo *TII) {
736 unsigned Offset;
737 if (OffImm < 0)
738 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
739 else
740 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
741 if (isDef)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000742 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
743 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Cheng358dec52009-06-15 08:28:29 +0000744 .addReg(BaseReg, getKillRegState(BaseKill))
745 .addReg(OffReg, getKillRegState(OffKill))
746 .addImm(Offset)
747 .addImm(Pred).addReg(PredReg);
748 else
749 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000750 .addReg(Reg, getKillRegState(RegDeadKill))
Evan Cheng358dec52009-06-15 08:28:29 +0000751 .addReg(BaseReg, getKillRegState(BaseKill))
752 .addReg(OffReg, getKillRegState(OffKill))
753 .addImm(Offset)
754 .addImm(Pred).addReg(PredReg);
755}
756
757bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
758 MachineBasicBlock::iterator &MBBI) {
759 MachineInstr *MI = &*MBBI;
760 unsigned Opcode = MI->getOpcode();
761 if (Opcode == ARM::LDRD || Opcode == ARM::STRD) {
762 unsigned EvenReg = MI->getOperand(0).getReg();
763 unsigned OddReg = MI->getOperand(1).getReg();
764 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
765 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
766 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
767 return false;
768
Evan Chengf9f1da12009-06-18 02:04:01 +0000769 bool isLd = Opcode == ARM::LDRD;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000770 bool EvenDeadKill = isLd ?
771 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
772 bool OddDeadKill = isLd ?
773 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Cheng358dec52009-06-15 08:28:29 +0000774 const MachineOperand &BaseOp = MI->getOperand(2);
775 unsigned BaseReg = BaseOp.getReg();
776 bool BaseKill = BaseOp.isKill();
777 const MachineOperand &OffOp = MI->getOperand(3);
778 unsigned OffReg = OffOp.getReg();
779 bool OffKill = OffOp.isKill();
780 int OffImm = getMemoryOpOffset(MI);
781 unsigned PredReg = 0;
782 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
783
784 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
785 // Ascending register numbers and no offset. It's safe to change it to a
786 // ldm or stm.
787 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDM : ARM::STM;
Evan Chengf9f1da12009-06-18 02:04:01 +0000788 if (isLd) {
789 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
790 .addReg(BaseReg, getKillRegState(BaseKill))
791 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
792 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000793 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
794 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000795 ++NumLDRD2LDM;
796 } else {
797 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
798 .addReg(BaseReg, getKillRegState(BaseKill))
799 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
800 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000801 .addReg(EvenReg, getKillRegState(EvenDeadKill))
802 .addReg(OddReg, getKillRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000803 ++NumSTRD2STM;
804 }
Evan Cheng358dec52009-06-15 08:28:29 +0000805 } else {
806 // Split into two instructions.
807 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDR : ARM::STR;
808 DebugLoc dl = MBBI->getDebugLoc();
809 // If this is a load and base register is killed, it may have been
810 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000811 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000812 (BaseKill || OffKill) &&
813 (TRI->regsOverlap(EvenReg, BaseReg) ||
814 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
815 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
816 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Cheng974fe5d2009-06-19 01:59:04 +0000817 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, OddReg, OddDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000818 BaseReg, false, OffReg, false, Pred, PredReg, TII);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000819 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, EvenReg, EvenDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000820 BaseReg, BaseKill, OffReg, OffKill, Pred, PredReg, TII);
821 } else {
Evan Cheng974fe5d2009-06-19 01:59:04 +0000822 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
823 EvenReg, EvenDeadKill, BaseReg, false, OffReg, false,
824 Pred, PredReg, TII);
825 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
826 OddReg, OddDeadKill, BaseReg, BaseKill, OffReg, OffKill,
827 Pred, PredReg, TII);
Evan Cheng358dec52009-06-15 08:28:29 +0000828 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000829 if (isLd)
830 ++NumLDRD2LDR;
831 else
832 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000833 }
834
835 MBBI = prior(MBBI);
836 MBB.erase(MI);
837 }
838 return false;
839}
840
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
842/// ops of the same base and incrementing offset into LDM / STM ops.
843bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
844 unsigned NumMerges = 0;
845 unsigned NumMemOps = 0;
846 MemOpQueue MemOps;
847 unsigned CurrBase = 0;
848 int CurrOpc = -1;
849 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000850 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000851 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000852 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000853 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000854
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000855 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000856 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
857 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000858 if (FixInvalidRegPairOp(MBB, MBBI))
859 continue;
860
Evan Chenga8e29892007-01-19 07:51:42 +0000861 bool Advance = false;
862 bool TryMerge = false;
863 bool Clobber = false;
864
Evan Chengcc1c4272007-03-06 18:02:41 +0000865 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000866 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000867 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000868 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000869 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000870 unsigned PredReg = 0;
871 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000872 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000873 // Watch out for:
874 // r4 := ldr [r5]
875 // r5 := ldr [r5, #4]
876 // r6 := ldr [r5, #8]
877 //
878 // The second ldr has effectively broken the chain even though it
879 // looks like the later ldr(s) use the same base register. Try to
880 // merge the ldr's so far, including this one. But don't try to
881 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000882 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000883 if (CurrBase == 0 && !Clobber) {
884 // Start of a new chain.
885 CurrBase = Base;
886 CurrOpc = Opcode;
887 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000888 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000889 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000890 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
891 NumMemOps++;
892 Advance = true;
893 } else {
894 if (Clobber) {
895 TryMerge = true;
896 Advance = true;
897 }
898
Evan Cheng44bec522007-05-15 01:29:07 +0000899 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000900 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000901 // Continue adding to the queue.
902 if (Offset > MemOps.back().Offset) {
903 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
904 NumMemOps++;
905 Advance = true;
906 } else {
907 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
908 I != E; ++I) {
909 if (Offset < I->Offset) {
910 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
911 NumMemOps++;
912 Advance = true;
913 break;
914 } else if (Offset == I->Offset) {
915 // Collision! This can't be merged!
916 break;
917 }
918 }
919 }
920 }
921 }
922 }
923
924 if (Advance) {
925 ++Position;
926 ++MBBI;
927 } else
928 TryMerge = true;
929
930 if (TryMerge) {
931 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000932 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000933 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +0000934 AdvanceRS(MBB, MemOps);
Evan Cheng603b83e2007-03-07 20:30:36 +0000935 // Find a scratch register. Make sure it's a call clobbered register or
936 // a spilled callee-saved register.
Evan Cheng11788fd2007-03-08 02:55:08 +0000937 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true);
Evan Cheng603b83e2007-03-07 20:30:36 +0000938 if (!Scratch)
Evan Cheng11788fd2007-03-08 02:55:08 +0000939 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass,
940 AFI->getSpilledCSRegisters());
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000941 // Process the load / store instructions.
942 RS->forward(prior(MBBI));
943
944 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000945 Merges.clear();
946 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
947 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000948
Evan Chenga8e29892007-01-19 07:51:42 +0000949 // Try folding preceeding/trailing base inc/dec into the generated
950 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000951 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +0000952 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000953 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +0000954 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000956 // Try folding preceeding/trailing base inc/dec into those load/store
957 // that were not merged to form LDM/STM ops.
958 for (unsigned i = 0; i != NumMemOps; ++i)
959 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +0000960 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000961 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000962
963 // RS may be pointing to an instruction that's deleted.
964 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +0000965 } else if (NumMemOps == 1) {
966 // Try folding preceeding/trailing base inc/dec into the single
967 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +0000968 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +0000969 ++NumMerges;
970 RS->forward(prior(MBBI));
971 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000972 }
Evan Chenga8e29892007-01-19 07:51:42 +0000973
974 CurrBase = 0;
975 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +0000976 CurrSize = 0;
977 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000978 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000979 if (NumMemOps) {
980 MemOps.clear();
981 NumMemOps = 0;
982 }
983
984 // If iterator hasn't been advanced and this is not a memory op, skip it.
985 // It can't start a new chain anyway.
986 if (!Advance && !isMemOp && MBBI != E) {
987 ++Position;
988 ++MBBI;
989 }
990 }
991 }
992 return NumMerges > 0;
993}
994
Evan Chenge7d6df72009-06-13 09:12:55 +0000995namespace {
996 struct OffsetCompare {
997 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
998 int LOffset = getMemoryOpOffset(LHS);
999 int ROffset = getMemoryOpOffset(RHS);
1000 assert(LHS == RHS || LOffset != ROffset);
1001 return LOffset > ROffset;
1002 }
1003 };
1004}
1005
Evan Chenga8e29892007-01-19 07:51:42 +00001006/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1007/// (bx lr) into the preceeding stack restore so it directly restore the value
1008/// of LR into pc.
1009/// ldmfd sp!, {r7, lr}
1010/// bx lr
1011/// =>
1012/// ldmfd sp!, {r7, pc}
1013bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1014 if (MBB.empty()) return false;
1015
1016 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001017 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001018 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001019 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001020 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001021 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001022 if (MO.getReg() != ARM::LR)
1023 return false;
1024 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1025 PrevMI->setDesc(TII->get(NewOpc));
1026 MO.setReg(ARM::PC);
1027 MBB.erase(MBBI);
1028 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001029 }
1030 }
1031 return false;
1032}
1033
1034bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001035 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001036 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001037 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001038 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001039 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001040 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042 bool Modified = false;
1043 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1044 ++MFI) {
1045 MachineBasicBlock &MBB = *MFI;
1046 Modified |= LoadStoreMultipleOpti(MBB);
1047 Modified |= MergeReturnIntoLDM(MBB);
1048 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001049
1050 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001051 return Modified;
1052}
Evan Chenge7d6df72009-06-13 09:12:55 +00001053
1054
1055/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1056/// load / stores from consecutive locations close to make it more
1057/// likely they will be combined later.
1058
1059namespace {
1060 struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
1061 static char ID;
1062 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1063
Evan Cheng358dec52009-06-15 08:28:29 +00001064 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001065 const TargetInstrInfo *TII;
1066 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001067 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001068 MachineRegisterInfo *MRI;
1069
1070 virtual bool runOnMachineFunction(MachineFunction &Fn);
1071
1072 virtual const char *getPassName() const {
1073 return "ARM pre- register allocation load / store optimization pass";
1074 }
1075
1076 private:
Evan Chengd780f352009-06-15 20:54:56 +00001077 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1078 unsigned &NewOpc, unsigned &EvenReg,
1079 unsigned &OddReg, unsigned &BaseReg,
1080 unsigned &OffReg, unsigned &Offset,
1081 unsigned &PredReg, ARMCC::CondCodes &Pred);
Evan Chenge7d6df72009-06-13 09:12:55 +00001082 bool RescheduleOps(MachineBasicBlock *MBB,
1083 SmallVector<MachineInstr*, 4> &Ops,
1084 unsigned Base, bool isLd,
1085 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1086 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1087 };
1088 char ARMPreAllocLoadStoreOpt::ID = 0;
1089}
1090
1091bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001092 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001093 TII = Fn.getTarget().getInstrInfo();
1094 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001095 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001096 MRI = &Fn.getRegInfo();
1097
1098 bool Modified = false;
1099 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1100 ++MFI)
1101 Modified |= RescheduleLoadStoreInstrs(MFI);
1102
1103 return Modified;
1104}
1105
Evan Chengae69a2a2009-06-19 23:17:27 +00001106static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1107 MachineBasicBlock::iterator I,
1108 MachineBasicBlock::iterator E,
1109 SmallPtrSet<MachineInstr*, 4> &MemOps,
1110 SmallSet<unsigned, 4> &MemRegs,
1111 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001112 // Are there stores / loads / calls between them?
1113 // FIXME: This is overly conservative. We should make use of alias information
1114 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001115 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001116 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001117 if (MemOps.count(&*I))
1118 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001119 const TargetInstrDesc &TID = I->getDesc();
1120 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1121 return false;
1122 if (isLd && TID.mayStore())
1123 return false;
1124 if (!isLd) {
1125 if (TID.mayLoad())
1126 return false;
1127 // It's not safe to move the first 'str' down.
1128 // str r1, [r0]
1129 // strh r5, [r0]
1130 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001131 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001132 return false;
1133 }
1134 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1135 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001136 if (!MO.isReg())
1137 continue;
1138 unsigned Reg = MO.getReg();
1139 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001140 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001141 if (Reg != Base && !MemRegs.count(Reg))
1142 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001143 }
1144 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001145
1146 // Estimate register pressure increase due to the transformation.
1147 if (MemRegs.size() <= 4)
1148 // Ok if we are moving small number of instructions.
1149 return true;
1150 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001151}
1152
Evan Chengd780f352009-06-15 20:54:56 +00001153bool
1154ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1155 DebugLoc &dl,
1156 unsigned &NewOpc, unsigned &EvenReg,
1157 unsigned &OddReg, unsigned &BaseReg,
1158 unsigned &OffReg, unsigned &Offset,
1159 unsigned &PredReg,
1160 ARMCC::CondCodes &Pred) {
1161 // FIXME: FLDS / FSTS -> FLDD / FSTD
1162 unsigned Opcode = Op0->getOpcode();
1163 if (Opcode == ARM::LDR)
1164 NewOpc = ARM::LDRD;
1165 else if (Opcode == ARM::STR)
1166 NewOpc = ARM::STRD;
1167 else
1168 return 0;
1169
1170 // Must sure the base address satisfies i64 ld / st alignment requirement.
1171 if (!Op0->hasOneMemOperand() ||
1172 !Op0->memoperands_begin()->getValue() ||
1173 Op0->memoperands_begin()->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001174 return false;
1175
Evan Chengd780f352009-06-15 20:54:56 +00001176 unsigned Align = Op0->memoperands_begin()->getAlignment();
Evan Cheng358dec52009-06-15 08:28:29 +00001177 unsigned ReqAlign = STI->hasV6Ops()
1178 ? TD->getPrefTypeAlignment(Type::Int64Ty) : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001179 if (Align < ReqAlign)
1180 return false;
1181
1182 // Then make sure the immediate offset fits.
1183 int OffImm = getMemoryOpOffset(Op0);
1184 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1185 if (OffImm < 0) {
1186 AddSub = ARM_AM::sub;
1187 OffImm = - OffImm;
1188 }
1189 if (OffImm >= 256) // 8 bits
1190 return false;
1191 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
1192
1193 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001194 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001195 if (EvenReg == OddReg)
1196 return false;
1197 BaseReg = Op0->getOperand(1).getReg();
1198 OffReg = Op0->getOperand(2).getReg();
1199 Pred = getInstrPredicate(Op0, PredReg);
1200 dl = Op0->getDebugLoc();
1201 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001202}
1203
Evan Chenge7d6df72009-06-13 09:12:55 +00001204bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1205 SmallVector<MachineInstr*, 4> &Ops,
1206 unsigned Base, bool isLd,
1207 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1208 bool RetVal = false;
1209
1210 // Sort by offset (in reverse order).
1211 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1212
1213 // The loads / stores of the same base are in order. Scan them from first to
1214 // last and check for the followins:
1215 // 1. Any def of base.
1216 // 2. Any gaps.
1217 while (Ops.size() > 1) {
1218 unsigned FirstLoc = ~0U;
1219 unsigned LastLoc = 0;
1220 MachineInstr *FirstOp = 0;
1221 MachineInstr *LastOp = 0;
1222 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001223 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001224 unsigned LastBytes = 0;
1225 unsigned NumMove = 0;
1226 for (int i = Ops.size() - 1; i >= 0; --i) {
1227 MachineInstr *Op = Ops[i];
1228 unsigned Loc = MI2LocMap[Op];
1229 if (Loc <= FirstLoc) {
1230 FirstLoc = Loc;
1231 FirstOp = Op;
1232 }
1233 if (Loc >= LastLoc) {
1234 LastLoc = Loc;
1235 LastOp = Op;
1236 }
1237
Evan Chengf9f1da12009-06-18 02:04:01 +00001238 unsigned Opcode = Op->getOpcode();
1239 if (LastOpcode && Opcode != LastOpcode)
1240 break;
1241
Evan Chenge7d6df72009-06-13 09:12:55 +00001242 int Offset = getMemoryOpOffset(Op);
1243 unsigned Bytes = getLSMultipleTransferSize(Op);
1244 if (LastBytes) {
1245 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1246 break;
1247 }
1248 LastOffset = Offset;
1249 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001250 LastOpcode = Opcode;
Evan Chengae69a2a2009-06-19 23:17:27 +00001251 if (++NumMove == 8) // FIXME: Tune
Evan Chenge7d6df72009-06-13 09:12:55 +00001252 break;
1253 }
1254
1255 if (NumMove <= 1)
1256 Ops.pop_back();
1257 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001258 SmallPtrSet<MachineInstr*, 4> MemOps;
1259 SmallSet<unsigned, 4> MemRegs;
1260 for (int i = NumMove-1; i >= 0; --i) {
1261 MemOps.insert(Ops[i]);
1262 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1263 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001264
1265 // Be conservative, if the instructions are too far apart, don't
1266 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001267 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001268 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001269 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1270 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001271 if (!DoMove) {
1272 for (unsigned i = 0; i != NumMove; ++i)
1273 Ops.pop_back();
1274 } else {
1275 // This is the new location for the loads / stores.
1276 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001277 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001278 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001279
1280 // If we are moving a pair of loads / stores, see if it makes sense
1281 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001282 MachineInstr *Op0 = Ops.back();
1283 MachineInstr *Op1 = Ops[Ops.size()-2];
1284 unsigned EvenReg = 0, OddReg = 0;
1285 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1286 ARMCC::CondCodes Pred = ARMCC::AL;
1287 unsigned NewOpc = 0;
Evan Cheng358dec52009-06-15 08:28:29 +00001288 unsigned Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001289 DebugLoc dl;
1290 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1291 EvenReg, OddReg, BaseReg, OffReg,
1292 Offset, PredReg, Pred)) {
1293 Ops.pop_back();
1294 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001295
Evan Chengd780f352009-06-15 20:54:56 +00001296 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001297 if (isLd) {
Evan Chengd780f352009-06-15 20:54:56 +00001298 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001299 .addReg(EvenReg, RegState::Define)
1300 .addReg(OddReg, RegState::Define)
1301 .addReg(BaseReg).addReg(0).addImm(Offset)
1302 .addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001303 ++NumLDRDFormed;
1304 } else {
Evan Chengd780f352009-06-15 20:54:56 +00001305 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001306 .addReg(EvenReg)
1307 .addReg(OddReg)
1308 .addReg(BaseReg).addReg(0).addImm(Offset)
1309 .addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001310 ++NumSTRDFormed;
1311 }
1312 MBB->erase(Op0);
1313 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001314
1315 // Add register allocation hints to form register pairs.
1316 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1317 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001318 } else {
1319 for (unsigned i = 0; i != NumMove; ++i) {
1320 MachineInstr *Op = Ops.back();
1321 Ops.pop_back();
1322 MBB->splice(InsertPos, MBB, Op);
1323 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001324 }
1325
1326 NumLdStMoved += NumMove;
1327 RetVal = true;
1328 }
1329 }
1330 }
1331
1332 return RetVal;
1333}
1334
1335bool
1336ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1337 bool RetVal = false;
1338
1339 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1340 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1341 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1342 SmallVector<unsigned, 4> LdBases;
1343 SmallVector<unsigned, 4> StBases;
1344
1345 unsigned Loc = 0;
1346 MachineBasicBlock::iterator MBBI = MBB->begin();
1347 MachineBasicBlock::iterator E = MBB->end();
1348 while (MBBI != E) {
1349 for (; MBBI != E; ++MBBI) {
1350 MachineInstr *MI = MBBI;
1351 const TargetInstrDesc &TID = MI->getDesc();
1352 if (TID.isCall() || TID.isTerminator()) {
1353 // Stop at barriers.
1354 ++MBBI;
1355 break;
1356 }
1357
1358 MI2LocMap[MI] = Loc++;
1359 if (!isMemoryOp(MI))
1360 continue;
1361 unsigned PredReg = 0;
1362 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
1363 continue;
1364
1365 int Opcode = MI->getOpcode();
1366 bool isLd = Opcode == ARM::LDR ||
1367 Opcode == ARM::FLDS || Opcode == ARM::FLDD;
1368 unsigned Base = MI->getOperand(1).getReg();
1369 int Offset = getMemoryOpOffset(MI);
1370
1371 bool StopHere = false;
1372 if (isLd) {
1373 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1374 Base2LdsMap.find(Base);
1375 if (BI != Base2LdsMap.end()) {
1376 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1377 if (Offset == getMemoryOpOffset(BI->second[i])) {
1378 StopHere = true;
1379 break;
1380 }
1381 }
1382 if (!StopHere)
1383 BI->second.push_back(MI);
1384 } else {
1385 SmallVector<MachineInstr*, 4> MIs;
1386 MIs.push_back(MI);
1387 Base2LdsMap[Base] = MIs;
1388 LdBases.push_back(Base);
1389 }
1390 } else {
1391 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1392 Base2StsMap.find(Base);
1393 if (BI != Base2StsMap.end()) {
1394 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1395 if (Offset == getMemoryOpOffset(BI->second[i])) {
1396 StopHere = true;
1397 break;
1398 }
1399 }
1400 if (!StopHere)
1401 BI->second.push_back(MI);
1402 } else {
1403 SmallVector<MachineInstr*, 4> MIs;
1404 MIs.push_back(MI);
1405 Base2StsMap[Base] = MIs;
1406 StBases.push_back(Base);
1407 }
1408 }
1409
1410 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001411 // Found a duplicate (a base+offset combination that's seen earlier).
1412 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001413 --Loc;
1414 break;
1415 }
1416 }
1417
1418 // Re-schedule loads.
1419 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1420 unsigned Base = LdBases[i];
1421 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1422 if (Lds.size() > 1)
1423 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1424 }
1425
1426 // Re-schedule stores.
1427 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1428 unsigned Base = StBases[i];
1429 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1430 if (Sts.size() > 1)
1431 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1432 }
1433
1434 if (MBBI != E) {
1435 Base2LdsMap.clear();
1436 Base2StsMap.clear();
1437 LdBases.clear();
1438 StBases.clear();
1439 }
1440 }
1441
1442 return RetVal;
1443}
1444
1445
1446/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1447/// optimization pass.
1448FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1449 if (PreAlloc)
1450 return new ARMPreAllocLoadStoreOpt();
1451 return new ARMLoadStoreOpt();
1452}