blob: 9658f3bcba8b809f2b8a334e79d9c1e7d2a200e5 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbach94a552c2008-10-07 21:01:51 +000019#include "ARM.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020
21namespace llvm {
22 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach1feed042008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35 AddrModeMask = 0xf,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000036 AddrModeNone = 0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Cheng86a926a2008-11-05 18:35:52 +000042 AddrModeT1 = 6,
43 AddrModeT2 = 7,
44 AddrModeT4 = 8,
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
47 // Size* - Flags to keep track of the size of an instruction.
48 SizeShift = 4,
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
51 Size8Bytes = 2,
52 Size4Bytes = 3,
53 Size2Bytes = 4,
54
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
56 // and store ops
57 IndexModeShift = 7,
58 IndexModeMask = 3 << IndexModeShift,
59 IndexModePre = 1,
60 IndexModePost = 2,
61
Evan Cheng86a926a2008-11-05 18:35:52 +000062 //===------------------------------------------------------------------===//
63 // Misc flags.
64
65 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
66 // it doesn't have a Rn operand.
Evan Chengbe998242008-11-06 08:47:38 +000067 UnaryDP = 1 << 9,
Evan Cheng86a926a2008-11-05 18:35:52 +000068
69 //===------------------------------------------------------------------===//
70 // Instruction encoding formats.
71 //
Evan Chengbb786b32008-11-11 21:48:44 +000072 FormShift = 10,
73 FormMask = 0x1f << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000074
Raul Herbster85f45612007-08-30 23:34:14 +000075 // Pseudo instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000076 Pseudo = 0 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000077
Raul Herbster85f45612007-08-30 23:34:14 +000078 // Multiply instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000079 MulFrm = 1 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000080
Raul Herbster85f45612007-08-30 23:34:14 +000081 // Branch instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000082 BrFrm = 2 << FormShift,
83 BrMiscFrm = 3 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000084
Raul Herbster85f45612007-08-30 23:34:14 +000085 // Data Processing instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000086 DPFrm = 4 << FormShift,
87 DPSoRegFrm = 5 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000088
Raul Herbster85f45612007-08-30 23:34:14 +000089 // Load and Store
Evan Cheng9d2c9232008-11-13 23:36:57 +000090 LdFrm = 6 << FormShift,
91 StFrm = 7 << FormShift,
92 LdMiscFrm = 8 << FormShift,
93 StMiscFrm = 9 << FormShift,
94 LdStMulFrm = 10 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000095
Raul Herbster85f45612007-08-30 23:34:14 +000096 // Miscellaneous arithmetic instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000097 ArithMiscFrm = 11 << FormShift,
Evan Cheng37afa432008-11-06 22:15:19 +000098
99 // Extend instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +0000100 ExtFrm = 12 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000101
Evan Chengc63e15e2008-11-11 02:11:05 +0000102 // VFP formats
Evan Cheng9d2c9232008-11-13 23:36:57 +0000103 VFPUnaryFrm = 13 << FormShift,
104 VFPBinaryFrm = 14 << FormShift,
105 VFPConv1Frm = 15 << FormShift,
106 VFPConv2Frm = 16 << FormShift,
107 VFPConv3Frm = 17 << FormShift,
108 VFPConv4Frm = 18 << FormShift,
109 VFPConv5Frm = 19 << FormShift,
110 VFPLdStFrm = 20 << FormShift,
111 VFPLdStMulFrm = 21 << FormShift,
112 VFPMiscFrm = 22 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000113
Evan Chengc63e15e2008-11-11 02:11:05 +0000114 // Thumb format
Evan Cheng9d2c9232008-11-13 23:36:57 +0000115 ThumbFrm = 23 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000116
Bob Wilsone60fee02009-06-22 23:27:02 +0000117 // NEON format
118 NEONFrm = 24 << FormShift,
119 NEONGetLnFrm = 25 << FormShift,
120 NEONSetLnFrm = 26 << FormShift,
121 NEONDupFrm = 27 << FormShift,
122
Evan Cheng86a926a2008-11-05 18:35:52 +0000123 //===------------------------------------------------------------------===//
Raul Herbster85f45612007-08-30 23:34:14 +0000124 // Field shifts - such shifts are used to set field while generating
125 // machine instructions.
Evan Chengc63e15e2008-11-11 02:11:05 +0000126 M_BitShift = 5,
Evan Cheng9eba9112008-11-12 07:34:37 +0000127 ShiftImmShift = 5,
Evan Chengc2121a22008-11-07 01:41:35 +0000128 ShiftShift = 7,
Evan Chengc63e15e2008-11-11 02:11:05 +0000129 N_BitShift = 7,
Evan Cheng9eba9112008-11-12 07:34:37 +0000130 ImmHiShift = 8,
Evan Cheng37afa432008-11-06 22:15:19 +0000131 SoRotImmShift = 8,
132 RegRsShift = 8,
133 ExtRotImmShift = 10,
134 RegRdLoShift = 12,
135 RegRdShift = 12,
136 RegRdHiShift = 16,
137 RegRnShift = 16,
138 S_BitShift = 20,
139 W_BitShift = 21,
140 AM3_I_BitShift = 22,
Evan Chengc63e15e2008-11-11 02:11:05 +0000141 D_BitShift = 22,
Evan Cheng37afa432008-11-06 22:15:19 +0000142 U_BitShift = 23,
143 P_BitShift = 24,
144 I_BitShift = 25,
145 CondShift = 28
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 };
147}
148
Chris Lattnerd2fd6db2008-01-01 01:03:04 +0000149class ARMInstrInfo : public TargetInstrInfoImpl {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 const ARMRegisterInfo RI;
151public:
Dan Gohman40bd38e2008-03-25 22:06:05 +0000152 explicit ARMInstrInfo(const ARMSubtarget &STI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
154 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
155 /// such, whenever a client has an instance of instruction info, it should
156 /// always be able to get register info as well (through this method).
157 ///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000158 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159
Evan Chengf97496a2009-01-20 19:12:24 +0000160 /// Return true if the instruction is a register to register move and return
161 /// the source and dest operands and their sub-register indices by reference.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 virtual bool isMoveInstr(const MachineInstr &MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000163 unsigned &SrcReg, unsigned &DstReg,
164 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
165
Dan Gohman90feee22008-11-18 19:49:32 +0000166 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
167 int &FrameIndex) const;
168 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
169 int &FrameIndex) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170
Evan Cheng7d73efc2008-03-31 20:40:39 +0000171 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
172 unsigned DestReg, const MachineInstr *Orig) const;
173
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
175 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000176 LiveVariables *LV) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177
178 // Branch analysis.
179 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
180 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +0000181 SmallVectorImpl<MachineOperand> &Cond,
182 bool AllowModify) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
184 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
185 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000186 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson9fa72d92008-08-26 18:03:31 +0000187 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000188 MachineBasicBlock::iterator I,
189 unsigned DestReg, unsigned SrcReg,
190 const TargetRegisterClass *DestRC,
191 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000192 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
193 MachineBasicBlock::iterator MBBI,
194 unsigned SrcReg, bool isKill, int FrameIndex,
195 const TargetRegisterClass *RC) const;
196
197 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
198 SmallVectorImpl<MachineOperand> &Addr,
199 const TargetRegisterClass *RC,
200 SmallVectorImpl<MachineInstr*> &NewMIs) const;
201
202 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
203 MachineBasicBlock::iterator MBBI,
204 unsigned DestReg, int FrameIndex,
205 const TargetRegisterClass *RC) const;
206
207 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
208 SmallVectorImpl<MachineOperand> &Addr,
209 const TargetRegisterClass *RC,
210 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Anderson6690c7f2008-01-04 23:57:37 +0000211 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
212 MachineBasicBlock::iterator MI,
213 const std::vector<CalleeSavedInfo> &CSI) const;
214 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
215 MachineBasicBlock::iterator MI,
216 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000217
Dan Gohmanedc83d62008-12-03 18:43:12 +0000218 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
219 MachineInstr* MI,
220 const SmallVectorImpl<unsigned> &Ops,
221 int FrameIndex) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000222
Dan Gohmanedc83d62008-12-03 18:43:12 +0000223 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
224 MachineInstr* MI,
225 const SmallVectorImpl<unsigned> &Ops,
226 MachineInstr* LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +0000227 return 0;
228 }
229
Dan Gohman46b948e2008-10-16 01:49:15 +0000230 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
231 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000232
Dan Gohman46b948e2008-10-16 01:49:15 +0000233 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Andersond131b5b2008-08-14 22:49:33 +0000234 virtual
235 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237 // Predication support.
238 virtual bool isPredicated(const MachineInstr *MI) const;
239
Jim Grosbach320c1482008-10-07 19:05:35 +0000240 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
241 int PIdx = MI->findFirstPredOperandIdx();
242 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
243 : ARMCC::AL;
244 }
245
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 virtual
247 bool PredicateInstruction(MachineInstr *MI,
Owen Andersond131b5b2008-08-14 22:49:33 +0000248 const SmallVectorImpl<MachineOperand> &Pred) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
250 virtual
Owen Andersond131b5b2008-08-14 22:49:33 +0000251 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
252 const SmallVectorImpl<MachineOperand> &Pred2) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
254 virtual bool DefinesPredicate(MachineInstr *MI,
255 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000256
257 /// GetInstSize - Returns the size of the specified MachineInstr.
258 ///
259 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260};
261
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262}
263
264#endif