Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
| 16 | #include "ARMAddressingModes.h" |
| 17 | #include "ARMGenInstrInfo.inc" |
| 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 1636de9 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | 6690c7f | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chris Lattner | 621c44d | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCAsmInfo.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 25 | using namespace llvm; |
| 26 | |
Anton Korobeynikov | 65d16ea | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 27 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | eed9c14 | 2009-11-02 00:10:38 +0000 | [diff] [blame^] | 28 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | 65d16ea | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 29 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | |
Chris Lattner | 5f1fdb3 | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 31 | unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 32 | switch (Opc) { |
| 33 | default: break; |
| 34 | case ARM::LDR_PRE: |
| 35 | case ARM::LDR_POST: |
| 36 | return ARM::LDR; |
| 37 | case ARM::LDRH_PRE: |
| 38 | case ARM::LDRH_POST: |
| 39 | return ARM::LDRH; |
| 40 | case ARM::LDRB_PRE: |
| 41 | case ARM::LDRB_POST: |
| 42 | return ARM::LDRB; |
| 43 | case ARM::LDRSH_PRE: |
| 44 | case ARM::LDRSH_POST: |
| 45 | return ARM::LDRSH; |
| 46 | case ARM::LDRSB_PRE: |
| 47 | case ARM::LDRSB_POST: |
| 48 | return ARM::LDRSB; |
| 49 | case ARM::STR_PRE: |
| 50 | case ARM::STR_POST: |
| 51 | return ARM::STR; |
| 52 | case ARM::STRH_PRE: |
| 53 | case ARM::STRH_POST: |
| 54 | return ARM::STRH; |
| 55 | case ARM::STRB_PRE: |
| 56 | case ARM::STRB_POST: |
| 57 | return ARM::STRB; |
| 58 | } |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 59 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 60 | return 0; |
| 61 | } |
| 62 | |
Chris Lattner | 5f1fdb3 | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 63 | bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 64 | if (MBB.empty()) return false; |
Anton Korobeynikov | 65d16ea | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 65 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 66 | switch (MBB.back().getOpcode()) { |
| 67 | case ARM::BX_RET: // Return. |
| 68 | case ARM::LDM_RET: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 69 | case ARM::B: |
Bob Wilson | ea69865 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 70 | case ARM::BRIND: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 71 | case ARM::BR_JTr: // Jumptable branch. |
| 72 | case ARM::BR_JTm: // Jumptable branch through mem. |
| 73 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 74 | return true; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 75 | default: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 76 | break; |
Evan Cheng | e442808 | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 77 | } |
David Goodwin | aca520d | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 78 | |
| 79 | return false; |
| 80 | } |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 81 | |
| 82 | void ARMInstrInfo:: |
| 83 | reMaterialize(MachineBasicBlock &MBB, |
| 84 | MachineBasicBlock::iterator I, |
Evan Cheng | 463a3e4 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 85 | unsigned DestReg, unsigned SubIdx, |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 86 | const MachineInstr *Orig) const { |
| 87 | DebugLoc dl = Orig->getDebugLoc(); |
| 88 | if (Orig->getOpcode() == ARM::MOVi2pieces) { |
David Goodwin | 1f0bb99 | 2009-07-08 20:28:28 +0000 | [diff] [blame] | 89 | RI.emitLoadConstPool(MBB, I, dl, |
Evan Cheng | 463a3e4 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 90 | DestReg, SubIdx, |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 91 | Orig->getOperand(1).getImm(), |
| 92 | (ARMCC::CondCodes)Orig->getOperand(2).getImm(), |
| 93 | Orig->getOperand(3).getReg()); |
| 94 | return; |
| 95 | } |
| 96 | |
| 97 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
| 98 | MI->getOperand(0).setReg(DestReg); |
| 99 | MBB.insert(I, MI); |
| 100 | } |
Chris Lattner | 5f1fdb3 | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 101 | |