blob: 23ec2d76769e76226a87f1afd7f9e0a1231f5597 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "VirtRegMap.h"
Lang Hames7cf0bfd2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hames8d4e3032009-05-18 19:03:16 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Lang Hames4f49e0f2009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendling7a353b22009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include <algorithm>
41#include <set>
42#include <queue>
43#include <memory>
44#include <cmath>
Lang Hames86f6afb2009-06-02 16:53:25 +000045
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046using namespace llvm;
47
48STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng29b4cf62009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Evan Chengc5952452008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Cheng99dcc172008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 createLinearScanRegisterAllocator);
71
72namespace {
David Greenec71d1f02009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christopher1e8deaf2010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greenec71d1f02009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
90
Nick Lewycky492d06e2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 static char ID;
Owen Anderson75693222010-08-06 18:33:48 +000093 RALinScan() : MachineFunctionPass(ID) {
David Greenec71d1f02009-11-19 15:55:49 +000094 // Initialize the queue to record recently-used registers.
95 if (NumRecentlyUsedRegs > 0)
96 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greene197e2fc2009-11-20 21:13:27 +000097 RecentNext = RecentRegs.begin();
David Greenec71d1f02009-11-19 15:55:49 +000098 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099
100 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +0000101 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 private:
103 /// RelatedRegClasses - This structure is built the first time a function is
104 /// compiled, and keeps track of which register classes have registers that
105 /// belong to multiple classes or have aliases that are in other classes.
106 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +0000107 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
Evan Cheng29b4cf62009-04-20 08:01:12 +0000109 // NextReloadMap - For each register in the map, it maps to the another
110 // register which is defined by a reload from the same stack slot and
111 // both reloads are in the same basic block.
112 DenseMap<unsigned, unsigned> NextReloadMap;
113
114 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
115 // un-favored for allocation.
116 SmallSet<unsigned, 8> DowngradedRegs;
117
118 // DowngradeMap - A map from virtual registers to physical registers being
119 // downgraded for the virtual registers.
120 DenseMap<unsigned, unsigned> DowngradeMap;
121
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +0000123 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +0000125 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000126 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000127 BitVector allocatableRegs_;
Jim Grosbach76fd6272010-09-01 21:04:27 +0000128 BitVector reservedRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +0000130 LiveStacks* ls_;
Jakob Stoklund Olesene8e44e72010-07-19 18:41:20 +0000131 MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 /// handled_ - Intervals are added to the handled_ set in the order of their
134 /// start value. This is uses for backtracking.
135 std::vector<LiveInterval*> handled_;
136
137 /// fixed_ - Intervals that correspond to machine registers.
138 ///
139 IntervalPtrs fixed_;
140
141 /// active_ - Intervals that are currently being processed, and which have a
142 /// live range active for the current point.
143 IntervalPtrs active_;
144
145 /// inactive_ - Intervals that are currently being processed, but which have
146 /// a hold at the current point.
147 IntervalPtrs inactive_;
148
149 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000150 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151 greater_ptr<LiveInterval> > IntervalHeap;
152 IntervalHeap unhandled_;
Evan Cheng99aece72009-05-01 01:03:49 +0000153
154 /// regUse_ - Tracks register usage.
155 SmallVector<unsigned, 32> regUse_;
156 SmallVector<unsigned, 32> regUseBackUp_;
157
158 /// vrm_ - Tracks register assignments.
Owen Andersondd56ab72009-03-13 05:55:11 +0000159 VirtRegMap* vrm_;
Evan Cheng99aece72009-05-01 01:03:49 +0000160
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000161 std::auto_ptr<VirtRegRewriter> rewriter_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
Lang Hames8d4e3032009-05-18 19:03:16 +0000163 std::auto_ptr<Spiller> spiller_;
164
David Greenec71d1f02009-11-19 15:55:49 +0000165 // The queue of recently-used registers.
David Greene197e2fc2009-11-20 21:13:27 +0000166 SmallVector<unsigned, 4> RecentRegs;
167 SmallVector<unsigned, 4>::iterator RecentNext;
David Greenec71d1f02009-11-19 15:55:49 +0000168
169 // Record that we just picked this register.
170 void recordRecentlyUsed(unsigned reg) {
171 assert(reg != 0 && "Recently used register is NOREG!");
172 if (!RecentRegs.empty()) {
David Greene197e2fc2009-11-20 21:13:27 +0000173 *RecentNext++ = reg;
174 if (RecentNext == RecentRegs.end())
175 RecentNext = RecentRegs.begin();
David Greenec71d1f02009-11-19 15:55:49 +0000176 }
177 }
178
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 public:
180 virtual const char* getPassName() const {
181 return "Linear Scan Register Allocator";
182 }
183
184 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +0000185 AU.setPreservesCFG();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 AU.addRequired<LiveIntervals>();
Lang Hamesd6a717c2009-11-03 23:52:08 +0000187 AU.addPreserved<SlotIndexes>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000188 if (StrongPHIElim)
189 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000190 // Make sure PassManager knows which analyses to make available
191 // to coalescing and which analyses coalescing invalidates.
192 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hames4f49e0f2009-12-14 06:49:42 +0000193 AU.addRequired<CalculateSpillWeights>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000194 if (PreSplitIntervals)
195 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000196 AU.addRequired<LiveStacks>();
197 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000198 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000199 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000200 AU.addRequired<VirtRegMap>();
201 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000202 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 MachineFunctionPass::getAnalysisUsage(AU);
204 }
205
206 /// runOnMachineFunction - register allocate the whole function
207 bool runOnMachineFunction(MachineFunction&);
208
David Greenec71d1f02009-11-19 15:55:49 +0000209 // Determine if we skip this register due to its being recently used.
210 bool isRecentlyUsed(unsigned reg) const {
211 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
212 RecentRegs.end();
213 }
214
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 private:
216 /// linearScan - the linear scan algorithm
217 void linearScan();
218
219 /// initIntervalSets - initialize the interval sets.
220 ///
221 void initIntervalSets();
222
223 /// processActiveIntervals - expire old intervals and move non-overlapping
224 /// ones to the inactive list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000225 void processActiveIntervals(SlotIndex CurPoint);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227 /// processInactiveIntervals - expire old intervals and move overlapping
228 /// ones to the active list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000229 void processInactiveIntervals(SlotIndex CurPoint);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
Evan Cheng29b4cf62009-04-20 08:01:12 +0000231 /// hasNextReloadInterval - Return the next liveinterval that's being
232 /// defined by a reload from the same SS as the specified one.
233 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
234
235 /// DowngradeRegister - Downgrade a register for allocation.
236 void DowngradeRegister(LiveInterval *li, unsigned Reg);
237
238 /// UpgradeRegister - Upgrade a register for allocation.
239 void UpgradeRegister(unsigned Reg);
240
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 /// assignRegOrStackSlotAtInterval - assign a register if one
242 /// is available, or spill.
243 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
244
Evan Chengc8a4a882009-03-23 22:57:19 +0000245 void updateSpillWeights(std::vector<float> &Weights,
246 unsigned reg, float weight,
247 const TargetRegisterClass *RC);
248
Evan Chengc5952452008-06-20 21:45:16 +0000249 /// findIntervalsToSpill - Determine the intervals to spill for the
250 /// specified interval. It's passed the physical registers whose spill
251 /// weight is the lowest among all the registers whose live intervals
252 /// conflict with the interval.
253 void findIntervalsToSpill(LiveInterval *cur,
254 std::vector<std::pair<unsigned,float> > &Candidates,
255 unsigned NumCands,
256 SmallVector<LiveInterval*, 8> &SpillIntervals);
257
Evan Chengc4c75f52007-11-03 07:20:12 +0000258 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach144a9ad2010-07-27 18:36:27 +0000259 /// try to allocate the definition to the same register as the source,
260 /// if the register is not defined during the life time of the interval.
261 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc4c75f52007-11-03 07:20:12 +0000262 /// coalesced away before allocation either due to dest and src being in
263 /// different register classes or because the coalescer was overly
264 /// conservative.
265 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
266
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 ///
Evan Cheng99aece72009-05-01 01:03:49 +0000268 /// Register usage / availability tracking helpers.
269 ///
270
271 void initRegUses() {
272 regUse_.resize(tri_->getNumRegs(), 0);
273 regUseBackUp_.resize(tri_->getNumRegs(), 0);
274 }
275
276 void finalizeRegUses() {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000277#ifndef NDEBUG
278 // Verify all the registers are "freed".
279 bool Error = false;
280 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
281 if (regUse_[i] != 0) {
David Greene5544fcf2010-01-05 01:25:20 +0000282 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000283 Error = true;
284 }
285 }
286 if (Error)
Edwin Törökbd448e32009-07-14 16:55:14 +0000287 llvm_unreachable(0);
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000288#endif
Evan Cheng99aece72009-05-01 01:03:49 +0000289 regUse_.clear();
290 regUseBackUp_.clear();
291 }
292
293 void addRegUse(unsigned physReg) {
294 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
295 "should be physical register!");
296 ++regUse_[physReg];
297 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
298 ++regUse_[*as];
299 }
300
301 void delRegUse(unsigned physReg) {
302 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
303 "should be physical register!");
304 assert(regUse_[physReg] != 0);
305 --regUse_[physReg];
306 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
307 assert(regUse_[*as] != 0);
308 --regUse_[*as];
309 }
310 }
311
312 bool isRegAvail(unsigned physReg) const {
313 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
314 "should be physical register!");
315 return regUse_[physReg] == 0;
316 }
317
318 void backUpRegUses() {
319 regUseBackUp_ = regUse_;
320 }
321
322 void restoreRegUses() {
323 regUse_ = regUseBackUp_;
324 }
325
326 ///
327 /// Register handling helpers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 ///
329
330 /// getFreePhysReg - return a free physical register for this virtual
331 /// register interval if we have one, otherwise return 0.
332 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng41169552009-06-15 08:28:29 +0000333 unsigned getFreePhysReg(LiveInterval* cur,
334 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +0000335 unsigned MaxInactiveCount,
336 SmallVector<unsigned, 256> &inactiveCounts,
337 bool SkipDGRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338
Jim Grosbachf1b063d2010-09-01 21:34:41 +0000339 /// getFirstNonReservedPhysReg - return the first non-reserved physical
340 /// register in the register class.
341 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
342 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
343 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
344 while (i != aoe && reservedRegs_.test(*i))
345 ++i;
346 assert(i != aoe && "All registers reserved?!");
347 return *i;
348 }
349
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 void ComputeRelatedRegClasses();
351
352 template <typename ItTy>
353 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling7a353b22009-08-22 20:30:53 +0000354 DEBUG({
355 if (str)
David Greene5544fcf2010-01-05 01:25:20 +0000356 dbgs() << str << " intervals:\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000357
358 for (; i != e; ++i) {
David Greene5544fcf2010-01-05 01:25:20 +0000359 dbgs() << "\t" << *i->first << " -> ";
Bill Wendling7a353b22009-08-22 20:30:53 +0000360
361 unsigned reg = i->first->reg;
362 if (TargetRegisterInfo::isVirtualRegister(reg))
363 reg = vrm_->getPhys(reg);
364
David Greene5544fcf2010-01-05 01:25:20 +0000365 dbgs() << tri_->getName(reg) << '\n';
Bill Wendling7a353b22009-08-22 20:30:53 +0000366 }
367 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 }
369 };
370 char RALinScan::ID = 0;
371}
372
Owen Anderson6374c3d2010-07-21 22:09:45 +0000373INITIALIZE_PASS(RALinScan, "linearscan-regalloc",
374 "Linear Scan Register Allocator", false, false);
Evan Cheng14f8a502008-06-04 09:18:41 +0000375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376void RALinScan::ComputeRelatedRegClasses() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 // First pass, add all reg classes to the union, and determine at least one
378 // reg class that each register is in.
379 bool HasAliases = false;
Evan Cheng29b4cf62009-04-20 08:01:12 +0000380 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
381 E = tri_->regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 RelatedRegClasses.insert(*RCI);
383 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
384 I != E; ++I) {
Evan Cheng29b4cf62009-04-20 08:01:12 +0000385 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386
387 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
388 if (PRC) {
389 // Already processed this register. Just make sure we know that
390 // multiple register classes share a register.
391 RelatedRegClasses.unionSets(PRC, *RCI);
392 } else {
393 PRC = *RCI;
394 }
395 }
396 }
397
398 // Second pass, now that we know conservatively what register classes each reg
399 // belongs to, add info about aliases. We don't need to do this for targets
400 // without register aliases.
401 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000402 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
404 I != E; ++I)
Evan Cheng29b4cf62009-04-20 08:01:12 +0000405 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
407}
408
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000409/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
410/// allocate the definition the same register as the source register if the
411/// register is not defined during live time of the interval. If the interval is
412/// killed by a copy, try to use the destination register. This eliminates a
413/// copy. This is used to coalesce copies which were not coalesced away before
414/// allocation either due to dest and src being in different register classes or
415/// because the coalescer was overly conservative.
Evan Chengc4c75f52007-11-03 07:20:12 +0000416unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengd78907d2009-06-14 20:22:55 +0000417 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
418 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000419 return Reg;
420
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000421 // We cannot handle complicated live ranges. Simple linear stuff only.
422 if (cur.ranges.size() != 1)
Evan Chengc4c75f52007-11-03 07:20:12 +0000423 return Reg;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000424
425 const LiveRange &range = cur.ranges.front();
426
427 VNInfo *vni = range.valno;
428 if (vni->isUnused())
Bill Wendling27cae322009-12-05 07:30:23 +0000429 return Reg;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000430
431 unsigned CandReg;
432 {
433 MachineInstr *CopyMI;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000434 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000435 (CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000436 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000437 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000438 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000439 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
440 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000441 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000442 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000443 else
Evan Chengc4c75f52007-11-03 07:20:12 +0000444 return Reg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000445 }
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000446
447 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
448 if (!vrm_->isAssignedReg(CandReg))
449 return Reg;
450 CandReg = vrm_->getPhys(CandReg);
451 }
452 if (Reg == CandReg)
Evan Chengc4c75f52007-11-03 07:20:12 +0000453 return Reg;
454
Evan Cheng06b74c52008-09-18 22:38:47 +0000455 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000456 if (!RC->contains(CandReg))
457 return Reg;
458
459 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000460 return Reg;
461
Bill Wendling27cae322009-12-05 07:30:23 +0000462 // Try to coalesce.
David Greene5544fcf2010-01-05 01:25:20 +0000463 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000464 << '\n');
465 vrm_->clearVirt(cur.reg);
466 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendling27cae322009-12-05 07:30:23 +0000467
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000468 ++NumCoalesce;
469 return CandReg;
Evan Chengc4c75f52007-11-03 07:20:12 +0000470}
471
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
473 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000474 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000476 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000477 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000478 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach76fd6272010-09-01 21:04:27 +0000479 reservedRegs_ = tri_->getReservedRegs(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000481 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000482 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483
David Greene1d80f1b2007-09-06 16:18:45 +0000484 // We don't run the coalescer here because we have no reason to
485 // interact with it. If the coalescer requires interaction, it
486 // won't do anything. If it doesn't require interaction, we assume
487 // it was run as a separate pass.
488
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 // If this is the first function compiled, compute the related reg classes.
490 if (RelatedRegClasses.empty())
491 ComputeRelatedRegClasses();
Evan Cheng99aece72009-05-01 01:03:49 +0000492
493 // Also resize register usage trackers.
494 initRegUses();
495
Owen Andersondd56ab72009-03-13 05:55:11 +0000496 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000497 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hames8d4e3032009-05-18 19:03:16 +0000498
Jakob Stoklund Olesen1c2a7302010-07-20 23:50:15 +0000499 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Lang Hames86f6afb2009-06-02 16:53:25 +0000500
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 initIntervalSets();
502
503 linearScan();
504
505 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000506 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
Dan Gohman79a9f152008-06-23 23:51:16 +0000508 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng99aece72009-05-01 01:03:49 +0000509
510 finalizeRegUses();
511
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 fixed_.clear();
513 active_.clear();
514 inactive_.clear();
515 handled_.clear();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000516 NextReloadMap.clear();
517 DowngradedRegs.clear();
518 DowngradeMap.clear();
Lang Hames86f6afb2009-06-02 16:53:25 +0000519 spiller_.reset(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520
521 return true;
522}
523
524/// initIntervalSets - initialize the interval sets.
525///
526void RALinScan::initIntervalSets()
527{
528 assert(unhandled_.empty() && fixed_.empty() &&
529 active_.empty() && inactive_.empty() &&
530 "interval sets should be empty on initialization");
531
Owen Andersonba926a32008-08-15 18:49:41 +0000532 handled_.reserve(li_->getNumIntervals());
533
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000535 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000536 if (!i->second->empty()) {
537 mri_->setPhysRegUsed(i->second->reg);
538 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
539 }
540 } else {
541 if (i->second->empty()) {
542 assignRegOrStackSlotAtInterval(i->second);
543 }
544 else
545 unhandled_.push(i->second);
546 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 }
548}
549
Bill Wendling7a353b22009-08-22 20:30:53 +0000550void RALinScan::linearScan() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 // linear scan algorithm
Bill Wendling7a353b22009-08-22 20:30:53 +0000552 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +0000553 dbgs() << "********** LINEAR SCAN **********\n"
Bill Wendling7a353b22009-08-22 20:30:53 +0000554 << "********** Function: "
555 << mf_->getFunction()->getName() << '\n';
556 printIntervals("fixed", fixed_.begin(), fixed_.end());
557 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558
559 while (!unhandled_.empty()) {
560 // pick the interval with the earliest start point
561 LiveInterval* cur = unhandled_.top();
562 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000563 ++NumIters;
David Greene5544fcf2010-01-05 01:25:20 +0000564 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565
Lang Hamesd6a717c2009-11-03 23:52:08 +0000566 assert(!cur->empty() && "Empty interval in unhandled set.");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567
Lang Hamesd6a717c2009-11-03 23:52:08 +0000568 processActiveIntervals(cur->beginIndex());
569 processInactiveIntervals(cur->beginIndex());
570
571 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
572 "Can only allocate virtual registers!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573
574 // Allocating a virtual register. try to find a free
575 // physical register or spill an interval (possibly this one) in order to
576 // assign it one.
577 assignRegOrStackSlotAtInterval(cur);
578
Bill Wendling7a353b22009-08-22 20:30:53 +0000579 DEBUG({
580 printIntervals("active", active_.begin(), active_.end());
581 printIntervals("inactive", inactive_.begin(), inactive_.end());
582 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584
Evan Cheng99aece72009-05-01 01:03:49 +0000585 // Expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000586 while (!active_.empty()) {
587 IntervalPtr &IP = active_.back();
588 unsigned reg = IP.first->reg;
David Greene5544fcf2010-01-05 01:25:20 +0000589 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000590 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 "Can only allocate virtual registers!");
592 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000593 delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000594 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 }
596
Evan Cheng99aece72009-05-01 01:03:49 +0000597 // Expire any remaining inactive intervals
Bill Wendling7a353b22009-08-22 20:30:53 +0000598 DEBUG({
599 for (IntervalPtrs::reverse_iterator
600 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene5544fcf2010-01-05 01:25:20 +0000601 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000602 });
Evan Chengd48f2bc2007-10-16 21:09:14 +0000603 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
Evan Chengcecc8222007-11-17 00:40:40 +0000605 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000606 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000607 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000608 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000609 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000610 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000611 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000612 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000613 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000614 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000615 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000616 if (!Reg)
617 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000618 // Ignore splited live intervals.
619 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
620 continue;
Evan Cheng9be391d2009-06-04 20:28:22 +0000621
Evan Chengf5cdf122007-10-17 02:12:22 +0000622 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
623 I != E; ++I) {
624 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000625 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000626 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng785d81e2009-06-04 20:53:36 +0000627 if (LiveInMBBs[i] != EntryMBB) {
628 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
629 "Adding a virtual register to livein set?");
Evan Chengf5cdf122007-10-17 02:12:22 +0000630 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng785d81e2009-06-04 20:53:36 +0000631 }
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000632 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 }
634 }
635 }
636
David Greene5544fcf2010-01-05 01:25:20 +0000637 DEBUG(dbgs() << *vrm_);
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000638
639 // Look for physical registers that end up not being allocated even though
640 // register allocator had to spill other registers in its register class.
641 if (ls_->getNumIntervals() == 0)
642 return;
Evan Chengd78907d2009-06-14 20:22:55 +0000643 if (!vrm_->FindUnusedRegisters(li_))
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000644 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645}
646
647/// processActiveIntervals - expire old intervals and move non-overlapping ones
648/// to the inactive list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000649void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650{
David Greene5544fcf2010-01-05 01:25:20 +0000651 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652
653 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
654 LiveInterval *Interval = active_[i].first;
655 LiveInterval::iterator IntervalPos = active_[i].second;
656 unsigned reg = Interval->reg;
657
658 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
659
660 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene5544fcf2010-01-05 01:25:20 +0000661 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000662 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "Can only allocate virtual registers!");
664 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000665 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666
667 // Pop off the end of the list.
668 active_[i] = active_.back();
669 active_.pop_back();
670 --i; --e;
671
672 } else if (IntervalPos->start > CurPoint) {
673 // Move inactive intervals to inactive list.
David Greene5544fcf2010-01-05 01:25:20 +0000674 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000675 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 "Can only allocate virtual registers!");
677 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000678 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 // add to inactive.
680 inactive_.push_back(std::make_pair(Interval, IntervalPos));
681
682 // Pop off the end of the list.
683 active_[i] = active_.back();
684 active_.pop_back();
685 --i; --e;
686 } else {
687 // Otherwise, just update the iterator position.
688 active_[i].second = IntervalPos;
689 }
690 }
691}
692
693/// processInactiveIntervals - expire old intervals and move overlapping
694/// ones to the active list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000695void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696{
David Greene5544fcf2010-01-05 01:25:20 +0000697 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
699 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
700 LiveInterval *Interval = inactive_[i].first;
701 LiveInterval::iterator IntervalPos = inactive_[i].second;
702 unsigned reg = Interval->reg;
703
704 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
705
706 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene5544fcf2010-01-05 01:25:20 +0000707 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
709 // Pop off the end of the list.
710 inactive_[i] = inactive_.back();
711 inactive_.pop_back();
712 --i; --e;
713 } else if (IntervalPos->start <= CurPoint) {
714 // move re-activated intervals in active list
David Greene5544fcf2010-01-05 01:25:20 +0000715 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000716 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 "Can only allocate virtual registers!");
718 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000719 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 // add to active
721 active_.push_back(std::make_pair(Interval, IntervalPos));
722
723 // Pop off the end of the list.
724 inactive_[i] = inactive_.back();
725 inactive_.pop_back();
726 --i; --e;
727 } else {
728 // Otherwise, just update the iterator position.
729 inactive_[i].second = IntervalPos;
730 }
731 }
732}
733
734/// updateSpillWeights - updates the spill weights of the specifed physical
735/// register and its weight.
Evan Chengc8a4a882009-03-23 22:57:19 +0000736void RALinScan::updateSpillWeights(std::vector<float> &Weights,
737 unsigned reg, float weight,
738 const TargetRegisterClass *RC) {
739 SmallSet<unsigned, 4> Processed;
740 SmallSet<unsigned, 4> SuperAdded;
741 SmallVector<unsigned, 4> Supers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 Weights[reg] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000743 Processed.insert(reg);
744 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 Weights[*as] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000746 Processed.insert(*as);
747 if (tri_->isSubRegister(*as, reg) &&
748 SuperAdded.insert(*as) &&
749 RC->contains(*as)) {
750 Supers.push_back(*as);
751 }
752 }
753
754 // If the alias is a super-register, and the super-register is in the
755 // register class we are trying to allocate. Then add the weight to all
756 // sub-registers of the super-register even if they are not aliases.
757 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
758 // bl should get the same spill weight otherwise it will be choosen
759 // as a spill candidate since spilling bh doesn't make ebx available.
760 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000761 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
762 if (!Processed.count(*sr))
763 Weights[*sr] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000764 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765}
766
767static
768RALinScan::IntervalPtrs::iterator
769FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
770 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
771 I != E; ++I)
772 if (I->first == LI) return I;
773 return IP.end();
774}
775
Lang Hamesd6a717c2009-11-03 23:52:08 +0000776static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 for (unsigned i = 0, e = V.size(); i != e; ++i) {
778 RALinScan::IntervalPtr &IP = V[i];
779 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
780 IP.second, Point);
781 if (I != IP.first->begin()) --I;
782 IP.second = I;
783 }
784}
785
Evan Cheng14f8a502008-06-04 09:18:41 +0000786/// addStackInterval - Create a LiveInterval for stack if the specified live
787/// interval has been spilled.
788static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000789 LiveIntervals *li_,
790 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000791 int SS = vrm_.getStackSlot(cur->reg);
792 if (SS == VirtRegMap::NO_STACK_SLOT)
793 return;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000794
795 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
796 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Chengba221ca2008-06-06 07:54:39 +0000797
Evan Cheng14f8a502008-06-04 09:18:41 +0000798 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000799 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000800 VNI = SI.getValNumInfo(0);
801 else
Lang Hamesd6a717c2009-11-03 23:52:08 +0000802 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hamesd8f30992009-09-04 20:41:11 +0000803 ls_->getVNInfoAllocator());
Evan Cheng14f8a502008-06-04 09:18:41 +0000804
805 LiveInterval &RI = li_->getInterval(cur->reg);
806 // FIXME: This may be overly conservative.
807 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000808}
809
Evan Chengc5952452008-06-20 21:45:16 +0000810/// getConflictWeight - Return the number of conflicts between cur
811/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000812static
813float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
814 MachineRegisterInfo *mri_,
Jakob Stoklund Olesene8e44e72010-07-19 18:41:20 +0000815 MachineLoopInfo *loopInfo) {
Evan Chengc5952452008-06-20 21:45:16 +0000816 float Conflicts = 0;
817 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
818 E = mri_->reg_end(); I != E; ++I) {
819 MachineInstr *MI = &*I;
820 if (cur->liveAt(li_->getInstructionIndex(MI))) {
821 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner90131ba2010-05-15 17:10:24 +0000822 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Chengc5952452008-06-20 21:45:16 +0000823 }
824 }
825 return Conflicts;
826}
827
828/// findIntervalsToSpill - Determine the intervals to spill for the
829/// specified interval. It's passed the physical registers whose spill
830/// weight is the lowest among all the registers whose live intervals
831/// conflict with the interval.
832void RALinScan::findIntervalsToSpill(LiveInterval *cur,
833 std::vector<std::pair<unsigned,float> > &Candidates,
834 unsigned NumCands,
835 SmallVector<LiveInterval*, 8> &SpillIntervals) {
836 // We have figured out the *best* register to spill. But there are other
837 // registers that are pretty good as well (spill weight within 3%). Spill
838 // the one that has fewest defs and uses that conflict with cur.
839 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
840 SmallVector<LiveInterval*, 8> SLIs[3];
841
Bill Wendling7a353b22009-08-22 20:30:53 +0000842 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +0000843 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendling7a353b22009-08-22 20:30:53 +0000844 for (unsigned i = 0; i != NumCands; ++i)
David Greene5544fcf2010-01-05 01:25:20 +0000845 dbgs() << tri_->getName(Candidates[i].first) << " ";
846 dbgs() << "\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000847 });
Evan Chengc5952452008-06-20 21:45:16 +0000848
849 // Calculate the number of conflicts of each candidate.
850 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
851 unsigned Reg = i->first->reg;
852 unsigned PhysReg = vrm_->getPhys(Reg);
853 if (!cur->overlapsFrom(*i->first, i->second))
854 continue;
855 for (unsigned j = 0; j < NumCands; ++j) {
856 unsigned Candidate = Candidates[j].first;
857 if (tri_->regsOverlap(PhysReg, Candidate)) {
858 if (NumCands > 1)
859 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
860 SLIs[j].push_back(i->first);
861 }
862 }
863 }
864
865 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
866 unsigned Reg = i->first->reg;
867 unsigned PhysReg = vrm_->getPhys(Reg);
868 if (!cur->overlapsFrom(*i->first, i->second-1))
869 continue;
870 for (unsigned j = 0; j < NumCands; ++j) {
871 unsigned Candidate = Candidates[j].first;
872 if (tri_->regsOverlap(PhysReg, Candidate)) {
873 if (NumCands > 1)
874 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
875 SLIs[j].push_back(i->first);
876 }
877 }
878 }
879
880 // Which is the best candidate?
881 unsigned BestCandidate = 0;
882 float MinConflicts = Conflicts[0];
883 for (unsigned i = 1; i != NumCands; ++i) {
884 if (Conflicts[i] < MinConflicts) {
885 BestCandidate = i;
886 MinConflicts = Conflicts[i];
887 }
888 }
889
890 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
891 std::back_inserter(SpillIntervals));
892}
893
894namespace {
895 struct WeightCompare {
David Greenec71d1f02009-11-19 15:55:49 +0000896 private:
897 const RALinScan &Allocator;
898
899 public:
Douglas Gregor8cb41382009-12-19 07:05:23 +0000900 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greenec71d1f02009-11-19 15:55:49 +0000901
Evan Chengc5952452008-06-20 21:45:16 +0000902 typedef std::pair<unsigned, float> RegWeightPair;
903 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greenec71d1f02009-11-19 15:55:49 +0000904 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Chengc5952452008-06-20 21:45:16 +0000905 }
906 };
907}
908
909static bool weightsAreClose(float w1, float w2) {
910 if (!NewHeuristic)
911 return false;
912
913 float diff = w1 - w2;
914 if (diff <= 0.02f) // Within 0.02f
915 return true;
916 return (diff / w2) <= 0.05f; // Within 5%.
917}
918
Evan Cheng29b4cf62009-04-20 08:01:12 +0000919LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
920 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
921 if (I == NextReloadMap.end())
922 return 0;
923 return &li_->getInterval(I->second);
924}
925
926void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
927 bool isNew = DowngradedRegs.insert(Reg);
928 isNew = isNew; // Silence compiler warning.
929 assert(isNew && "Multiple reloads holding the same register?");
930 DowngradeMap.insert(std::make_pair(li->reg, Reg));
931 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
932 isNew = DowngradedRegs.insert(*AS);
933 isNew = isNew; // Silence compiler warning.
934 assert(isNew && "Multiple reloads holding the same register?");
935 DowngradeMap.insert(std::make_pair(li->reg, *AS));
936 }
937 ++NumDowngrade;
938}
939
940void RALinScan::UpgradeRegister(unsigned Reg) {
941 if (Reg) {
942 DowngradedRegs.erase(Reg);
943 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
944 DowngradedRegs.erase(*AS);
945 }
946}
947
948namespace {
949 struct LISorter {
950 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hamesd8f30992009-09-04 20:41:11 +0000951 return A->beginIndex() < B->beginIndex();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000952 }
953 };
954}
955
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
957/// spill.
Bill Wendling7a353b22009-08-22 20:30:53 +0000958void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene5544fcf2010-01-05 01:25:20 +0000959 DEBUG(dbgs() << "\tallocating current interval: ");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960
Evan Chenga3186992008-04-03 16:40:27 +0000961 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000962 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000963 if (cur->empty()) {
Evan Chengd78907d2009-06-14 20:22:55 +0000964 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbachf1b063d2010-09-01 21:34:41 +0000965 if (!physReg)
966 physReg = getFirstNonReservedPhysReg(RC);
David Greene5544fcf2010-01-05 01:25:20 +0000967 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chenga3186992008-04-03 16:40:27 +0000968 // Note the register is not really in use.
969 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000970 return;
971 }
972
Evan Cheng99aece72009-05-01 01:03:49 +0000973 backUpRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974
975 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000976 SlotIndex StartPosition = cur->beginIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000978
Evan Chengdb4b2602009-01-20 00:16:18 +0000979 // If start of this live interval is defined by a move instruction and its
980 // source is assigned a physical register that is compatible with the target
981 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000982 // This can happen when the move is from a larger register class to a smaller
983 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengd78907d2009-06-14 20:22:55 +0000984 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengdb4b2602009-01-20 00:16:18 +0000985 VNInfo *vni = cur->begin()->valno;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000986 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hamesd8f30992009-09-04 20:41:11 +0000987 vni->isDefAccurate()) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000988 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000989 if (CopyMI && CopyMI->isCopy()) {
990 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
991 unsigned SrcReg = CopyMI->getOperand(1).getReg();
992 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen4dc8a1e2010-07-08 16:40:22 +0000993 unsigned Reg = 0;
994 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
995 Reg = SrcReg;
996 else if (vrm_->isAssignedReg(SrcReg))
997 Reg = vrm_->getPhys(SrcReg);
998 if (Reg) {
999 if (SrcSubReg)
1000 Reg = tri_->getSubReg(Reg, SrcSubReg);
1001 if (DstSubReg)
1002 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1003 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1004 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1005 }
Evan Chengc4c75f52007-11-03 07:20:12 +00001006 }
1007 }
1008 }
1009
Evan Cheng99aece72009-05-01 01:03:49 +00001010 // For every interval in inactive we overlap with, mark the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 // register as not free and update spill weights.
1012 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1013 e = inactive_.end(); i != e; ++i) {
1014 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001015 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +00001017 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 // If this is not in a related reg class to the register we're allocating,
1019 // don't check it.
1020 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1021 cur->overlapsFrom(*i->first, i->second-1)) {
1022 Reg = vrm_->getPhys(Reg);
Evan Cheng99aece72009-05-01 01:03:49 +00001023 addRegUse(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
1025 }
1026 }
1027
1028 // Speculatively check to see if we can get a register right now. If not,
1029 // we know we won't be able to by adding more constraints. If so, we can
1030 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1031 // is very bad (it contains all callee clobbered registers for any functions
1032 // with a call), so we want to avoid doing that if possible.
1033 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +00001034 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 if (physReg) {
1036 // We got a register. However, if it's in the fixed_ list, we might
1037 // conflict with it. Check to see if we conflict with it or any of its
1038 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +00001039 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +00001040 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 RegAliases.insert(*AS);
1042
1043 bool ConflictsWithFixed = false;
1044 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1045 IntervalPtr &IP = fixed_[i];
1046 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
1047 // Okay, this reg is on the fixed list. Check to see if we actually
1048 // conflict.
1049 LiveInterval *I = IP.first;
Lang Hamesd8f30992009-09-04 20:41:11 +00001050 if (I->endIndex() > StartPosition) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1052 IP.second = II;
1053 if (II != I->begin() && II->start > StartPosition)
1054 --II;
1055 if (cur->overlapsFrom(*I, II)) {
1056 ConflictsWithFixed = true;
1057 break;
1058 }
1059 }
1060 }
1061 }
1062
1063 // Okay, the register picked by our speculative getFreePhysReg call turned
1064 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng99aece72009-05-01 01:03:49 +00001065 // regUse_ so we can do an accurate query.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 if (ConflictsWithFixed) {
1067 // For every interval in fixed we overlap with, mark the register as not
1068 // free and update spill weights.
1069 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1070 IntervalPtr &IP = fixed_[i];
1071 LiveInterval *I = IP.first;
1072
1073 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1074 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001075 I->endIndex() > StartPosition) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1077 IP.second = II;
1078 if (II != I->begin() && II->start > StartPosition)
1079 --II;
1080 if (cur->overlapsFrom(*I, II)) {
1081 unsigned reg = I->reg;
Evan Cheng99aece72009-05-01 01:03:49 +00001082 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1084 }
1085 }
1086 }
1087
Evan Cheng99aece72009-05-01 01:03:49 +00001088 // Using the newly updated regUse_ object, which includes conflicts in the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 // future, see if there are any registers available.
1090 physReg = getFreePhysReg(cur);
1091 }
1092 }
1093
1094 // Restore the physical register tracker, removing information about the
1095 // future.
Evan Cheng99aece72009-05-01 01:03:49 +00001096 restoreRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097
Evan Cheng99aece72009-05-01 01:03:49 +00001098 // If we find a free register, we are done: assign this virtual to
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 // the free physical register and add this interval to the active
1100 // list.
1101 if (physReg) {
David Greene5544fcf2010-01-05 01:25:20 +00001102 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng99aece72009-05-01 01:03:49 +00001104 addRegUse(physReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 active_.push_back(std::make_pair(cur, cur->begin()));
1106 handled_.push_back(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001107
1108 // "Upgrade" the physical register since it has been allocated.
1109 UpgradeRegister(physReg);
1110 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1111 // "Downgrade" physReg to try to keep physReg from being allocated until
1112 // the next reload from the same SS is allocated.
Evan Cheng41169552009-06-15 08:28:29 +00001113 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001114 DowngradeRegister(cur, physReg);
1115 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 return;
1117 }
David Greene5544fcf2010-01-05 01:25:20 +00001118 DEBUG(dbgs() << "no free registers\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119
1120 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +00001121 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 for (std::vector<std::pair<unsigned, float> >::iterator
1123 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Chengc8a4a882009-03-23 22:57:19 +00001124 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125
1126 // for each interval in active, update spill weights.
1127 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1128 i != e; ++i) {
1129 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001130 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 "Can only allocate virtual registers!");
1132 reg = vrm_->getPhys(reg);
Evan Chengc8a4a882009-03-23 22:57:19 +00001133 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 }
1135
David Greene5544fcf2010-01-05 01:25:20 +00001136 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137
1138 // Find a register to spill.
1139 float minWeight = HUGE_VALF;
Evan Chengd78907d2009-06-14 20:22:55 +00001140 unsigned minReg = 0;
Evan Chengc5952452008-06-20 21:45:16 +00001141
1142 bool Found = false;
1143 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1145 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1146 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1147 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +00001148 float regWeight = SpillWeights[reg];
Jim Grosbach76fd6272010-09-01 21:04:27 +00001149 // Skip recently allocated registers and reserved registers.
1150 if (minWeight > regWeight && !isRecentlyUsed(reg) &&
1151 !reservedRegs_.test(reg))
Evan Chengc5952452008-06-20 21:45:16 +00001152 Found = true;
1153 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 }
1155
1156 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +00001157 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1159 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1160 unsigned reg = *i;
Jim Grosbach76fd6272010-09-01 21:04:27 +00001161 if (reservedRegs_.test(reg))
1162 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 // No need to worry about if the alias register size < regsize of RC.
1164 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +00001165 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1166 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +00001167 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 }
Evan Chengc5952452008-06-20 21:45:16 +00001169
1170 // Sort all potential spill candidates by weight.
David Greenec71d1f02009-11-19 15:55:49 +00001171 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Chengc5952452008-06-20 21:45:16 +00001172 minReg = RegsWeights[0].first;
1173 minWeight = RegsWeights[0].second;
1174 if (minWeight == HUGE_VALF) {
1175 // All registers must have inf weight. Just grab one!
Jim Grosbachf1b063d2010-09-01 21:34:41 +00001176 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona0e65132008-07-22 22:46:49 +00001177 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +00001178 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +00001179 // Spill a physical register around defs and uses.
Evan Cheng29b4cf62009-04-20 08:01:12 +00001180 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng70c67fd2009-04-29 07:16:34 +00001181 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1182 // in fixed_. Reset them.
1183 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1184 IntervalPtr &IP = fixed_[i];
1185 LiveInterval *I = IP.first;
1186 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1187 IP.second = I->advanceTo(I->begin(), StartPosition);
1188 }
1189
Evan Cheng29b4cf62009-04-20 08:01:12 +00001190 DowngradedRegs.clear();
Evan Cheng973473b2009-03-23 18:24:37 +00001191 assignRegOrStackSlotAtInterval(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001192 } else {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001193 assert(false && "Ran out of registers during register allocation!");
Chris Lattner8316f2d2010-04-07 22:58:41 +00001194 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng973473b2009-03-23 18:24:37 +00001195 }
Evan Chengaf3c4e32008-09-20 01:28:05 +00001196 return;
1197 }
Evan Chengc5952452008-06-20 21:45:16 +00001198 }
1199
1200 // Find up to 3 registers to consider as spill candidates.
1201 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1202 while (LastCandidate > 1) {
1203 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1204 break;
1205 --LastCandidate;
1206 }
1207
Bill Wendling7a353b22009-08-22 20:30:53 +00001208 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +00001209 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendling7a353b22009-08-22 20:30:53 +00001210
1211 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene5544fcf2010-01-05 01:25:20 +00001212 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendling7a353b22009-08-22 20:30:53 +00001213 << " (" << RegsWeights[i].second << ")\n";
1214 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215
Evan Cheng29b4cf62009-04-20 08:01:12 +00001216 // If the current has the minimum weight, we need to spill it and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217 // add any added intervals back to unhandled, and restart
1218 // linearscan.
1219 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene5544fcf2010-01-05 01:25:20 +00001220 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001221 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen68c08662010-06-24 20:54:29 +00001222 spiller_->spill(cur, added, spillIs);
Lang Hames8d4e3032009-05-18 19:03:16 +00001223
Evan Cheng29b4cf62009-04-20 08:01:12 +00001224 std::sort(added.begin(), added.end(), LISorter());
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001225 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 if (added.empty())
1227 return; // Early exit if all spills were folded.
1228
Evan Cheng29b4cf62009-04-20 08:01:12 +00001229 // Merge added with unhandled. Note that we have already sorted
1230 // intervals returned by addIntervalsForSpills by their starting
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 // point.
Evan Cheng355ac072009-04-20 17:23:48 +00001232 // This also update the NextReloadMap. That is, it adds mapping from a
1233 // register defined by a reload from SS to the next reload from SS in the
1234 // same basic block.
1235 MachineBasicBlock *LastReloadMBB = 0;
1236 LiveInterval *LastReload = 0;
1237 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1238 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1239 LiveInterval *ReloadLi = added[i];
1240 if (ReloadLi->weight == HUGE_VALF &&
1241 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001242 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng355ac072009-04-20 17:23:48 +00001243 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1244 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1245 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1246 // Last reload of same SS is in the same MBB. We want to try to
1247 // allocate both reloads the same register and make sure the reg
1248 // isn't clobbered in between if at all possible.
Lang Hamesd8f30992009-09-04 20:41:11 +00001249 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng355ac072009-04-20 17:23:48 +00001250 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1251 }
1252 LastReloadMBB = ReloadMBB;
1253 LastReload = ReloadLi;
1254 LastReloadSS = ReloadSS;
1255 }
1256 unhandled_.push(ReloadLi);
1257 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 return;
1259 }
1260
1261 ++NumBacktracks;
1262
Evan Cheng29b4cf62009-04-20 08:01:12 +00001263 // Push the current interval back to unhandled since we are going
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 // to re-run at least this iteration. Since we didn't modify it it
1265 // should go back right in the front of the list
1266 unhandled_.push(cur);
1267
Dan Gohman1e57df32008-02-10 18:45:23 +00001268 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270
Evan Chengc5952452008-06-20 21:45:16 +00001271 // We spill all intervals aliasing the register with
1272 // minimum weight, rollback to the interval with the earliest
1273 // start point and let the linear scan algorithm run again
1274 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275
Evan Chengc5952452008-06-20 21:45:16 +00001276 // Determine which intervals have to be spilled.
1277 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1278
1279 // Set of spilled vregs (used later to rollback properly)
1280 SmallSet<unsigned, 8> spilled;
1281
1282 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 // in handled we need to roll back
Lang Hames75730ab2009-12-09 05:39:12 +00001284 assert(!spillIs.empty() && "No spill intervals?");
1285 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001286
Evan Chengc5952452008-06-20 21:45:16 +00001287 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 // want to clear (and its aliases). We only spill those that overlap with the
1289 // current interval as the rest do not affect its allocation. we also keep
1290 // track of the earliest start of all spilled live intervals since this will
1291 // mark our rollback point.
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001292 SmallVector<LiveInterval*, 8> added;
Evan Chengc5952452008-06-20 21:45:16 +00001293 while (!spillIs.empty()) {
1294 LiveInterval *sli = spillIs.back();
1295 spillIs.pop_back();
David Greene5544fcf2010-01-05 01:25:20 +00001296 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames75730ab2009-12-09 05:39:12 +00001297 if (sli->beginIndex() < earliestStart)
1298 earliestStart = sli->beginIndex();
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001299 spiller_->spill(sli, added, spillIs);
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001300 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Chengc5952452008-06-20 21:45:16 +00001301 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 }
1303
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001304 // Include any added intervals in earliestStart.
1305 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1306 SlotIndex SI = added[i]->beginIndex();
1307 if (SI < earliestStart)
1308 earliestStart = SI;
1309 }
1310
David Greene5544fcf2010-01-05 01:25:20 +00001311 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
1313 // Scan handled in reverse order up to the earliest start of a
1314 // spilled live interval and undo each one, restoring the state of
1315 // unhandled.
1316 while (!handled_.empty()) {
1317 LiveInterval* i = handled_.back();
1318 // If this interval starts before t we are done.
Lang Hames75730ab2009-12-09 05:39:12 +00001319 if (!i->empty() && i->beginIndex() < earliestStart)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 break;
David Greene5544fcf2010-01-05 01:25:20 +00001321 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322 handled_.pop_back();
1323
1324 // When undoing a live interval allocation we must know if it is active or
Evan Cheng99aece72009-05-01 01:03:49 +00001325 // inactive to properly update regUse_ and the VirtRegMap.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 IntervalPtrs::iterator it;
1327 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
1328 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001329 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 if (!spilled.count(i->reg))
1331 unhandled_.push(i);
Evan Cheng99aece72009-05-01 01:03:49 +00001332 delRegUse(vrm_->getPhys(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 vrm_->clearVirt(i->reg);
1334 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
1335 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001336 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 if (!spilled.count(i->reg))
1338 unhandled_.push(i);
1339 vrm_->clearVirt(i->reg);
1340 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +00001341 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 "Can only allocate virtual registers!");
1343 vrm_->clearVirt(i->reg);
1344 unhandled_.push(i);
1345 }
Evan Chengb6aa6712007-11-04 08:32:21 +00001346
Evan Cheng29b4cf62009-04-20 08:01:12 +00001347 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1348 if (ii == DowngradeMap.end())
1349 // It interval has a preference, it must be defined by a copy. Clear the
1350 // preference now since the source interval allocation may have been
1351 // undone as well.
Evan Cheng41169552009-06-15 08:28:29 +00001352 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001353 else {
1354 UpgradeRegister(ii->second);
1355 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 }
1357
1358 // Rewind the iterators in the active, inactive, and fixed lists back to the
1359 // point we reverted to.
1360 RevertVectorIteratorsTo(active_, earliestStart);
1361 RevertVectorIteratorsTo(inactive_, earliestStart);
1362 RevertVectorIteratorsTo(fixed_, earliestStart);
1363
Evan Cheng29b4cf62009-04-20 08:01:12 +00001364 // Scan the rest and undo each interval that expired after t and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 // insert it in active (the next iteration of the algorithm will
1366 // put it in inactive if required)
1367 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1368 LiveInterval *HI = handled_[i];
1369 if (!HI->expiredAt(earliestStart) &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001370 HI->expiredAt(cur->beginIndex())) {
David Greene5544fcf2010-01-05 01:25:20 +00001371 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001373 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng99aece72009-05-01 01:03:49 +00001374 addRegUse(vrm_->getPhys(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 }
1376 }
1377
Evan Cheng29b4cf62009-04-20 08:01:12 +00001378 // Merge added with unhandled.
1379 // This also update the NextReloadMap. That is, it adds mapping from a
1380 // register defined by a reload from SS to the next reload from SS in the
1381 // same basic block.
1382 MachineBasicBlock *LastReloadMBB = 0;
1383 LiveInterval *LastReload = 0;
1384 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1385 std::sort(added.begin(), added.end(), LISorter());
1386 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1387 LiveInterval *ReloadLi = added[i];
1388 if (ReloadLi->weight == HUGE_VALF &&
1389 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001390 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng29b4cf62009-04-20 08:01:12 +00001391 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1392 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1393 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1394 // Last reload of same SS is in the same MBB. We want to try to
1395 // allocate both reloads the same register and make sure the reg
1396 // isn't clobbered in between if at all possible.
Lang Hamesd8f30992009-09-04 20:41:11 +00001397 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001398 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1399 }
1400 LastReloadMBB = ReloadMBB;
1401 LastReload = ReloadLi;
1402 LastReloadSS = ReloadSS;
1403 }
1404 unhandled_.push(ReloadLi);
1405 }
1406}
1407
Evan Cheng41169552009-06-15 08:28:29 +00001408unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1409 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001410 unsigned MaxInactiveCount,
1411 SmallVector<unsigned, 256> &inactiveCounts,
1412 bool SkipDGRegs) {
1413 unsigned FreeReg = 0;
1414 unsigned FreeRegInactiveCount = 0;
1415
Evan Chenga3cc1a02009-06-18 02:04:01 +00001416 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1417 // Resolve second part of the hint (if possible) given the current allocation.
1418 unsigned physReg = Hint.second;
1419 if (physReg &&
1420 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1421 physReg = vrm_->getPhys(physReg);
1422
Evan Cheng41169552009-06-15 08:28:29 +00001423 TargetRegisterClass::iterator I, E;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001424 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001425 assert(I != E && "No allocatable register in this register class!");
1426
1427 // Scan for the first available register.
1428 for (; I != E; ++I) {
1429 unsigned Reg = *I;
1430 // Ignore "downgraded" registers.
1431 if (SkipDGRegs && DowngradedRegs.count(Reg))
1432 continue;
Jim Grosbach76fd6272010-09-01 21:04:27 +00001433 // Skip reserved registers.
1434 if (reservedRegs_.test(Reg))
1435 continue;
David Greenec71d1f02009-11-19 15:55:49 +00001436 // Skip recently allocated registers.
1437 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001438 FreeReg = Reg;
1439 if (FreeReg < inactiveCounts.size())
1440 FreeRegInactiveCount = inactiveCounts[FreeReg];
1441 else
1442 FreeRegInactiveCount = 0;
1443 break;
1444 }
1445 }
1446
1447 // If there are no free regs, or if this reg has the max inactive count,
1448 // return this register.
David Greenec71d1f02009-11-19 15:55:49 +00001449 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1450 // Remember what register we picked so we can skip it next time.
1451 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001452 return FreeReg;
David Greenec71d1f02009-11-19 15:55:49 +00001453 }
1454
Evan Cheng29b4cf62009-04-20 08:01:12 +00001455 // Continue scanning the registers, looking for the one with the highest
1456 // inactive count. Alkis found that this reduced register pressure very
1457 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1458 // reevaluated now.
1459 for (; I != E; ++I) {
1460 unsigned Reg = *I;
1461 // Ignore "downgraded" registers.
1462 if (SkipDGRegs && DowngradedRegs.count(Reg))
1463 continue;
Jim Grosbach76fd6272010-09-01 21:04:27 +00001464 // Skip reserved registers.
1465 if (reservedRegs_.test(Reg))
1466 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001467 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greeneaf9a21d2009-11-19 19:09:39 +00001468 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001469 FreeReg = Reg;
1470 FreeRegInactiveCount = inactiveCounts[Reg];
1471 if (FreeRegInactiveCount == MaxInactiveCount)
1472 break; // We found the one with the max inactive count.
1473 }
1474 }
1475
David Greenec71d1f02009-11-19 15:55:49 +00001476 // Remember what register we picked so we can skip it next time.
1477 recordRecentlyUsed(FreeReg);
1478
Evan Cheng29b4cf62009-04-20 08:01:12 +00001479 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480}
1481
1482/// getFreePhysReg - return a free physical register for this virtual register
1483/// interval if we have one, otherwise return 0.
1484unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001485 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 unsigned MaxInactiveCount = 0;
1487
Evan Cheng06b74c52008-09-18 22:38:47 +00001488 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1490
1491 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1492 i != e; ++i) {
1493 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001494 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 "Can only allocate virtual registers!");
1496
1497 // If this is not in a related reg class to the register we're allocating,
1498 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001499 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1501 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001502 if (inactiveCounts.size() <= reg)
1503 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 ++inactiveCounts[reg];
1505 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1506 }
1507 }
1508
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001510 // available first.
Evan Chengd78907d2009-06-14 20:22:55 +00001511 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1512 if (Preference) {
David Greene5544fcf2010-01-05 01:25:20 +00001513 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Chengd78907d2009-06-14 20:22:55 +00001514 if (isRegAvail(Preference) &&
1515 RC->contains(Preference))
1516 return Preference;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001517 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518
Evan Cheng29b4cf62009-04-20 08:01:12 +00001519 if (!DowngradedRegs.empty()) {
Evan Cheng41169552009-06-15 08:28:29 +00001520 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001521 true);
1522 if (FreeReg)
1523 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 }
Evan Cheng41169552009-06-15 08:28:29 +00001525 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526}
1527
1528FunctionPass* llvm::createLinearScanRegisterAllocator() {
1529 return new RALinScan();
1530}